blob: e230c9d67bfc393aa4e2195d6011addb814cc89b [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
24#include "dex/backend.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025#include "driver/compiler_driver.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080026#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070027#include "safe_map.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000028#include "utils/arena_allocator.h"
29#include "utils/growable_array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070030
31namespace art {
32
buzbee0d829482013-10-11 15:24:55 -070033/*
34 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
35 * add type safety (see runtime/offsets.h).
36 */
37typedef uint32_t DexOffset; // Dex offset in code units.
38typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
39typedef uint32_t CodeOffset; // Native code offset in bytes.
40
Brian Carlstrom7940e442013-07-12 13:46:57 -070041// Set to 1 to measure cost of suspend check.
42#define NO_SUSPEND 0
43
44#define IS_BINARY_OP (1ULL << kIsBinaryOp)
45#define IS_BRANCH (1ULL << kIsBranch)
46#define IS_IT (1ULL << kIsIT)
47#define IS_LOAD (1ULL << kMemLoad)
48#define IS_QUAD_OP (1ULL << kIsQuadOp)
49#define IS_QUIN_OP (1ULL << kIsQuinOp)
50#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
51#define IS_STORE (1ULL << kMemStore)
52#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
53#define IS_UNARY_OP (1ULL << kIsUnaryOp)
54#define NEEDS_FIXUP (1ULL << kPCRelFixup)
55#define NO_OPERAND (1ULL << kNoOperand)
56#define REG_DEF0 (1ULL << kRegDef0)
57#define REG_DEF1 (1ULL << kRegDef1)
58#define REG_DEFA (1ULL << kRegDefA)
59#define REG_DEFD (1ULL << kRegDefD)
60#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
61#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
62#define REG_DEF_LIST0 (1ULL << kRegDefList0)
63#define REG_DEF_LIST1 (1ULL << kRegDefList1)
64#define REG_DEF_LR (1ULL << kRegDefLR)
65#define REG_DEF_SP (1ULL << kRegDefSP)
66#define REG_USE0 (1ULL << kRegUse0)
67#define REG_USE1 (1ULL << kRegUse1)
68#define REG_USE2 (1ULL << kRegUse2)
69#define REG_USE3 (1ULL << kRegUse3)
70#define REG_USE4 (1ULL << kRegUse4)
71#define REG_USEA (1ULL << kRegUseA)
72#define REG_USEC (1ULL << kRegUseC)
73#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000074#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070075#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
76#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
77#define REG_USE_LIST0 (1ULL << kRegUseList0)
78#define REG_USE_LIST1 (1ULL << kRegUseList1)
79#define REG_USE_LR (1ULL << kRegUseLR)
80#define REG_USE_PC (1ULL << kRegUsePC)
81#define REG_USE_SP (1ULL << kRegUseSP)
82#define SETS_CCODES (1ULL << kSetsCCodes)
83#define USES_CCODES (1ULL << kUsesCCodes)
84
85// Common combo register usage patterns.
86#define REG_DEF01 (REG_DEF0 | REG_DEF1)
87#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
88#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
89#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
90#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +000091#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -070092#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
93#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
94#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
95#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
96#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
97#define REG_USE012 (REG_USE01 | REG_USE2)
98#define REG_USE014 (REG_USE01 | REG_USE4)
99#define REG_USE01 (REG_USE0 | REG_USE1)
100#define REG_USE02 (REG_USE0 | REG_USE2)
101#define REG_USE12 (REG_USE1 | REG_USE2)
102#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000103#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104
105struct BasicBlock;
106struct CallInfo;
107struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000108struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700110struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111struct RegLocation;
112struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000113class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114class MIRGraph;
115class Mir2Lir;
116
117typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
118 const MethodReference& target_method,
119 uint32_t method_idx, uintptr_t direct_code,
120 uintptr_t direct_method, InvokeType type);
121
122typedef std::vector<uint8_t> CodeBuffer;
123
buzbeeb48819d2013-09-14 16:15:25 -0700124struct UseDefMasks {
125 uint64_t use_mask; // Resource mask for use.
126 uint64_t def_mask; // Resource mask for def.
127};
128
129struct AssemblyInfo {
130 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
131 uint8_t bytes[16]; // Encoded instruction bytes.
132};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133
134struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700135 CodeOffset offset; // Offset of this instruction.
136 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700137 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138 LIR* next;
139 LIR* prev;
140 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700142 unsigned int alias_info:17; // For Dalvik register disambiguation.
143 bool is_nop:1; // LIR is optimized away.
144 unsigned int size:4; // Note: size of encoded instruction is in bytes.
145 bool use_def_invalid:1; // If true, masks should not be used.
146 unsigned int generation:1; // Used to track visitation state during fixup pass.
147 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700149 union {
buzbee0d829482013-10-11 15:24:55 -0700150 UseDefMasks m; // Use & Def masks used during optimization.
151 AssemblyInfo a; // Instruction encoding used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700152 } u;
buzbee0d829482013-10-11 15:24:55 -0700153 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154};
155
156// Target-specific initialization.
157Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
158 ArenaAllocator* const arena);
159Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
160 ArenaAllocator* const arena);
161Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
162 ArenaAllocator* const arena);
163
164// Utility macros to traverse the LIR list.
165#define NEXT_LIR(lir) (lir->next)
166#define PREV_LIR(lir) (lir->prev)
167
168// Defines for alias_info (tracks Dalvik register references).
169#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700170#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
172#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
173
174// Common resource macros.
175#define ENCODE_CCODE (1ULL << kCCode)
176#define ENCODE_FP_STATUS (1ULL << kFPStatus)
177
178// Abstract memory locations.
179#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
180#define ENCODE_LITERAL (1ULL << kLiteral)
181#define ENCODE_HEAP_REF (1ULL << kHeapRef)
182#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
183
184#define ENCODE_ALL (~0ULL)
185#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
186 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbeec729a6b2013-09-14 16:04:31 -0700187
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800188#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
189#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
190 do { \
191 low_reg = both_regs & 0xff; \
192 high_reg = (both_regs >> 8) & 0xff; \
193 } while (false)
194
buzbeec729a6b2013-09-14 16:04:31 -0700195// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
196#define STARTING_DOUBLE_SREG 0x10000
197
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700198// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700199#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
200#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
201#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
202#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
203#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204
205class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 public:
buzbee0d829482013-10-11 15:24:55 -0700207 /*
208 * Auxiliary information describing the location of data embedded in the Dalvik
209 * byte code stream.
210 */
211 struct EmbeddedData {
212 CodeOffset offset; // Code offset of data block.
213 const uint16_t* table; // Original dex data.
214 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700215 };
216
buzbee0d829482013-10-11 15:24:55 -0700217 struct FillArrayData : EmbeddedData {
218 int32_t size;
219 };
220
221 struct SwitchTable : EmbeddedData {
222 LIR* anchor; // Reference instruction for relative offsets.
223 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224 };
225
226 /* Static register use counts */
227 struct RefCounts {
228 int count;
229 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700230 };
231
232 /*
233 * Data structure tracking the mapping between a Dalvik register (pair) and a
234 * native register (pair). The idea is to reuse the previously loaded value
235 * if possible, otherwise to keep the value in a native register as long as
236 * possible.
237 */
238 struct RegisterInfo {
239 int reg; // Reg number
240 bool in_use; // Has it been allocated?
241 bool is_temp; // Can allocate as temp?
242 bool pair; // Part of a register pair?
243 int partner; // If pair, other reg of pair.
244 bool live; // Is there an associated SSA name?
245 bool dirty; // If live, is it dirty?
246 int s_reg; // Name of live value.
247 LIR *def_start; // Starting inst in last def sequence.
248 LIR *def_end; // Ending inst in last def sequence.
249 };
250
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700251 struct RegisterPool {
252 int num_core_regs;
253 RegisterInfo *core_regs;
254 int next_core_reg;
255 int num_fp_regs;
256 RegisterInfo *FPRegs;
257 int next_fp_reg;
258 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700259
260 struct PromotionMap {
261 RegLocationType core_location:3;
262 uint8_t core_reg;
263 RegLocationType fp_location:3;
264 uint8_t FpReg;
265 bool first_in_pair;
266 };
267
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800268 //
269 // Slow paths. This object is used generate a sequence of code that is executed in the
270 // slow path. For example, resolving a string or class is slow as it will only be executed
271 // once (after that it is resolved and doesn't need to be done again). We want slow paths
272 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
273 // branch over them.
274 //
275 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
276 // the Compile() function that will be called near the end of the code generated by the
277 // method.
278 //
279 // The basic flow for a slow path is:
280 //
281 // CMP reg, #value
282 // BEQ fromfast
283 // cont:
284 // ...
285 // fast path code
286 // ...
287 // more code
288 // ...
289 // RETURN
290 ///
291 // fromfast:
292 // ...
293 // slow path code
294 // ...
295 // B cont
296 //
297 // So you see we need two labels and two branches. The first branch (called fromfast) is
298 // the conditional branch to the slow path code. The second label (called cont) is used
299 // as an unconditional branch target for getting back to the code after the slow path
300 // has completed.
301 //
302
303 class LIRSlowPath {
304 public:
305 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
306 LIR* cont = nullptr) :
307 m2l_(m2l), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
308 }
309 virtual ~LIRSlowPath() {}
310 virtual void Compile() = 0;
311
312 static void* operator new(size_t size, ArenaAllocator* arena) {
313 return arena->Alloc(size, ArenaAllocator::kAllocData);
314 }
315
316 protected:
317 LIR* GenerateTargetLabel();
318
319 Mir2Lir* const m2l_;
320 const DexOffset current_dex_pc_;
321 LIR* const fromfast_;
322 LIR* const cont_;
323 };
324
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700325 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700326
327 int32_t s4FromSwitchData(const void* switch_data) {
328 return *reinterpret_cast<const int32_t*>(switch_data);
329 }
330
331 RegisterClass oat_reg_class_by_size(OpSize size) {
332 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
Brian Carlstromdf629502013-07-17 22:39:56 -0700333 size == kSignedByte) ? kCoreReg : kAnyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700334 }
335
336 size_t CodeBufferSizeInBytes() {
337 return code_buffer_.size() / sizeof(code_buffer_[0]);
338 }
339
buzbee409fe942013-10-11 10:49:56 -0700340 bool IsPseudoLirOp(int opcode) {
341 return (opcode < 0);
342 }
343
buzbee0d829482013-10-11 15:24:55 -0700344 /*
345 * LIR operands are 32-bit integers. Sometimes, (especially for managing
346 * instructions which require PC-relative fixups), we need the operands to carry
347 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
348 * hold that index in the operand array.
349 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
350 * may be worth conditionally-compiling a set of identity functions here.
351 */
352 uint32_t WrapPointer(void* pointer) {
353 uint32_t res = pointer_storage_.Size();
354 pointer_storage_.Insert(pointer);
355 return res;
356 }
357
358 void* UnwrapPointer(size_t index) {
359 return pointer_storage_.Get(index);
360 }
361
362 // strdup(), but allocates from the arena.
363 char* ArenaStrdup(const char* str) {
364 size_t len = strlen(str) + 1;
365 char* res = reinterpret_cast<char*>(arena_->Alloc(len, ArenaAllocator::kAllocMisc));
366 if (res != NULL) {
367 strncpy(res, str, len);
368 }
369 return res;
370 }
371
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372 // Shared by all targets - implemented in codegen_util.cc
373 void AppendLIR(LIR* lir);
374 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
375 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
376
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800377 /**
378 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
379 * to place in a frame.
380 * @return Returns the maximum number of compiler temporaries.
381 */
382 size_t GetMaxPossibleCompilerTemps() const;
383
384 /**
385 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
386 * @return Returns the size in bytes for space needed for compiler temporary spill region.
387 */
388 size_t GetNumBytesForCompilerTempSpillRegion();
389
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800390 DexOffset GetCurrentDexPc() const {
391 return current_dalvik_offset_;
392 }
393
Brian Carlstrom7940e442013-07-12 13:46:57 -0700394 int ComputeFrameSize();
395 virtual void Materialize();
396 virtual CompiledMethod* GetCompiledMethod();
397 void MarkSafepointPC(LIR* inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700398 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700399 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
400 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
401 void SetupRegMask(uint64_t* mask, int reg);
402 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
403 void DumpPromotionMap();
404 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700405 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700406 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
407 LIR* NewLIR0(int opcode);
408 LIR* NewLIR1(int opcode, int dest);
409 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800410 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700411 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
412 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
413 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
414 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
415 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
416 LIR* AddWordData(LIR* *constant_list_p, int value);
417 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
418 void ProcessSwitchTables();
419 void DumpSparseSwitchTable(const uint16_t* table);
420 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700421 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700423 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700424 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
425 bool IsInexpensiveConstant(RegLocation rl_src);
426 ConditionCode FlipComparisonOrder(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800427 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428 void InstallSwitchTables();
429 void InstallFillArrayData();
430 bool VerifyCatchEntries();
431 void CreateMappingTables();
432 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700433 int AssignLiteralOffset(CodeOffset offset);
434 int AssignSwitchTablesOffset(CodeOffset offset);
435 int AssignFillArrayDataOffset(CodeOffset offset);
436 LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
437 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
438 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700439
440 // Shared by all targets - implemented in local_optimizations.cc
441 void ConvertMemOpIntoMove(LIR* orig_lir, int dest, int src);
442 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
443 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
444 void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445
446 // Shared by all targets - implemented in ralloc_util.cc
447 int GetSRegHi(int lowSreg);
448 bool oat_live_out(int s_reg);
449 int oatSSASrc(MIR* mir, int num);
450 void SimpleRegAlloc();
451 void ResetRegPool();
452 void CompilerInitPool(RegisterInfo* regs, int* reg_nums, int num);
453 void DumpRegPool(RegisterInfo* p, int num_regs);
454 void DumpCoreRegPool();
455 void DumpFpRegPool();
456 /* Mark a temp register as dead. Does not affect allocation state. */
457 void Clobber(int reg) {
458 ClobberBody(GetRegInfo(reg));
459 }
460 void ClobberSRegBody(RegisterInfo* p, int num_regs, int s_reg);
461 void ClobberSReg(int s_reg);
462 int SRegToPMap(int s_reg);
463 void RecordCorePromotion(int reg, int s_reg);
464 int AllocPreservedCoreReg(int s_reg);
465 void RecordFpPromotion(int reg, int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700466 int AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700467 int AllocPreservedDouble(int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700468 int AllocTempBody(RegisterInfo* p, int num_regs, int* next_temp, bool required);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000469 virtual int AllocTempDouble();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470 int AllocFreeTemp();
471 int AllocTemp();
472 int AllocTempFloat();
473 RegisterInfo* AllocLiveBody(RegisterInfo* p, int num_regs, int s_reg);
474 RegisterInfo* AllocLive(int s_reg, int reg_class);
475 void FreeTemp(int reg);
476 RegisterInfo* IsLive(int reg);
477 RegisterInfo* IsTemp(int reg);
478 RegisterInfo* IsPromoted(int reg);
479 bool IsDirty(int reg);
480 void LockTemp(int reg);
481 void ResetDef(int reg);
482 void NullifyRange(LIR *start, LIR *finish, int s_reg1, int s_reg2);
483 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
484 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
485 RegLocation WideToNarrow(RegLocation rl);
486 void ResetDefLoc(RegLocation rl);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000487 virtual void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 void ResetDefTracking();
489 void ClobberAllRegs();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800490 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 void FlushAllRegsBody(RegisterInfo* info, int num_regs);
492 void FlushAllRegs();
493 bool RegClassMatches(int reg_class, int reg);
494 void MarkLive(int reg, int s_reg);
495 void MarkTemp(int reg);
496 void UnmarkTemp(int reg);
497 void MarkPair(int low_reg, int high_reg);
498 void MarkClean(RegLocation loc);
499 void MarkDirty(RegLocation loc);
500 void MarkInUse(int reg);
501 void CopyRegInfo(int new_reg, int old_reg);
502 bool CheckCorePoolSanity();
503 RegLocation UpdateLoc(RegLocation loc);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000504 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700505 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800506
507 /**
508 * @brief Used to load register location into a typed temporary or pair of temporaries.
509 * @see EvalLoc
510 * @param loc The register location to load from.
511 * @param reg_class Type of register needed.
512 * @param update Whether the liveness information should be updated.
513 * @return Returns the properly typed temporary in physical register pairs.
514 */
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000515 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800516
517 /**
518 * @brief Used to load register location into a typed temporary.
519 * @param loc The register location to load from.
520 * @param reg_class Type of register needed.
521 * @param update Whether the liveness information should be updated.
522 * @return Returns the properly typed temporary in physical register.
523 */
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000524 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800525
buzbeec729a6b2013-09-14 16:04:31 -0700526 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700527 void DumpCounts(const RefCounts* arr, int size, const char* msg);
528 void DoPromotion();
529 int VRegOffset(int v_reg);
530 int SRegOffset(int s_reg);
531 RegLocation GetReturnWide(bool is_double);
532 RegLocation GetReturn(bool is_float);
buzbeebd663de2013-09-10 15:41:31 -0700533 RegisterInfo* GetRegInfo(int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700534
535 // Shared by all targets - implemented in gen_common.cc.
buzbee11b63d12013-08-27 07:34:17 -0700536 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700537 RegLocation rl_src, RegLocation rl_dest, int lit);
538 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
539 void HandleSuspendLaunchPads();
540 void HandleIntrinsicLaunchPads();
541 void HandleThrowLaunchPads();
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800542 void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700543 void GenBarrier();
544 LIR* GenCheck(ConditionCode c_code, ThrowKind kind);
545 LIR* GenImmedCheck(ConditionCode c_code, int reg, int imm_val,
546 ThrowKind kind);
547 LIR* GenNullCheck(int s_reg, int m_reg, int opt_flags);
548 LIR* GenRegRegCheck(ConditionCode c_code, int reg1, int reg2,
549 ThrowKind kind);
550 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
551 RegLocation rl_src2, LIR* taken, LIR* fall_through);
552 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
553 LIR* taken, LIR* fall_through);
554 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
555 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
556 RegLocation rl_src);
557 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
558 RegLocation rl_src);
559 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000560 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700561 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000562 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700563 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000564 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000566 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700567 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700568 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
569 RegLocation rl_src);
570
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
572 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
573 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
574 void GenThrow(RegLocation rl_src);
575 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest,
576 RegLocation rl_src);
577 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx,
578 RegLocation rl_src);
579 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
580 RegLocation rl_src1, RegLocation rl_src2);
581 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
582 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700583 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
584 RegLocation rl_src, int lit);
585 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
586 RegLocation rl_src1, RegLocation rl_src2);
Ian Rogers468532e2013-08-05 10:56:33 -0700587 void GenConversionCall(ThreadOffset func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700588 RegLocation rl_src);
589 void GenSuspendTest(int opt_flags);
590 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800591
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000592 // This will be overridden by x86 implementation.
593 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800594 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
595 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700596
597 // Shared by all targets - implemented in gen_invoke.cc.
Ian Rogers468532e2013-08-05 10:56:33 -0700598 int CallHelperSetup(ThreadOffset helper_offset);
599 LIR* CallHelper(int r_tgt, ThreadOffset helper_offset, bool safepoint_pc);
600 void CallRuntimeHelperImm(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
601 void CallRuntimeHelperReg(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
602 void CallRuntimeHelperRegLocation(ThreadOffset helper_offset, RegLocation arg0,
603 bool safepoint_pc);
604 void CallRuntimeHelperImmImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700605 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700606 void CallRuntimeHelperImmRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700607 RegLocation arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700608 void CallRuntimeHelperRegLocationImm(ThreadOffset helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700609 int arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700610 void CallRuntimeHelperImmReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700611 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700612 void CallRuntimeHelperRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700613 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700614 void CallRuntimeHelperImmMethod(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700615 bool safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800616 void CallRuntimeHelperRegMethod(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800617 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset helper_offset, int arg0,
618 RegLocation arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700619 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700620 RegLocation arg0, RegLocation arg1,
621 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700622 void CallRuntimeHelperRegReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700623 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700624 void CallRuntimeHelperRegRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700625 int arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700626 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700627 RegLocation arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700628 void CallRuntimeHelperImmMethodImm(ThreadOffset helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700630 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 int arg0, RegLocation arg1, RegLocation arg2,
632 bool safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700633 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset helper_offset,
634 RegLocation arg0, RegLocation arg1,
635 RegLocation arg2,
636 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 void GenInvoke(CallInfo* info);
638 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
639 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
640 NextCallInsn next_call_insn,
641 const MethodReference& target_method,
642 uint32_t vtable_idx,
643 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
644 bool skip_this);
645 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
646 NextCallInsn next_call_insn,
647 const MethodReference& target_method,
648 uint32_t vtable_idx,
649 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
650 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800651
652 /**
653 * @brief Used to determine the register location of destination.
654 * @details This is needed during generation of inline intrinsics because it finds destination of return,
655 * either the physical register or the target of move-result.
656 * @param info Information about the invoke.
657 * @return Returns the destination location.
658 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800660
661 /**
662 * @brief Used to determine the wide register location of destination.
663 * @see InlineTarget
664 * @param info Information about the invoke.
665 * @return Returns the destination location.
666 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667 RegLocation InlineTargetWide(CallInfo* info);
668
669 bool GenInlinedCharAt(CallInfo* info);
670 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000671 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700672 bool GenInlinedAbsInt(CallInfo* info);
673 bool GenInlinedAbsLong(CallInfo* info);
Yixin Shoudbb17e32014-02-07 05:09:30 -0800674 bool GenInlinedAbsFloat(CallInfo* info);
675 bool GenInlinedAbsDouble(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700676 bool GenInlinedFloatCvt(CallInfo* info);
677 bool GenInlinedDoubleCvt(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800678 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 bool GenInlinedStringCompareTo(CallInfo* info);
680 bool GenInlinedCurrentThread(CallInfo* info);
681 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
682 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
683 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700684 int LoadArgRegs(CallInfo* info, int call_state,
685 NextCallInsn next_call_insn,
686 const MethodReference& target_method,
687 uint32_t vtable_idx,
688 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
689 bool skip_this);
690
691 // Shared by all targets - implemented in gen_loadstore.cc.
692 RegLocation LoadCurrMethod();
693 void LoadCurrMethodDirect(int r_tgt);
694 LIR* LoadConstant(int r_dest, int value);
695 LIR* LoadWordDisp(int rBase, int displacement, int r_dest);
696 RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
697 RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
698 void LoadValueDirect(RegLocation rl_src, int r_dest);
699 void LoadValueDirectFixed(RegLocation rl_src, int r_dest);
700 void LoadValueDirectWide(RegLocation rl_src, int reg_lo, int reg_hi);
701 void LoadValueDirectWideFixed(RegLocation rl_src, int reg_lo, int reg_hi);
702 LIR* StoreWordDisp(int rBase, int displacement, int r_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800703
704 /**
705 * @brief Used to do the final store in the destination as per bytecode semantics.
706 * @param rl_dest The destination dalvik register location.
707 * @param rl_src The source register location. Can be either physical register or dalvik register.
708 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800710
711 /**
712 * @brief Used to do the final store in a wide destination as per bytecode semantics.
713 * @see StoreValue
714 * @param rl_dest The destination dalvik register location.
715 * @param rl_src The source register location. Can be either physical register or dalvik register.
716 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700717 void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
718
Mark Mendelle02d48f2014-01-15 11:19:23 -0800719 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800720 * @brief Used to do the final store to a destination as per bytecode semantics.
721 * @see StoreValue
722 * @param rl_dest The destination dalvik register location.
723 * @param rl_src The source register location. It must be kLocPhysReg
724 *
725 * This is used for x86 two operand computations, where we have computed the correct
726 * register value that now needs to be properly registered. This is used to avoid an
727 * extra register copy that would result if StoreValue was called.
728 */
729 void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
730
731 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -0800732 * @brief Used to do the final store in a wide destination as per bytecode semantics.
733 * @see StoreValueWide
734 * @param rl_dest The destination dalvik register location.
735 * @param rl_src The source register location. It must be kLocPhysReg
736 *
737 * This is used for x86 two operand computations, where we have computed the correct
738 * register values that now need to be properly registered. This is used to avoid an
739 * extra pair of register copies that would result if StoreValueWide was called.
740 */
741 void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
742
Brian Carlstrom7940e442013-07-12 13:46:57 -0700743 // Shared by all targets - implemented in mir_to_lir.cc.
744 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
745 void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
746 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800747 bool SpecialMIR2LIR(const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700748 void MethodMIR2LIR();
749
Mark Mendell55d0eac2014-02-06 11:02:52 -0800750 /*
751 * @brief Load the address of the dex method into the register.
752 * @param dex_method_index The index of the method to be invoked.
753 * @param type How the method will be invoked.
754 * @param register that will contain the code address.
755 * @note register will be passed to TargetReg to get physical register.
756 */
757 void LoadCodeAddress(int dex_method_index, InvokeType type,
758 SpecialTargetRegister symbolic_reg);
759
760 /*
761 * @brief Load the Method* of a dex method into the register.
762 * @param dex_method_index The index of the method to be invoked.
763 * @param type How the method will be invoked.
764 * @param register that will contain the code address.
765 * @note register will be passed to TargetReg to get physical register.
766 */
767 virtual void LoadMethodAddress(int dex_method_index, InvokeType type,
768 SpecialTargetRegister symbolic_reg);
769
770 /*
771 * @brief Load the Class* of a Dex Class type into the register.
772 * @param type How the method will be invoked.
773 * @param register that will contain the code address.
774 * @note register will be passed to TargetReg to get physical register.
775 */
776 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
777
Mark Mendell766e9292014-01-27 07:55:47 -0800778 // Routines that work for the generic case, but may be overriden by target.
779 /*
780 * @brief Compare memory to immediate, and branch if condition true.
781 * @param cond The condition code that when true will branch to the target.
782 * @param temp_reg A temporary register that can be used if compare to memory is not
783 * supported by the architecture.
784 * @param base_reg The register holding the base address.
785 * @param offset The offset from the base.
786 * @param check_value The immediate to compare to.
787 * @returns The branch instruction that was generated.
788 */
789 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, int temp_reg, int base_reg,
790 int offset, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700791
792 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -0700793 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700795 virtual int LoadHelper(ThreadOffset offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796 virtual LIR* LoadBaseDisp(int rBase, int displacement, int r_dest, OpSize size, int s_reg) = 0;
797 virtual LIR* LoadBaseDispWide(int rBase, int displacement, int r_dest_lo, int r_dest_hi,
798 int s_reg) = 0;
799 virtual LIR* LoadBaseIndexed(int rBase, int r_index, int r_dest, int scale, OpSize size) = 0;
800 virtual LIR* LoadBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
801 int r_dest, int r_dest_hi, OpSize size, int s_reg) = 0;
802 virtual LIR* LoadConstantNoClobber(int r_dest, int value) = 0;
803 virtual LIR* LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value) = 0;
804 virtual LIR* StoreBaseDisp(int rBase, int displacement, int r_src, OpSize size) = 0;
805 virtual LIR* StoreBaseDispWide(int rBase, int displacement, int r_src_lo, int r_src_hi) = 0;
806 virtual LIR* StoreBaseIndexed(int rBase, int r_index, int r_src, int scale, OpSize size) = 0;
807 virtual LIR* StoreBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
808 int r_src, int r_src_hi, OpSize size, int s_reg) = 0;
809 virtual void MarkGCCard(int val_reg, int tgt_addr_reg) = 0;
810
811 // Required for target - register utilities.
812 virtual bool IsFpReg(int reg) = 0;
813 virtual bool SameRegType(int reg1, int reg2) = 0;
814 virtual int AllocTypedTemp(bool fp_hint, int reg_class) = 0;
Bill Buzbee86ec5202014-02-26 19:03:09 +0000815 virtual int AllocTypedTempPair(bool fp_hint, int reg_class) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700816 virtual int S2d(int low_reg, int high_reg) = 0;
817 virtual int TargetReg(SpecialTargetRegister reg) = 0;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800818 virtual int GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700819 virtual RegLocation GetReturnAlt() = 0;
820 virtual RegLocation GetReturnWideAlt() = 0;
821 virtual RegLocation LocCReturn() = 0;
822 virtual RegLocation LocCReturnDouble() = 0;
823 virtual RegLocation LocCReturnFloat() = 0;
824 virtual RegLocation LocCReturnWide() = 0;
825 virtual uint32_t FpRegMask() = 0;
826 virtual uint64_t GetRegMaskCommon(int reg) = 0;
827 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000828 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829 virtual void FlushReg(int reg) = 0;
830 virtual void FlushRegWide(int reg1, int reg2) = 0;
831 virtual void FreeCallTemps() = 0;
832 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) = 0;
833 virtual void LockCallTemps() = 0;
834 virtual void MarkPreservedSingle(int v_reg, int reg) = 0;
835 virtual void CompilerInitializeRegAlloc() = 0;
836
837 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700838 virtual void AssembleLIR() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700839 virtual void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix) = 0;
buzbeeb48819d2013-09-14 16:15:25 -0700840 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700841 virtual const char* GetTargetInstFmt(int opcode) = 0;
842 virtual const char* GetTargetInstName(int opcode) = 0;
843 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
844 virtual uint64_t GetPCUseDefEncoding() = 0;
845 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
846 virtual int GetInsnSize(LIR* lir) = 0;
847 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
848
849 // Required for target - Dalvik-level generators.
850 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
851 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800852 virtual void GenMulLong(Instruction::Code,
853 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800855 virtual void GenAddLong(Instruction::Code,
856 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700857 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800858 virtual void GenAndLong(Instruction::Code,
859 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860 RegLocation rl_src2) = 0;
861 virtual void GenArithOpDouble(Instruction::Code opcode,
862 RegLocation rl_dest, RegLocation rl_src1,
863 RegLocation rl_src2) = 0;
864 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
865 RegLocation rl_src1, RegLocation rl_src2) = 0;
866 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
867 RegLocation rl_src1, RegLocation rl_src2) = 0;
868 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
869 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000870 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800871
872 /**
873 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
874 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
875 * that applies on integers. The generated code will write the smallest or largest value
876 * directly into the destination register as specified by the invoke information.
877 * @param info Information about the invoke.
878 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
879 * @return Returns true if successfully generated
880 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700881 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800882
Brian Carlstrom7940e442013-07-12 13:46:57 -0700883 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +0000884 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
885 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700886 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800887 virtual void GenOrLong(Instruction::Code,
888 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800890 virtual void GenSubLong(Instruction::Code,
891 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800893 virtual void GenXorLong(Instruction::Code,
894 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700895 RegLocation rl_src2) = 0;
896 virtual LIR* GenRegMemCheck(ConditionCode c_code, int reg1, int base,
897 int offset, ThrowKind kind) = 0;
898 virtual RegLocation GenDivRem(RegLocation rl_dest, int reg_lo, int reg_hi,
899 bool is_div) = 0;
900 virtual RegLocation GenDivRemLit(RegLocation rl_dest, int reg_lo, int lit,
901 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800902 /*
903 * @brief Generate an integer div or rem operation by a literal.
904 * @param rl_dest Destination Location.
905 * @param rl_src1 Numerator Location.
906 * @param rl_src2 Divisor Location.
907 * @param is_div 'true' if this is a division, 'false' for a remainder.
908 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
909 */
910 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
911 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
912 /*
913 * @brief Generate an integer div or rem operation by a literal.
914 * @param rl_dest Destination Location.
915 * @param rl_src Numerator Location.
916 * @param lit Divisor.
917 * @param is_div 'true' if this is a division, 'false' for a remainder.
918 */
919 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1,
920 int lit, bool is_div) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700921 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
922 RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800923
924 /**
925 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
926 * @details This is used for generating DivideByZero checks when divisor is held in two separate registers.
927 * @param reg_lo The register holding the lower 32-bits.
928 * @param reg_hi The register holding the upper 32-bits.
929 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700930 virtual void GenDivZeroCheck(int reg_lo, int reg_hi) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800931
Brian Carlstrom7940e442013-07-12 13:46:57 -0700932 virtual void GenEntrySequence(RegLocation* ArgLocs,
933 RegLocation rl_method) = 0;
934 virtual void GenExitSequence() = 0;
buzbee0d829482013-10-11 15:24:55 -0700935 virtual void GenFillArrayData(DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700936 RegLocation rl_src) = 0;
937 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias,
938 bool is_double) = 0;
939 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800940
941 /**
942 * @brief Lowers the kMirOpSelect MIR into LIR.
943 * @param bb The basic block in which the MIR is from.
944 * @param mir The MIR whose opcode is kMirOpSelect.
945 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700946 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800947
Brian Carlstrom7940e442013-07-12 13:46:57 -0700948 virtual void GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700949 virtual void GenMoveException(RegLocation rl_dest) = 0;
950 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
951 RegLocation rl_result, int lit, int first_bit,
952 int second_bit) = 0;
953 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
954 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee0d829482013-10-11 15:24:55 -0700955 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956 RegLocation rl_src) = 0;
buzbee0d829482013-10-11 15:24:55 -0700957 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700958 RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700959 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
960 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
961 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700962 RegLocation rl_index, RegLocation rl_src, int scale,
963 bool card_mark) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700964 virtual void GenShiftImmOpLong(Instruction::Code opcode,
965 RegLocation rl_dest, RegLocation rl_src1,
966 RegLocation rl_shift) = 0;
967
968 // Required for target - single operation generators.
969 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee0d829482013-10-11 15:24:55 -0700970 virtual LIR* OpCmpBranch(ConditionCode cond, int src1, int src2, LIR* target) = 0;
971 virtual LIR* OpCmpImmBranch(ConditionCode cond, int reg, int check_value, LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700972 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee0d829482013-10-11 15:24:55 -0700973 virtual LIR* OpDecAndBranch(ConditionCode c_code, int reg, LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700974 virtual LIR* OpFpRegCopy(int r_dest, int r_src) = 0;
975 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
976 virtual LIR* OpMem(OpKind op, int rBase, int disp) = 0;
977 virtual LIR* OpPcRelLoad(int reg, LIR* target) = 0;
978 virtual LIR* OpReg(OpKind op, int r_dest_src) = 0;
979 virtual LIR* OpRegCopy(int r_dest, int r_src) = 0;
980 virtual LIR* OpRegCopyNoInsert(int r_dest, int r_src) = 0;
981 virtual LIR* OpRegImm(OpKind op, int r_dest_src1, int value) = 0;
982 virtual LIR* OpRegMem(OpKind op, int r_dest, int rBase, int offset) = 0;
983 virtual LIR* OpRegReg(OpKind op, int r_dest_src1, int r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800984
985 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800986 * @brief Used to generate an LIR that does a load from mem to reg.
987 * @param r_dest The destination physical register.
988 * @param r_base The base physical register for memory operand.
989 * @param offset The displacement for memory operand.
990 * @param move_type Specification on the move desired (size, alignment, register kind).
991 * @return Returns the generate move LIR.
992 */
993 virtual LIR* OpMovRegMem(int r_dest, int r_base, int offset, MoveType move_type) = 0;
994
995 /**
996 * @brief Used to generate an LIR that does a store from reg to mem.
997 * @param r_base The base physical register for memory operand.
998 * @param offset The displacement for memory operand.
999 * @param r_src The destination physical register.
1000 * @param bytes_to_move The number of bytes to move.
1001 * @param is_aligned Whether the memory location is known to be aligned.
1002 * @return Returns the generate move LIR.
1003 */
1004 virtual LIR* OpMovMemReg(int r_base, int offset, int r_src, MoveType move_type) = 0;
1005
1006 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001007 * @brief Used for generating a conditional register to register operation.
1008 * @param op The opcode kind.
1009 * @param cc The condition code that when true will perform the opcode.
1010 * @param r_dest The destination physical register.
1011 * @param r_src The source physical register.
1012 * @return Returns the newly created LIR or null in case of creation failure.
1013 */
1014 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, int r_dest, int r_src) = 0;
1015
Brian Carlstrom7940e442013-07-12 13:46:57 -07001016 virtual LIR* OpRegRegImm(OpKind op, int r_dest, int r_src1, int value) = 0;
buzbee0d829482013-10-11 15:24:55 -07001017 virtual LIR* OpRegRegReg(OpKind op, int r_dest, int r_src1, int r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001018 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -07001019 virtual LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001020 virtual LIR* OpVldm(int rBase, int count) = 0;
1021 virtual LIR* OpVstm(int rBase, int count) = 0;
buzbee0d829482013-10-11 15:24:55 -07001022 virtual void OpLea(int rBase, int reg1, int reg2, int scale, int offset) = 0;
1023 virtual void OpRegCopyWide(int dest_lo, int dest_hi, int src_lo, int src_hi) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -07001024 virtual void OpTlsCmp(ThreadOffset offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001025 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1026 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1027 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1028 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1029
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001030 // May be optimized by targets.
1031 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1032 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1033
Brian Carlstrom7940e442013-07-12 13:46:57 -07001034 // Temp workaround
1035 void Workaround7250540(RegLocation rl_dest, int value);
1036
1037 protected:
1038 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1039
1040 CompilationUnit* GetCompilationUnit() {
1041 return cu_;
1042 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001043 /*
1044 * @brief Returns the index of the lowest set bit in 'x'.
1045 * @param x Value to be examined.
1046 * @returns The bit number of the lowest bit set in the value.
1047 */
1048 int32_t LowestSetBit(uint64_t x);
1049 /*
1050 * @brief Is this value a power of two?
1051 * @param x Value to be examined.
1052 * @returns 'true' if only 1 bit is set in the value.
1053 */
1054 bool IsPowerOfTwo(uint64_t x);
1055 /*
1056 * @brief Do these SRs overlap?
1057 * @param rl_op1 One RegLocation
1058 * @param rl_op2 The other RegLocation
1059 * @return 'true' if the VR pairs overlap
1060 *
1061 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1062 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1063 * dex, we'll want to make this case illegal.
1064 */
1065 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001066
Mark Mendelle02d48f2014-01-15 11:19:23 -08001067 /*
1068 * @brief Force a location (in a register) into a temporary register
1069 * @param loc location of result
1070 * @returns update location
1071 */
1072 RegLocation ForceTemp(RegLocation loc);
1073
1074 /*
1075 * @brief Force a wide location (in registers) into temporary registers
1076 * @param loc location of result
1077 * @returns update location
1078 */
1079 RegLocation ForceTempWide(RegLocation loc);
1080
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001081 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1082 RegLocation rl_dest, RegLocation rl_src);
1083
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001084 void AddSlowPath(LIRSlowPath* slowpath);
1085
Mark Mendell6607d972014-02-10 06:54:18 -08001086 virtual void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1087 bool type_known_abstract, bool use_declaring_class,
1088 bool can_assume_type_is_in_dex_cache,
1089 uint32_t type_idx, RegLocation rl_dest,
1090 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001091 /*
1092 * @brief Generate the debug_frame FDE information if possible.
1093 * @returns pointer to vector containg CFE information, or NULL.
1094 */
1095 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001096
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001097 /**
1098 * @brief Used to insert marker that can be used to associate MIR with LIR.
1099 * @details Only inserts marker if verbosity is enabled.
1100 * @param mir The mir that is currently being generated.
1101 */
1102 void GenPrintLabel(MIR* mir);
1103
1104 /**
1105 * @brief Used to generate return sequence when there is no frame.
1106 * @details Assumes that the return registers have already been populated.
1107 */
1108 virtual void GenSpecialExitSequence() = 0;
1109
1110 /**
1111 * @brief Used to generate code for special methods that are known to be
1112 * small enough to work in frameless mode.
1113 * @param bb The basic block of the first MIR.
1114 * @param mir The first MIR of the special method.
1115 * @param special Information about the special method.
1116 * @return Returns whether or not this was handled successfully. Returns false
1117 * if caller should punt to normal MIR2LIR conversion.
1118 */
1119 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1120
Mark Mendell6607d972014-02-10 06:54:18 -08001121 private:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001122 void ClobberBody(RegisterInfo* p);
1123 void ResetDefBody(RegisterInfo* p) {
1124 p->def_start = NULL;
1125 p->def_end = NULL;
1126 }
1127
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001128 void SetCurrentDexPc(DexOffset dexpc) {
1129 current_dalvik_offset_ = dexpc;
1130 }
1131
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001132 /**
1133 * @brief Used to lock register if argument at in_position was passed that way.
1134 * @details Does nothing if the argument is passed via stack.
1135 * @param in_position The argument number whose register to lock.
1136 * @param wide Whether the argument is wide.
1137 */
1138 void LockArg(int in_position, bool wide = false);
1139
1140 /**
1141 * @brief Used to load VR argument to a physical register.
1142 * @details The load is only done if the argument is not already in physical register.
1143 * LockArg must have been previously called.
1144 * @param in_position The argument number to load.
1145 * @param wide Whether the argument is 64-bit or not.
1146 * @return Returns the register (or register pair) for the loaded argument.
1147 */
1148 int LoadArg(int in_position, bool wide = false);
1149
1150 /**
1151 * @brief Used to load a VR argument directly to a specified register location.
1152 * @param in_position The argument number to place in register.
1153 * @param rl_dest The register location where to place argument.
1154 */
1155 void LoadArgDirect(int in_position, RegLocation rl_dest);
1156
1157 /**
1158 * @brief Used to generate LIR for special getter method.
1159 * @param mir The mir that represents the iget.
1160 * @param special Information about the special getter method.
1161 * @return Returns whether LIR was successfully generated.
1162 */
1163 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1164
1165 /**
1166 * @brief Used to generate LIR for special setter method.
1167 * @param mir The mir that represents the iput.
1168 * @param special Information about the special setter method.
1169 * @return Returns whether LIR was successfully generated.
1170 */
1171 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1172
1173 /**
1174 * @brief Used to generate LIR for special return-args method.
1175 * @param mir The mir that represents the return of argument.
1176 * @param special Information about the special return-args method.
1177 * @return Returns whether LIR was successfully generated.
1178 */
1179 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1180
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001181
Brian Carlstrom7940e442013-07-12 13:46:57 -07001182 public:
1183 // TODO: add accessors for these.
1184 LIR* literal_list_; // Constants.
1185 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001186 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001187 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001188 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001189
1190 protected:
1191 CompilationUnit* const cu_;
1192 MIRGraph* const mir_graph_;
1193 GrowableArray<SwitchTable*> switch_tables_;
1194 GrowableArray<FillArrayData*> fill_array_data_;
1195 GrowableArray<LIR*> throw_launchpads_;
1196 GrowableArray<LIR*> suspend_launchpads_;
1197 GrowableArray<LIR*> intrinsic_launchpads_;
buzbeebd663de2013-09-10 15:41:31 -07001198 GrowableArray<RegisterInfo*> tempreg_info_;
1199 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001200 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001201 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1202 CodeOffset data_offset_; // starting offset of literal pool.
1203 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001204 LIR* block_label_list_;
1205 PromotionMap* promotion_map_;
1206 /*
1207 * TODO: The code generation utilities don't have a built-in
1208 * mechanism to propagate the original Dalvik opcode address to the
1209 * associated generated instructions. For the trace compiler, this wasn't
1210 * necessary because the interpreter handled all throws and debugging
1211 * requests. For now we'll handle this by placing the Dalvik offset
1212 * in the CompilationUnit struct before codegen for each instruction.
1213 * The low-level LIR creation utilites will pull it from here. Rework this.
1214 */
buzbee0d829482013-10-11 15:24:55 -07001215 DexOffset current_dalvik_offset_;
1216 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 RegisterPool* reg_pool_;
1218 /*
1219 * Sanity checking for the register temp tracking. The same ssa
1220 * name should never be associated with one temp register per
1221 * instruction compilation.
1222 */
1223 int live_sreg_;
1224 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001225 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001226 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001227 std::vector<uint32_t> core_vmap_table_;
1228 std::vector<uint32_t> fp_vmap_table_;
1229 std::vector<uint8_t> native_gc_map_;
1230 int num_core_spills_;
1231 int num_fp_spills_;
1232 int frame_size_;
1233 unsigned int core_spill_mask_;
1234 unsigned int fp_spill_mask_;
1235 LIR* first_lir_insn_;
1236 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001237
1238 GrowableArray<LIRSlowPath*> slow_paths_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001239}; // Class Mir2Lir
1240
1241} // namespace art
1242
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001243#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_