blob: 5df2672fe2bf210f70783790d871f9e14cf0d9be [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
24#include "dex/backend.h"
25#include "dex/growable_array.h"
26#include "dex/arena_allocator.h"
27#include "driver/compiler_driver.h"
Ian Rogers96faf5b2013-08-09 22:05:32 -070028#include "leb128_encoder.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070029#include "safe_map.h"
30
31namespace art {
32
33// Set to 1 to measure cost of suspend check.
34#define NO_SUSPEND 0
35
36#define IS_BINARY_OP (1ULL << kIsBinaryOp)
37#define IS_BRANCH (1ULL << kIsBranch)
38#define IS_IT (1ULL << kIsIT)
39#define IS_LOAD (1ULL << kMemLoad)
40#define IS_QUAD_OP (1ULL << kIsQuadOp)
41#define IS_QUIN_OP (1ULL << kIsQuinOp)
42#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
43#define IS_STORE (1ULL << kMemStore)
44#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
45#define IS_UNARY_OP (1ULL << kIsUnaryOp)
46#define NEEDS_FIXUP (1ULL << kPCRelFixup)
47#define NO_OPERAND (1ULL << kNoOperand)
48#define REG_DEF0 (1ULL << kRegDef0)
49#define REG_DEF1 (1ULL << kRegDef1)
50#define REG_DEFA (1ULL << kRegDefA)
51#define REG_DEFD (1ULL << kRegDefD)
52#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
53#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
54#define REG_DEF_LIST0 (1ULL << kRegDefList0)
55#define REG_DEF_LIST1 (1ULL << kRegDefList1)
56#define REG_DEF_LR (1ULL << kRegDefLR)
57#define REG_DEF_SP (1ULL << kRegDefSP)
58#define REG_USE0 (1ULL << kRegUse0)
59#define REG_USE1 (1ULL << kRegUse1)
60#define REG_USE2 (1ULL << kRegUse2)
61#define REG_USE3 (1ULL << kRegUse3)
62#define REG_USE4 (1ULL << kRegUse4)
63#define REG_USEA (1ULL << kRegUseA)
64#define REG_USEC (1ULL << kRegUseC)
65#define REG_USED (1ULL << kRegUseD)
66#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
67#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
68#define REG_USE_LIST0 (1ULL << kRegUseList0)
69#define REG_USE_LIST1 (1ULL << kRegUseList1)
70#define REG_USE_LR (1ULL << kRegUseLR)
71#define REG_USE_PC (1ULL << kRegUsePC)
72#define REG_USE_SP (1ULL << kRegUseSP)
73#define SETS_CCODES (1ULL << kSetsCCodes)
74#define USES_CCODES (1ULL << kUsesCCodes)
75
76// Common combo register usage patterns.
77#define REG_DEF01 (REG_DEF0 | REG_DEF1)
78#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
79#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
80#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
81#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
82#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
83#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
84#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
85#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
86#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
87#define REG_USE012 (REG_USE01 | REG_USE2)
88#define REG_USE014 (REG_USE01 | REG_USE4)
89#define REG_USE01 (REG_USE0 | REG_USE1)
90#define REG_USE02 (REG_USE0 | REG_USE2)
91#define REG_USE12 (REG_USE1 | REG_USE2)
92#define REG_USE23 (REG_USE2 | REG_USE3)
93
94struct BasicBlock;
95struct CallInfo;
96struct CompilationUnit;
97struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -070098struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -070099struct RegLocation;
100struct RegisterInfo;
101class MIRGraph;
102class Mir2Lir;
103
104typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
105 const MethodReference& target_method,
106 uint32_t method_idx, uintptr_t direct_code,
107 uintptr_t direct_method, InvokeType type);
108
109typedef std::vector<uint8_t> CodeBuffer;
110
buzbeeb48819d2013-09-14 16:15:25 -0700111struct UseDefMasks {
112 uint64_t use_mask; // Resource mask for use.
113 uint64_t def_mask; // Resource mask for def.
114};
115
116struct AssemblyInfo {
117 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
118 uint8_t bytes[16]; // Encoded instruction bytes.
119};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700120
121struct LIR {
122 int offset; // Offset of this instruction.
buzbeeb48819d2013-09-14 16:15:25 -0700123 uint16_t dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
124 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700125 LIR* next;
126 LIR* prev;
127 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700129 unsigned int alias_info:17; // For Dalvik register disambiguation.
130 bool is_nop:1; // LIR is optimized away.
131 unsigned int size:4; // Note: size of encoded instruction is in bytes.
132 bool use_def_invalid:1; // If true, masks should not be used.
133 unsigned int generation:1; // Used to track visitation state during fixup pass.
134 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700136 union {
137 UseDefMasks m; // Use & Def masks used during optimization.
138 AssemblyInfo a; // Instruction encoding used during assembly phase.
139 } u;
140 int operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141};
142
143// Target-specific initialization.
144Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
145 ArenaAllocator* const arena);
146Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
147 ArenaAllocator* const arena);
148Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
149 ArenaAllocator* const arena);
150
151// Utility macros to traverse the LIR list.
152#define NEXT_LIR(lir) (lir->next)
153#define PREV_LIR(lir) (lir->prev)
154
155// Defines for alias_info (tracks Dalvik register references).
156#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700157#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700158#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
159#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
160
161// Common resource macros.
162#define ENCODE_CCODE (1ULL << kCCode)
163#define ENCODE_FP_STATUS (1ULL << kFPStatus)
164
165// Abstract memory locations.
166#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
167#define ENCODE_LITERAL (1ULL << kLiteral)
168#define ENCODE_HEAP_REF (1ULL << kHeapRef)
169#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
170
171#define ENCODE_ALL (~0ULL)
172#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
173 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbeec729a6b2013-09-14 16:04:31 -0700174
175// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
176#define STARTING_DOUBLE_SREG 0x10000
177
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700178// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700179#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
180#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
181#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
182#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
183#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184
185class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186 public:
187 struct SwitchTable {
188 int offset;
189 const uint16_t* table; // Original dex table.
190 int vaddr; // Dalvik offset of switch opcode.
191 LIR* anchor; // Reference instruction for relative offsets.
192 LIR** targets; // Array of case targets.
193 };
194
195 struct FillArrayData {
196 int offset;
197 const uint16_t* table; // Original dex table.
198 int size;
199 int vaddr; // Dalvik offset of FILL_ARRAY_DATA opcode.
200 };
201
202 /* Static register use counts */
203 struct RefCounts {
204 int count;
205 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 };
207
208 /*
209 * Data structure tracking the mapping between a Dalvik register (pair) and a
210 * native register (pair). The idea is to reuse the previously loaded value
211 * if possible, otherwise to keep the value in a native register as long as
212 * possible.
213 */
214 struct RegisterInfo {
215 int reg; // Reg number
216 bool in_use; // Has it been allocated?
217 bool is_temp; // Can allocate as temp?
218 bool pair; // Part of a register pair?
219 int partner; // If pair, other reg of pair.
220 bool live; // Is there an associated SSA name?
221 bool dirty; // If live, is it dirty?
222 int s_reg; // Name of live value.
223 LIR *def_start; // Starting inst in last def sequence.
224 LIR *def_end; // Ending inst in last def sequence.
225 };
226
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700227 struct RegisterPool {
228 int num_core_regs;
229 RegisterInfo *core_regs;
230 int next_core_reg;
231 int num_fp_regs;
232 RegisterInfo *FPRegs;
233 int next_fp_reg;
234 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235
236 struct PromotionMap {
237 RegLocationType core_location:3;
238 uint8_t core_reg;
239 RegLocationType fp_location:3;
240 uint8_t FpReg;
241 bool first_in_pair;
242 };
243
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700244 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700245
246 int32_t s4FromSwitchData(const void* switch_data) {
247 return *reinterpret_cast<const int32_t*>(switch_data);
248 }
249
250 RegisterClass oat_reg_class_by_size(OpSize size) {
251 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
Brian Carlstromdf629502013-07-17 22:39:56 -0700252 size == kSignedByte) ? kCoreReg : kAnyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700253 }
254
255 size_t CodeBufferSizeInBytes() {
256 return code_buffer_.size() / sizeof(code_buffer_[0]);
257 }
258
buzbee409fe942013-10-11 10:49:56 -0700259 bool IsPseudoLirOp(int opcode) {
260 return (opcode < 0);
261 }
262
Brian Carlstrom7940e442013-07-12 13:46:57 -0700263 // Shared by all targets - implemented in codegen_util.cc
264 void AppendLIR(LIR* lir);
265 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
266 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
267
268 int ComputeFrameSize();
269 virtual void Materialize();
270 virtual CompiledMethod* GetCompiledMethod();
271 void MarkSafepointPC(LIR* inst);
Ian Rogers9b297bf2013-09-06 11:11:25 -0700272 bool FastInstance(uint32_t field_idx, bool is_put, int* field_offset, bool* is_volatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700274 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
275 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
276 void SetupRegMask(uint64_t* mask, int reg);
277 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
278 void DumpPromotionMap();
279 void CodegenDump();
280 LIR* RawLIR(int dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
281 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
282 LIR* NewLIR0(int opcode);
283 LIR* NewLIR1(int opcode, int dest);
284 LIR* NewLIR2(int opcode, int dest, int src1);
285 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
286 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
287 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
288 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
289 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
290 LIR* AddWordData(LIR* *constant_list_p, int value);
291 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
292 void ProcessSwitchTables();
293 void DumpSparseSwitchTable(const uint16_t* table);
294 void DumpPackedSwitchTable(const uint16_t* table);
buzbee252254b2013-09-08 16:20:53 -0700295 void MarkBoundary(int offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700296 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700297 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700298 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
299 bool IsInexpensiveConstant(RegLocation rl_src);
300 ConditionCode FlipComparisonOrder(ConditionCode before);
Ian Rogersd91d6d62013-09-25 20:26:14 -0700301 void DumpMappingTable(const char* table_name, const char* descriptor,
302 const char* name, const Signature& signature,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700303 const std::vector<uint32_t>& v);
304 void InstallLiteralPools();
305 void InstallSwitchTables();
306 void InstallFillArrayData();
307 bool VerifyCatchEntries();
308 void CreateMappingTables();
309 void CreateNativeGcMap();
310 int AssignLiteralOffset(int offset);
311 int AssignSwitchTablesOffset(int offset);
312 int AssignFillArrayDataOffset(int offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700313 LIR* InsertCaseLabel(int vaddr, int keyVal);
314 void MarkPackedCaseLabels(Mir2Lir::SwitchTable *tab_rec);
315 void MarkSparseCaseLabels(Mir2Lir::SwitchTable *tab_rec);
316
317 // Shared by all targets - implemented in local_optimizations.cc
318 void ConvertMemOpIntoMove(LIR* orig_lir, int dest, int src);
319 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
320 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
321 void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700322
323 // Shared by all targets - implemented in ralloc_util.cc
324 int GetSRegHi(int lowSreg);
325 bool oat_live_out(int s_reg);
326 int oatSSASrc(MIR* mir, int num);
327 void SimpleRegAlloc();
328 void ResetRegPool();
329 void CompilerInitPool(RegisterInfo* regs, int* reg_nums, int num);
330 void DumpRegPool(RegisterInfo* p, int num_regs);
331 void DumpCoreRegPool();
332 void DumpFpRegPool();
333 /* Mark a temp register as dead. Does not affect allocation state. */
334 void Clobber(int reg) {
335 ClobberBody(GetRegInfo(reg));
336 }
337 void ClobberSRegBody(RegisterInfo* p, int num_regs, int s_reg);
338 void ClobberSReg(int s_reg);
339 int SRegToPMap(int s_reg);
340 void RecordCorePromotion(int reg, int s_reg);
341 int AllocPreservedCoreReg(int s_reg);
342 void RecordFpPromotion(int reg, int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700343 int AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700344 int AllocPreservedDouble(int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700345 int AllocTempBody(RegisterInfo* p, int num_regs, int* next_temp, bool required);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 int AllocTempDouble();
347 int AllocFreeTemp();
348 int AllocTemp();
349 int AllocTempFloat();
350 RegisterInfo* AllocLiveBody(RegisterInfo* p, int num_regs, int s_reg);
351 RegisterInfo* AllocLive(int s_reg, int reg_class);
352 void FreeTemp(int reg);
353 RegisterInfo* IsLive(int reg);
354 RegisterInfo* IsTemp(int reg);
355 RegisterInfo* IsPromoted(int reg);
356 bool IsDirty(int reg);
357 void LockTemp(int reg);
358 void ResetDef(int reg);
359 void NullifyRange(LIR *start, LIR *finish, int s_reg1, int s_reg2);
360 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
361 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
362 RegLocation WideToNarrow(RegLocation rl);
363 void ResetDefLoc(RegLocation rl);
364 void ResetDefLocWide(RegLocation rl);
365 void ResetDefTracking();
366 void ClobberAllRegs();
367 void FlushAllRegsBody(RegisterInfo* info, int num_regs);
368 void FlushAllRegs();
369 bool RegClassMatches(int reg_class, int reg);
370 void MarkLive(int reg, int s_reg);
371 void MarkTemp(int reg);
372 void UnmarkTemp(int reg);
373 void MarkPair(int low_reg, int high_reg);
374 void MarkClean(RegLocation loc);
375 void MarkDirty(RegLocation loc);
376 void MarkInUse(int reg);
377 void CopyRegInfo(int new_reg, int old_reg);
378 bool CheckCorePoolSanity();
379 RegLocation UpdateLoc(RegLocation loc);
380 RegLocation UpdateLocWide(RegLocation loc);
381 RegLocation UpdateRawLoc(RegLocation loc);
382 RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
383 RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
buzbeec729a6b2013-09-14 16:04:31 -0700384 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700385 void DumpCounts(const RefCounts* arr, int size, const char* msg);
386 void DoPromotion();
387 int VRegOffset(int v_reg);
388 int SRegOffset(int s_reg);
389 RegLocation GetReturnWide(bool is_double);
390 RegLocation GetReturn(bool is_float);
buzbeebd663de2013-09-10 15:41:31 -0700391 RegisterInfo* GetRegInfo(int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700392
393 // Shared by all targets - implemented in gen_common.cc.
buzbee11b63d12013-08-27 07:34:17 -0700394 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700395 RegLocation rl_src, RegLocation rl_dest, int lit);
396 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
397 void HandleSuspendLaunchPads();
398 void HandleIntrinsicLaunchPads();
399 void HandleThrowLaunchPads();
400 void GenBarrier();
401 LIR* GenCheck(ConditionCode c_code, ThrowKind kind);
402 LIR* GenImmedCheck(ConditionCode c_code, int reg, int imm_val,
403 ThrowKind kind);
404 LIR* GenNullCheck(int s_reg, int m_reg, int opt_flags);
405 LIR* GenRegRegCheck(ConditionCode c_code, int reg1, int reg2,
406 ThrowKind kind);
407 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
408 RegLocation rl_src2, LIR* taken, LIR* fall_through);
409 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
410 LIR* taken, LIR* fall_through);
411 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
412 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
413 RegLocation rl_src);
414 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
415 RegLocation rl_src);
416 void GenFilledNewArray(CallInfo* info);
417 void GenSput(uint32_t field_idx, RegLocation rl_src,
418 bool is_long_or_double, bool is_object);
419 void GenSget(uint32_t field_idx, RegLocation rl_dest,
420 bool is_long_or_double, bool is_object);
421 void GenIGet(uint32_t field_idx, int opt_flags, OpSize size,
422 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
423 void GenIPut(uint32_t field_idx, int opt_flags, OpSize size,
424 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700425 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
426 RegLocation rl_src);
427
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
429 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
430 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
431 void GenThrow(RegLocation rl_src);
432 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest,
433 RegLocation rl_src);
434 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx,
435 RegLocation rl_src);
436 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
437 RegLocation rl_src1, RegLocation rl_src2);
438 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
439 RegLocation rl_src1, RegLocation rl_shift);
440 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
441 RegLocation rl_src1, RegLocation rl_src2);
442 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
443 RegLocation rl_src, int lit);
444 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
445 RegLocation rl_src1, RegLocation rl_src2);
Ian Rogers468532e2013-08-05 10:56:33 -0700446 void GenConversionCall(ThreadOffset func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 RegLocation rl_src);
448 void GenSuspendTest(int opt_flags);
449 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
450
451 // Shared by all targets - implemented in gen_invoke.cc.
Ian Rogers468532e2013-08-05 10:56:33 -0700452 int CallHelperSetup(ThreadOffset helper_offset);
453 LIR* CallHelper(int r_tgt, ThreadOffset helper_offset, bool safepoint_pc);
454 void CallRuntimeHelperImm(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
455 void CallRuntimeHelperReg(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
456 void CallRuntimeHelperRegLocation(ThreadOffset helper_offset, RegLocation arg0,
457 bool safepoint_pc);
458 void CallRuntimeHelperImmImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700459 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700460 void CallRuntimeHelperImmRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700461 RegLocation arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700462 void CallRuntimeHelperRegLocationImm(ThreadOffset helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463 int arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700464 void CallRuntimeHelperImmReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700465 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700466 void CallRuntimeHelperRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700467 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700468 void CallRuntimeHelperImmMethod(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700469 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700470 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700471 RegLocation arg0, RegLocation arg1,
472 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700473 void CallRuntimeHelperRegReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700474 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700475 void CallRuntimeHelperRegRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700476 int arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700477 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 RegLocation arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700479 void CallRuntimeHelperImmMethodImm(ThreadOffset helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700480 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700481 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 int arg0, RegLocation arg1, RegLocation arg2,
483 bool safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700484 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset helper_offset,
485 RegLocation arg0, RegLocation arg1,
486 RegLocation arg2,
487 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 void GenInvoke(CallInfo* info);
489 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
490 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
491 NextCallInsn next_call_insn,
492 const MethodReference& target_method,
493 uint32_t vtable_idx,
494 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
495 bool skip_this);
496 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
497 NextCallInsn next_call_insn,
498 const MethodReference& target_method,
499 uint32_t vtable_idx,
500 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
501 bool skip_this);
502 RegLocation InlineTarget(CallInfo* info);
503 RegLocation InlineTargetWide(CallInfo* info);
504
505 bool GenInlinedCharAt(CallInfo* info);
506 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
507 bool GenInlinedAbsInt(CallInfo* info);
508 bool GenInlinedAbsLong(CallInfo* info);
509 bool GenInlinedFloatCvt(CallInfo* info);
510 bool GenInlinedDoubleCvt(CallInfo* info);
511 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
512 bool GenInlinedStringCompareTo(CallInfo* info);
513 bool GenInlinedCurrentThread(CallInfo* info);
514 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
515 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
516 bool is_volatile, bool is_ordered);
517 bool GenIntrinsic(CallInfo* info);
518 int LoadArgRegs(CallInfo* info, int call_state,
519 NextCallInsn next_call_insn,
520 const MethodReference& target_method,
521 uint32_t vtable_idx,
522 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
523 bool skip_this);
524
525 // Shared by all targets - implemented in gen_loadstore.cc.
526 RegLocation LoadCurrMethod();
527 void LoadCurrMethodDirect(int r_tgt);
528 LIR* LoadConstant(int r_dest, int value);
529 LIR* LoadWordDisp(int rBase, int displacement, int r_dest);
530 RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
531 RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
532 void LoadValueDirect(RegLocation rl_src, int r_dest);
533 void LoadValueDirectFixed(RegLocation rl_src, int r_dest);
534 void LoadValueDirectWide(RegLocation rl_src, int reg_lo, int reg_hi);
535 void LoadValueDirectWideFixed(RegLocation rl_src, int reg_lo, int reg_hi);
536 LIR* StoreWordDisp(int rBase, int displacement, int r_src);
537 void StoreValue(RegLocation rl_dest, RegLocation rl_src);
538 void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
539
540 // Shared by all targets - implemented in mir_to_lir.cc.
541 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
542 void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
543 bool MethodBlockCodeGen(BasicBlock* bb);
544 void SpecialMIR2LIR(SpecialCaseHandler special_case);
545 void MethodMIR2LIR();
546
547
548
549 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -0700550 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700551 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700552 virtual int LoadHelper(ThreadOffset offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553 virtual LIR* LoadBaseDisp(int rBase, int displacement, int r_dest, OpSize size, int s_reg) = 0;
554 virtual LIR* LoadBaseDispWide(int rBase, int displacement, int r_dest_lo, int r_dest_hi,
555 int s_reg) = 0;
556 virtual LIR* LoadBaseIndexed(int rBase, int r_index, int r_dest, int scale, OpSize size) = 0;
557 virtual LIR* LoadBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
558 int r_dest, int r_dest_hi, OpSize size, int s_reg) = 0;
559 virtual LIR* LoadConstantNoClobber(int r_dest, int value) = 0;
560 virtual LIR* LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value) = 0;
561 virtual LIR* StoreBaseDisp(int rBase, int displacement, int r_src, OpSize size) = 0;
562 virtual LIR* StoreBaseDispWide(int rBase, int displacement, int r_src_lo, int r_src_hi) = 0;
563 virtual LIR* StoreBaseIndexed(int rBase, int r_index, int r_src, int scale, OpSize size) = 0;
564 virtual LIR* StoreBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
565 int r_src, int r_src_hi, OpSize size, int s_reg) = 0;
566 virtual void MarkGCCard(int val_reg, int tgt_addr_reg) = 0;
567
568 // Required for target - register utilities.
569 virtual bool IsFpReg(int reg) = 0;
570 virtual bool SameRegType(int reg1, int reg2) = 0;
571 virtual int AllocTypedTemp(bool fp_hint, int reg_class) = 0;
572 virtual int AllocTypedTempPair(bool fp_hint, int reg_class) = 0;
573 virtual int S2d(int low_reg, int high_reg) = 0;
574 virtual int TargetReg(SpecialTargetRegister reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575 virtual RegLocation GetReturnAlt() = 0;
576 virtual RegLocation GetReturnWideAlt() = 0;
577 virtual RegLocation LocCReturn() = 0;
578 virtual RegLocation LocCReturnDouble() = 0;
579 virtual RegLocation LocCReturnFloat() = 0;
580 virtual RegLocation LocCReturnWide() = 0;
581 virtual uint32_t FpRegMask() = 0;
582 virtual uint64_t GetRegMaskCommon(int reg) = 0;
583 virtual void AdjustSpillMask() = 0;
584 virtual void ClobberCalleeSave() = 0;
585 virtual void FlushReg(int reg) = 0;
586 virtual void FlushRegWide(int reg1, int reg2) = 0;
587 virtual void FreeCallTemps() = 0;
588 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) = 0;
589 virtual void LockCallTemps() = 0;
590 virtual void MarkPreservedSingle(int v_reg, int reg) = 0;
591 virtual void CompilerInitializeRegAlloc() = 0;
592
593 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700594 virtual void AssembleLIR() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 virtual void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix) = 0;
buzbeeb48819d2013-09-14 16:15:25 -0700596 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 virtual const char* GetTargetInstFmt(int opcode) = 0;
598 virtual const char* GetTargetInstName(int opcode) = 0;
599 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
600 virtual uint64_t GetPCUseDefEncoding() = 0;
601 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
602 virtual int GetInsnSize(LIR* lir) = 0;
603 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
604
605 // Required for target - Dalvik-level generators.
606 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
607 RegLocation rl_src1, RegLocation rl_src2) = 0;
608 virtual void GenMulLong(RegLocation rl_dest, RegLocation rl_src1,
609 RegLocation rl_src2) = 0;
610 virtual void GenAddLong(RegLocation rl_dest, RegLocation rl_src1,
611 RegLocation rl_src2) = 0;
612 virtual void GenAndLong(RegLocation rl_dest, RegLocation rl_src1,
613 RegLocation rl_src2) = 0;
614 virtual void GenArithOpDouble(Instruction::Code opcode,
615 RegLocation rl_dest, RegLocation rl_src1,
616 RegLocation rl_src2) = 0;
617 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
618 RegLocation rl_src1, RegLocation rl_src2) = 0;
619 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
620 RegLocation rl_src1, RegLocation rl_src2) = 0;
621 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
622 RegLocation rl_src) = 0;
623 virtual bool GenInlinedCas32(CallInfo* info, bool need_write_barrier) = 0;
624 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
625 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
626 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
627 virtual void GenOrLong(RegLocation rl_dest, RegLocation rl_src1,
628 RegLocation rl_src2) = 0;
629 virtual void GenSubLong(RegLocation rl_dest, RegLocation rl_src1,
630 RegLocation rl_src2) = 0;
631 virtual void GenXorLong(RegLocation rl_dest, RegLocation rl_src1,
632 RegLocation rl_src2) = 0;
633 virtual LIR* GenRegMemCheck(ConditionCode c_code, int reg1, int base,
634 int offset, ThrowKind kind) = 0;
635 virtual RegLocation GenDivRem(RegLocation rl_dest, int reg_lo, int reg_hi,
636 bool is_div) = 0;
637 virtual RegLocation GenDivRemLit(RegLocation rl_dest, int reg_lo, int lit,
638 bool is_div) = 0;
639 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
640 RegLocation rl_src2) = 0;
641 virtual void GenDivZeroCheck(int reg_lo, int reg_hi) = 0;
642 virtual void GenEntrySequence(RegLocation* ArgLocs,
643 RegLocation rl_method) = 0;
644 virtual void GenExitSequence() = 0;
645 virtual void GenFillArrayData(uint32_t table_offset,
646 RegLocation rl_src) = 0;
647 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias,
648 bool is_double) = 0;
649 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
650 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
651 virtual void GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 virtual void GenMoveException(RegLocation rl_dest) = 0;
653 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
654 RegLocation rl_result, int lit, int first_bit,
655 int second_bit) = 0;
656 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
657 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
658 virtual void GenPackedSwitch(MIR* mir, uint32_t table_offset,
659 RegLocation rl_src) = 0;
660 virtual void GenSparseSwitch(MIR* mir, uint32_t table_offset,
661 RegLocation rl_src) = 0;
662 virtual void GenSpecialCase(BasicBlock* bb, MIR* mir,
663 SpecialCaseHandler special_case) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
665 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
666 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700667 RegLocation rl_index, RegLocation rl_src, int scale,
668 bool card_mark) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700669 virtual void GenShiftImmOpLong(Instruction::Code opcode,
670 RegLocation rl_dest, RegLocation rl_src1,
671 RegLocation rl_shift) = 0;
672
673 // Required for target - single operation generators.
674 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
675 virtual LIR* OpCmpBranch(ConditionCode cond, int src1, int src2,
676 LIR* target) = 0;
677 virtual LIR* OpCmpImmBranch(ConditionCode cond, int reg, int check_value,
678 LIR* target) = 0;
679 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
680 virtual LIR* OpDecAndBranch(ConditionCode c_code, int reg,
681 LIR* target) = 0;
682 virtual LIR* OpFpRegCopy(int r_dest, int r_src) = 0;
683 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
684 virtual LIR* OpMem(OpKind op, int rBase, int disp) = 0;
685 virtual LIR* OpPcRelLoad(int reg, LIR* target) = 0;
686 virtual LIR* OpReg(OpKind op, int r_dest_src) = 0;
687 virtual LIR* OpRegCopy(int r_dest, int r_src) = 0;
688 virtual LIR* OpRegCopyNoInsert(int r_dest, int r_src) = 0;
689 virtual LIR* OpRegImm(OpKind op, int r_dest_src1, int value) = 0;
690 virtual LIR* OpRegMem(OpKind op, int r_dest, int rBase, int offset) = 0;
691 virtual LIR* OpRegReg(OpKind op, int r_dest_src1, int r_src2) = 0;
692 virtual LIR* OpRegRegImm(OpKind op, int r_dest, int r_src1, int value) = 0;
693 virtual LIR* OpRegRegReg(OpKind op, int r_dest, int r_src1,
694 int r_src2) = 0;
695 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700696 virtual LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700697 virtual LIR* OpVldm(int rBase, int count) = 0;
698 virtual LIR* OpVstm(int rBase, int count) = 0;
699 virtual void OpLea(int rBase, int reg1, int reg2, int scale,
700 int offset) = 0;
701 virtual void OpRegCopyWide(int dest_lo, int dest_hi, int src_lo,
702 int src_hi) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700703 virtual void OpTlsCmp(ThreadOffset offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 virtual bool InexpensiveConstantInt(int32_t value) = 0;
705 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
706 virtual bool InexpensiveConstantLong(int64_t value) = 0;
707 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
708
Ian Rogersd9c4fc92013-10-01 19:45:43 -0700709 // May be optimized by targets.
710 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
711 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
712
Brian Carlstrom7940e442013-07-12 13:46:57 -0700713 // Temp workaround
714 void Workaround7250540(RegLocation rl_dest, int value);
715
716 protected:
717 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
718
719 CompilationUnit* GetCompilationUnit() {
720 return cu_;
721 }
722
723 private:
724 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
725 RegLocation rl_src);
726 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
727 bool type_known_abstract, bool use_declaring_class,
728 bool can_assume_type_is_in_dex_cache,
729 uint32_t type_idx, RegLocation rl_dest,
730 RegLocation rl_src);
731
732 void ClobberBody(RegisterInfo* p);
733 void ResetDefBody(RegisterInfo* p) {
734 p->def_start = NULL;
735 p->def_end = NULL;
736 }
737
738 public:
739 // TODO: add accessors for these.
740 LIR* literal_list_; // Constants.
741 LIR* method_literal_list_; // Method literals requiring patching.
742 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -0700743 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744
745 protected:
746 CompilationUnit* const cu_;
747 MIRGraph* const mir_graph_;
748 GrowableArray<SwitchTable*> switch_tables_;
749 GrowableArray<FillArrayData*> fill_array_data_;
750 GrowableArray<LIR*> throw_launchpads_;
751 GrowableArray<LIR*> suspend_launchpads_;
752 GrowableArray<LIR*> intrinsic_launchpads_;
buzbeebd663de2013-09-10 15:41:31 -0700753 GrowableArray<RegisterInfo*> tempreg_info_;
754 GrowableArray<RegisterInfo*> reginfo_map_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700755 /*
756 * Holds mapping from native PC to dex PC for safepoints where we may deoptimize.
757 * Native PC is on the return address of the safepointed operation. Dex PC is for
758 * the instruction being executed at the safepoint.
759 */
760 std::vector<uint32_t> pc2dex_mapping_table_;
761 /*
762 * Holds mapping from Dex PC to native PC for catch entry points. Native PC and Dex PC
763 * immediately preceed the instruction.
764 */
765 std::vector<uint32_t> dex2pc_mapping_table_;
buzbeeb48819d2013-09-14 16:15:25 -0700766 int current_code_offset_; // Working byte offset of machine instructons.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767 int data_offset_; // starting offset of literal pool.
768 int total_size_; // header + code size.
769 LIR* block_label_list_;
770 PromotionMap* promotion_map_;
771 /*
772 * TODO: The code generation utilities don't have a built-in
773 * mechanism to propagate the original Dalvik opcode address to the
774 * associated generated instructions. For the trace compiler, this wasn't
775 * necessary because the interpreter handled all throws and debugging
776 * requests. For now we'll handle this by placing the Dalvik offset
777 * in the CompilationUnit struct before codegen for each instruction.
778 * The low-level LIR creation utilites will pull it from here. Rework this.
779 */
780 int current_dalvik_offset_;
buzbeeb48819d2013-09-14 16:15:25 -0700781 int estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 RegisterPool* reg_pool_;
783 /*
784 * Sanity checking for the register temp tracking. The same ssa
785 * name should never be associated with one temp register per
786 * instruction compilation.
787 */
788 int live_sreg_;
789 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -0700790 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
791 UnsignedLeb128EncodingVector encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 std::vector<uint32_t> core_vmap_table_;
793 std::vector<uint32_t> fp_vmap_table_;
794 std::vector<uint8_t> native_gc_map_;
795 int num_core_spills_;
796 int num_fp_spills_;
797 int frame_size_;
798 unsigned int core_spill_mask_;
799 unsigned int fp_spill_mask_;
800 LIR* first_lir_insn_;
801 LIR* last_lir_insn_;
802}; // Class Mir2Lir
803
804} // namespace art
805
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700806#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_