buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "../../compiler_internals.h" |
| 18 | #include "arm_lir.h" |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 19 | #include "codegen_arm.h" |
buzbee | eaf09bc | 2012-11-15 14:51:41 -0800 | [diff] [blame] | 20 | #include "../ralloc_util.h" |
| 21 | #include "../codegen_util.h" |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 22 | |
| 23 | #include <string> |
| 24 | |
| 25 | namespace art { |
| 26 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 27 | static int core_regs[] = {r0, r1, r2, r3, rARM_SUSPEND, r5, r6, r7, r8, rARM_SELF, r10, |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 28 | r11, r12, rARM_SP, rARM_LR, rARM_PC}; |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 29 | static int ReservedRegs[] = {rARM_SUSPEND, rARM_SELF, rARM_SP, rARM_LR, rARM_PC}; |
| 30 | static int FpRegs[] = {fr0, fr1, fr2, fr3, fr4, fr5, fr6, fr7, |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 31 | fr8, fr9, fr10, fr11, fr12, fr13, fr14, fr15, |
| 32 | fr16, fr17, fr18, fr19, fr20, fr21, fr22, fr23, |
| 33 | fr24, fr25, fr26, fr27, fr28, fr29, fr30, fr31}; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 34 | static int core_temps[] = {r0, r1, r2, r3, r12}; |
| 35 | static int fp_temps[] = {fr0, fr1, fr2, fr3, fr4, fr5, fr6, fr7, |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 36 | fr8, fr9, fr10, fr11, fr12, fr13, fr14, fr15}; |
| 37 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 38 | RegLocation ArmCodegen::LocCReturn() |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 39 | { |
| 40 | RegLocation res = ARM_LOC_C_RETURN; |
| 41 | return res; |
| 42 | } |
| 43 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 44 | RegLocation ArmCodegen::LocCReturnWide() |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 45 | { |
| 46 | RegLocation res = ARM_LOC_C_RETURN_WIDE; |
| 47 | return res; |
| 48 | } |
| 49 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 50 | RegLocation ArmCodegen::LocCReturnFloat() |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 51 | { |
| 52 | RegLocation res = ARM_LOC_C_RETURN_FLOAT; |
| 53 | return res; |
| 54 | } |
| 55 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 56 | RegLocation ArmCodegen::LocCReturnDouble() |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 57 | { |
| 58 | RegLocation res = ARM_LOC_C_RETURN_DOUBLE; |
| 59 | return res; |
| 60 | } |
| 61 | |
| 62 | // Return a target-dependent special register. |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 63 | int ArmCodegen::TargetReg(SpecialTargetRegister reg) { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 64 | int res = INVALID_REG; |
| 65 | switch (reg) { |
| 66 | case kSelf: res = rARM_SELF; break; |
| 67 | case kSuspend: res = rARM_SUSPEND; break; |
| 68 | case kLr: res = rARM_LR; break; |
| 69 | case kPc: res = rARM_PC; break; |
| 70 | case kSp: res = rARM_SP; break; |
| 71 | case kArg0: res = rARM_ARG0; break; |
| 72 | case kArg1: res = rARM_ARG1; break; |
| 73 | case kArg2: res = rARM_ARG2; break; |
| 74 | case kArg3: res = rARM_ARG3; break; |
| 75 | case kFArg0: res = rARM_FARG0; break; |
| 76 | case kFArg1: res = rARM_FARG1; break; |
| 77 | case kFArg2: res = rARM_FARG2; break; |
| 78 | case kFArg3: res = rARM_FARG3; break; |
| 79 | case kRet0: res = rARM_RET0; break; |
| 80 | case kRet1: res = rARM_RET1; break; |
| 81 | case kInvokeTgt: res = rARM_INVOKE_TGT; break; |
| 82 | case kCount: res = rARM_COUNT; break; |
| 83 | } |
| 84 | return res; |
| 85 | } |
| 86 | |
| 87 | |
| 88 | // Create a double from a pair of singles. |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 89 | int ArmCodegen::S2d(int low_reg, int high_reg) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 90 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 91 | return ARM_S2D(low_reg, high_reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 92 | } |
| 93 | |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 94 | // Return mask to strip off fp reg flags and bias. |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 95 | uint32_t ArmCodegen::FpRegMask() |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 96 | { |
| 97 | return ARM_FP_REG_MASK; |
| 98 | } |
| 99 | |
| 100 | // True if both regs single, both core or both double. |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 101 | bool ArmCodegen::SameRegType(int reg1, int reg2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 102 | { |
| 103 | return (ARM_REGTYPE(reg1) == ARM_REGTYPE(reg2)); |
| 104 | } |
| 105 | |
| 106 | /* |
| 107 | * Decode the register id. |
| 108 | */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 109 | uint64_t ArmCodegen::GetRegMaskCommon(CompilationUnit* cu, int reg) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 110 | { |
buzbee | eaf09bc | 2012-11-15 14:51:41 -0800 | [diff] [blame] | 111 | uint64_t seed; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 112 | int shift; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 113 | int reg_id; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 114 | |
| 115 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 116 | reg_id = reg & 0x1f; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 117 | /* Each double register is equal to a pair of single-precision FP registers */ |
| 118 | seed = ARM_DOUBLEREG(reg) ? 3 : 1; |
| 119 | /* FP register starts at bit position 16 */ |
| 120 | shift = ARM_FPREG(reg) ? kArmFPReg0 : 0; |
| 121 | /* Expand the double register id into single offset */ |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 122 | shift += reg_id; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 123 | return (seed << shift); |
| 124 | } |
| 125 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 126 | uint64_t ArmCodegen::GetPCUseDefEncoding() |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 127 | { |
| 128 | return ENCODE_ARM_REG_PC; |
| 129 | } |
| 130 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 131 | void ArmCodegen::SetupTargetResourceMasks(CompilationUnit* cu, LIR* lir) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 132 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 133 | DCHECK_EQ(cu->instruction_set, kThumb2); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 134 | |
| 135 | // Thumb2 specific setup |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 136 | uint64_t flags = ArmCodegen::EncodingMap[lir->opcode].flags; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 137 | int opcode = lir->opcode; |
| 138 | |
| 139 | if (flags & REG_DEF_SP) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 140 | lir->def_mask |= ENCODE_ARM_REG_SP; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 141 | } |
| 142 | |
| 143 | if (flags & REG_USE_SP) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 144 | lir->use_mask |= ENCODE_ARM_REG_SP; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 145 | } |
| 146 | |
| 147 | if (flags & REG_DEF_LIST0) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 148 | lir->def_mask |= ENCODE_ARM_REG_LIST(lir->operands[0]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 149 | } |
| 150 | |
| 151 | if (flags & REG_DEF_LIST1) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 152 | lir->def_mask |= ENCODE_ARM_REG_LIST(lir->operands[1]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | if (flags & REG_DEF_FPCS_LIST0) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 156 | lir->def_mask |= ENCODE_ARM_REG_FPCS_LIST(lir->operands[0]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | if (flags & REG_DEF_FPCS_LIST2) { |
| 160 | for (int i = 0; i < lir->operands[2]; i++) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 161 | SetupRegMask(cu, &lir->def_mask, lir->operands[1] + i); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 162 | } |
| 163 | } |
| 164 | |
| 165 | if (flags & REG_USE_PC) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 166 | lir->use_mask |= ENCODE_ARM_REG_PC; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | /* Conservatively treat the IT block */ |
| 170 | if (flags & IS_IT) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 171 | lir->def_mask = ENCODE_ALL; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | if (flags & REG_USE_LIST0) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 175 | lir->use_mask |= ENCODE_ARM_REG_LIST(lir->operands[0]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 176 | } |
| 177 | |
| 178 | if (flags & REG_USE_LIST1) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 179 | lir->use_mask |= ENCODE_ARM_REG_LIST(lir->operands[1]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 180 | } |
| 181 | |
| 182 | if (flags & REG_USE_FPCS_LIST0) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 183 | lir->use_mask |= ENCODE_ARM_REG_FPCS_LIST(lir->operands[0]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | if (flags & REG_USE_FPCS_LIST2) { |
| 187 | for (int i = 0; i < lir->operands[2]; i++) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 188 | SetupRegMask(cu, &lir->use_mask, lir->operands[1] + i); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 189 | } |
| 190 | } |
| 191 | /* Fixup for kThumbPush/lr and kThumbPop/pc */ |
| 192 | if (opcode == kThumbPush || opcode == kThumbPop) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 193 | uint64_t r8Mask = GetRegMaskCommon(cu, r8); |
| 194 | if ((opcode == kThumbPush) && (lir->use_mask & r8Mask)) { |
| 195 | lir->use_mask &= ~r8Mask; |
| 196 | lir->use_mask |= ENCODE_ARM_REG_LR; |
| 197 | } else if ((opcode == kThumbPop) && (lir->def_mask & r8Mask)) { |
| 198 | lir->def_mask &= ~r8Mask; |
| 199 | lir->def_mask |= ENCODE_ARM_REG_PC; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 200 | } |
| 201 | } |
| 202 | if (flags & REG_DEF_LR) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 203 | lir->def_mask |= ENCODE_ARM_REG_LR; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 204 | } |
| 205 | } |
| 206 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 207 | ArmConditionCode ArmCodegen::ArmConditionEncoding(ConditionCode ccode) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 208 | { |
| 209 | ArmConditionCode res; |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 210 | switch (ccode) { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 211 | case kCondEq: res = kArmCondEq; break; |
| 212 | case kCondNe: res = kArmCondNe; break; |
| 213 | case kCondCs: res = kArmCondCs; break; |
| 214 | case kCondCc: res = kArmCondCc; break; |
| 215 | case kCondMi: res = kArmCondMi; break; |
| 216 | case kCondPl: res = kArmCondPl; break; |
| 217 | case kCondVs: res = kArmCondVs; break; |
| 218 | case kCondVc: res = kArmCondVc; break; |
| 219 | case kCondHi: res = kArmCondHi; break; |
| 220 | case kCondLs: res = kArmCondLs; break; |
| 221 | case kCondGe: res = kArmCondGe; break; |
| 222 | case kCondLt: res = kArmCondLt; break; |
| 223 | case kCondGt: res = kArmCondGt; break; |
| 224 | case kCondLe: res = kArmCondLe; break; |
| 225 | case kCondAl: res = kArmCondAl; break; |
| 226 | case kCondNv: res = kArmCondNv; break; |
| 227 | default: |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 228 | LOG(FATAL) << "Bad condition code " << ccode; |
| 229 | res = static_cast<ArmConditionCode>(0); // Quiet gcc |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 230 | } |
| 231 | return res; |
| 232 | } |
| 233 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 234 | static const char* core_reg_names[16] = { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 235 | "r0", |
| 236 | "r1", |
| 237 | "r2", |
| 238 | "r3", |
| 239 | "r4", |
| 240 | "r5", |
| 241 | "r6", |
| 242 | "r7", |
| 243 | "r8", |
| 244 | "rSELF", |
| 245 | "r10", |
| 246 | "r11", |
| 247 | "r12", |
| 248 | "sp", |
| 249 | "lr", |
| 250 | "pc", |
| 251 | }; |
| 252 | |
| 253 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 254 | static const char* shift_names[4] = { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 255 | "lsl", |
| 256 | "lsr", |
| 257 | "asr", |
| 258 | "ror"}; |
| 259 | |
| 260 | /* Decode and print a ARM register name */ |
buzbee | aad9438 | 2012-11-21 07:40:50 -0800 | [diff] [blame] | 261 | static char* DecodeRegList(int opcode, int vector, char* buf) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 262 | { |
| 263 | int i; |
| 264 | bool printed = false; |
| 265 | buf[0] = 0; |
| 266 | for (i = 0; i < 16; i++, vector >>= 1) { |
| 267 | if (vector & 0x1) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 268 | int reg_id = i; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 269 | if (opcode == kThumbPush && i == 8) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 270 | reg_id = r14lr; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 271 | } else if (opcode == kThumbPop && i == 8) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 272 | reg_id = r15pc; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 273 | } |
| 274 | if (printed) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 275 | sprintf(buf + strlen(buf), ", r%d", reg_id); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 276 | } else { |
| 277 | printed = true; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 278 | sprintf(buf, "r%d", reg_id); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 279 | } |
| 280 | } |
| 281 | } |
| 282 | return buf; |
| 283 | } |
| 284 | |
buzbee | aad9438 | 2012-11-21 07:40:50 -0800 | [diff] [blame] | 285 | static char* DecodeFPCSRegList(int count, int base, char* buf) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 286 | { |
| 287 | sprintf(buf, "s%d", base); |
| 288 | for (int i = 1; i < count; i++) { |
| 289 | sprintf(buf + strlen(buf), ", s%d",base + i); |
| 290 | } |
| 291 | return buf; |
| 292 | } |
| 293 | |
buzbee | aad9438 | 2012-11-21 07:40:50 -0800 | [diff] [blame] | 294 | static int ExpandImmediate(int value) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 295 | { |
| 296 | int mode = (value & 0xf00) >> 8; |
buzbee | eaf09bc | 2012-11-15 14:51:41 -0800 | [diff] [blame] | 297 | uint32_t bits = value & 0xff; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 298 | switch (mode) { |
| 299 | case 0: |
| 300 | return bits; |
| 301 | case 1: |
| 302 | return (bits << 16) | bits; |
| 303 | case 2: |
| 304 | return (bits << 24) | (bits << 8); |
| 305 | case 3: |
| 306 | return (bits << 24) | (bits << 16) | (bits << 8) | bits; |
| 307 | default: |
| 308 | break; |
| 309 | } |
| 310 | bits = (bits | 0x80) << 24; |
| 311 | return bits >> (((value & 0xf80) >> 7) - 8); |
| 312 | } |
| 313 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 314 | const char* cc_names[] = {"eq","ne","cs","cc","mi","pl","vs","vc", |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 315 | "hi","ls","ge","lt","gt","le","al","nv"}; |
| 316 | /* |
| 317 | * Interpret a format string and build a string no longer than size |
| 318 | * See format key in Assemble.c. |
| 319 | */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 320 | std::string ArmCodegen::BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 321 | { |
| 322 | std::string buf; |
| 323 | int i; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 324 | const char* fmt_end = &fmt[strlen(fmt)]; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 325 | char tbuf[256]; |
| 326 | const char* name; |
| 327 | char nc; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 328 | while (fmt < fmt_end) { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 329 | int operand; |
| 330 | if (*fmt == '!') { |
| 331 | fmt++; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 332 | DCHECK_LT(fmt, fmt_end); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 333 | nc = *fmt++; |
| 334 | if (nc=='!') { |
| 335 | strcpy(tbuf, "!"); |
| 336 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 337 | DCHECK_LT(fmt, fmt_end); |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 338 | DCHECK_LT(static_cast<unsigned>(nc-'0'), 4U); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 339 | operand = lir->operands[nc-'0']; |
| 340 | switch (*fmt++) { |
| 341 | case 'H': |
| 342 | if (operand != 0) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 343 | sprintf(tbuf, ", %s %d",shift_names[operand & 0x3], operand >> 2); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 344 | } else { |
| 345 | strcpy(tbuf,""); |
| 346 | } |
| 347 | break; |
| 348 | case 'B': |
| 349 | switch (operand) { |
| 350 | case kSY: |
| 351 | name = "sy"; |
| 352 | break; |
| 353 | case kST: |
| 354 | name = "st"; |
| 355 | break; |
| 356 | case kISH: |
| 357 | name = "ish"; |
| 358 | break; |
| 359 | case kISHST: |
| 360 | name = "ishst"; |
| 361 | break; |
| 362 | case kNSH: |
| 363 | name = "nsh"; |
| 364 | break; |
| 365 | case kNSHST: |
| 366 | name = "shst"; |
| 367 | break; |
| 368 | default: |
| 369 | name = "DecodeError2"; |
| 370 | break; |
| 371 | } |
| 372 | strcpy(tbuf, name); |
| 373 | break; |
| 374 | case 'b': |
| 375 | strcpy(tbuf,"0000"); |
| 376 | for (i=3; i>= 0; i--) { |
| 377 | tbuf[i] += operand & 1; |
| 378 | operand >>= 1; |
| 379 | } |
| 380 | break; |
| 381 | case 'n': |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 382 | operand = ~ExpandImmediate(operand); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 383 | sprintf(tbuf,"%d [%#x]", operand, operand); |
| 384 | break; |
| 385 | case 'm': |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 386 | operand = ExpandImmediate(operand); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 387 | sprintf(tbuf,"%d [%#x]", operand, operand); |
| 388 | break; |
| 389 | case 's': |
| 390 | sprintf(tbuf,"s%d",operand & ARM_FP_REG_MASK); |
| 391 | break; |
| 392 | case 'S': |
| 393 | sprintf(tbuf,"d%d",(operand & ARM_FP_REG_MASK) >> 1); |
| 394 | break; |
| 395 | case 'h': |
| 396 | sprintf(tbuf,"%04x", operand); |
| 397 | break; |
| 398 | case 'M': |
| 399 | case 'd': |
| 400 | sprintf(tbuf,"%d", operand); |
| 401 | break; |
| 402 | case 'C': |
| 403 | DCHECK_LT(operand, static_cast<int>( |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 404 | sizeof(core_reg_names)/sizeof(core_reg_names[0]))); |
| 405 | sprintf(tbuf,"%s",core_reg_names[operand]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 406 | break; |
| 407 | case 'E': |
| 408 | sprintf(tbuf,"%d", operand*4); |
| 409 | break; |
| 410 | case 'F': |
| 411 | sprintf(tbuf,"%d", operand*2); |
| 412 | break; |
| 413 | case 'c': |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 414 | strcpy(tbuf, cc_names[operand]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 415 | break; |
| 416 | case 't': |
| 417 | sprintf(tbuf,"0x%08x (L%p)", |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 418 | reinterpret_cast<uintptr_t>(base_addr) + lir->offset + 4 + |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 419 | (operand << 1), |
| 420 | lir->target); |
| 421 | break; |
| 422 | case 'u': { |
| 423 | int offset_1 = lir->operands[0]; |
| 424 | int offset_2 = NEXT_LIR(lir)->operands[0]; |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 425 | uintptr_t target = |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 426 | (((reinterpret_cast<uintptr_t>(base_addr) + lir->offset + 4) & |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 427 | ~3) + (offset_1 << 21 >> 9) + (offset_2 << 1)) & |
| 428 | 0xfffffffc; |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 429 | sprintf(tbuf, "%p", reinterpret_cast<void *>(target)); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 430 | break; |
| 431 | } |
| 432 | |
| 433 | /* Nothing to print for BLX_2 */ |
| 434 | case 'v': |
| 435 | strcpy(tbuf, "see above"); |
| 436 | break; |
| 437 | case 'R': |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 438 | DecodeRegList(lir->opcode, operand, tbuf); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 439 | break; |
| 440 | case 'P': |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 441 | DecodeFPCSRegList(operand, 16, tbuf); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 442 | break; |
| 443 | case 'Q': |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 444 | DecodeFPCSRegList(operand, 0, tbuf); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 445 | break; |
| 446 | default: |
| 447 | strcpy(tbuf,"DecodeError1"); |
| 448 | break; |
| 449 | } |
| 450 | buf += tbuf; |
| 451 | } |
| 452 | } else { |
| 453 | buf += *fmt++; |
| 454 | } |
| 455 | } |
| 456 | return buf; |
| 457 | } |
| 458 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 459 | void ArmCodegen::DumpResourceMask(LIR* arm_lir, uint64_t mask, const char* prefix) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 460 | { |
| 461 | char buf[256]; |
| 462 | buf[0] = 0; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 463 | |
| 464 | if (mask == ENCODE_ALL) { |
| 465 | strcpy(buf, "all"); |
| 466 | } else { |
| 467 | char num[8]; |
| 468 | int i; |
| 469 | |
| 470 | for (i = 0; i < kArmRegEnd; i++) { |
| 471 | if (mask & (1ULL << i)) { |
| 472 | sprintf(num, "%d ", i); |
| 473 | strcat(buf, num); |
| 474 | } |
| 475 | } |
| 476 | |
| 477 | if (mask & ENCODE_CCODE) { |
| 478 | strcat(buf, "cc "); |
| 479 | } |
| 480 | if (mask & ENCODE_FP_STATUS) { |
| 481 | strcat(buf, "fpcc "); |
| 482 | } |
| 483 | |
| 484 | /* Memory bits */ |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 485 | if (arm_lir && (mask & ENCODE_DALVIK_REG)) { |
| 486 | sprintf(buf + strlen(buf), "dr%d%s", arm_lir->alias_info & 0xffff, |
| 487 | (arm_lir->alias_info & 0x80000000) ? "(+1)" : ""); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 488 | } |
| 489 | if (mask & ENCODE_LITERAL) { |
| 490 | strcat(buf, "lit "); |
| 491 | } |
| 492 | |
| 493 | if (mask & ENCODE_HEAP_REF) { |
| 494 | strcat(buf, "heap "); |
| 495 | } |
| 496 | if (mask & ENCODE_MUST_NOT_ALIAS) { |
| 497 | strcat(buf, "noalias "); |
| 498 | } |
| 499 | } |
| 500 | if (buf[0]) { |
| 501 | LOG(INFO) << prefix << ": " << buf; |
| 502 | } |
| 503 | } |
| 504 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 505 | bool ArmCodegen::IsUnconditionalBranch(LIR* lir) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 506 | { |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 507 | return ((lir->opcode == kThumbBUncond) || (lir->opcode == kThumb2BUncond)); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 508 | } |
| 509 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 510 | bool InitArmCodegen(CompilationUnit* cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 511 | { |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 512 | cu->cg.reset(new ArmCodegen()); |
| 513 | for (int i = 0; i < kArmLast; i++) { |
| 514 | if (ArmCodegen::EncodingMap[i].opcode != i) { |
| 515 | LOG(FATAL) << "Encoding order for " << ArmCodegen::EncodingMap[i].name |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 516 | << " is wrong: expecting " << i << ", seeing " |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 517 | << static_cast<int>(ArmCodegen::EncodingMap[i].opcode); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 518 | } |
| 519 | } |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 520 | return true; |
| 521 | } |
| 522 | |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 523 | /* |
| 524 | * Alloc a pair of core registers, or a double. Low reg in low byte, |
| 525 | * high reg in next byte. |
| 526 | */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 527 | int ArmCodegen::AllocTypedTempPair(CompilationUnit* cu, bool fp_hint, int reg_class) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 528 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 529 | int high_reg; |
| 530 | int low_reg; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 531 | int res = 0; |
| 532 | |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 533 | if (((reg_class == kAnyReg) && fp_hint) || (reg_class == kFPReg)) { |
| 534 | low_reg = AllocTempDouble(cu); |
| 535 | high_reg = low_reg + 1; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 536 | } else { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 537 | low_reg = AllocTemp(cu); |
| 538 | high_reg = AllocTemp(cu); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 539 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 540 | res = (low_reg & 0xff) | ((high_reg & 0xff) << 8); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 541 | return res; |
| 542 | } |
| 543 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 544 | int ArmCodegen::AllocTypedTemp(CompilationUnit* cu, bool fp_hint, int reg_class) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 545 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 546 | if (((reg_class == kAnyReg) && fp_hint) || (reg_class == kFPReg)) |
| 547 | return AllocTempFloat(cu); |
| 548 | return AllocTemp(cu); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 549 | } |
| 550 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 551 | void ArmCodegen::CompilerInitializeRegAlloc(CompilationUnit* cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 552 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 553 | int num_regs = sizeof(core_regs)/sizeof(*core_regs); |
| 554 | int num_reserved = sizeof(ReservedRegs)/sizeof(*ReservedRegs); |
| 555 | int num_temps = sizeof(core_temps)/sizeof(*core_temps); |
| 556 | int num_fp_regs = sizeof(FpRegs)/sizeof(*FpRegs); |
| 557 | int num_fp_temps = sizeof(fp_temps)/sizeof(*fp_temps); |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 558 | RegisterPool *pool = |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 559 | static_cast<RegisterPool*>(NewMem(cu, sizeof(*pool), true, kAllocRegAlloc)); |
| 560 | cu->reg_pool = pool; |
| 561 | pool->num_core_regs = num_regs; |
| 562 | pool->core_regs = reinterpret_cast<RegisterInfo*> |
| 563 | (NewMem(cu, num_regs * sizeof(*cu->reg_pool->core_regs), true, kAllocRegAlloc)); |
| 564 | pool->num_fp_regs = num_fp_regs; |
buzbee | cbd6d44 | 2012-11-17 14:11:25 -0800 | [diff] [blame] | 565 | pool->FPRegs = static_cast<RegisterInfo*> |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 566 | (NewMem(cu, num_fp_regs * sizeof(*cu->reg_pool->FPRegs), true, kAllocRegAlloc)); |
| 567 | CompilerInitPool(pool->core_regs, core_regs, pool->num_core_regs); |
| 568 | CompilerInitPool(pool->FPRegs, FpRegs, pool->num_fp_regs); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 569 | // Keep special registers from being allocated |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 570 | for (int i = 0; i < num_reserved; i++) { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 571 | if (NO_SUSPEND && (ReservedRegs[i] == rARM_SUSPEND)) { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 572 | //To measure cost of suspend check |
| 573 | continue; |
| 574 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 575 | MarkInUse(cu, ReservedRegs[i]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 576 | } |
| 577 | // Mark temp regs - all others not in use can be used for promotion |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 578 | for (int i = 0; i < num_temps; i++) { |
| 579 | MarkTemp(cu, core_temps[i]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 580 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 581 | for (int i = 0; i < num_fp_temps; i++) { |
| 582 | MarkTemp(cu, fp_temps[i]); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 583 | } |
| 584 | |
| 585 | // Start allocation at r2 in an attempt to avoid clobbering return values |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 586 | pool->next_core_reg = r2; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 587 | |
| 588 | // Construct the alias map. |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 589 | cu->phi_alias_map = static_cast<int*> |
| 590 | (NewMem(cu, cu->num_ssa_regs * sizeof(cu->phi_alias_map[0]), false, kAllocDFInfo)); |
| 591 | for (int i = 0; i < cu->num_ssa_regs; i++) { |
| 592 | cu->phi_alias_map[i] = i; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 593 | } |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 594 | for (MIR* phi = cu->phi_list; phi; phi = phi->meta.phi_next) { |
| 595 | int def_reg = phi->ssa_rep->defs[0]; |
| 596 | for (int i = 0; i < phi->ssa_rep->num_uses; i++) { |
| 597 | for (int j = 0; j < cu->num_ssa_regs; j++) { |
| 598 | if (cu->phi_alias_map[j] == phi->ssa_rep->uses[i]) { |
| 599 | cu->phi_alias_map[j] = def_reg; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 600 | } |
| 601 | } |
| 602 | } |
| 603 | } |
| 604 | } |
| 605 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 606 | void ArmCodegen::FreeRegLocTemps(CompilationUnit* cu, RegLocation rl_keep, |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 607 | RegLocation rl_free) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 608 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 609 | if ((rl_free.low_reg != rl_keep.low_reg) && (rl_free.low_reg != rl_keep.high_reg) && |
| 610 | (rl_free.high_reg != rl_keep.low_reg) && (rl_free.high_reg != rl_keep.high_reg)) { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 611 | // No overlap, free both |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 612 | FreeTemp(cu, rl_free.low_reg); |
| 613 | FreeTemp(cu, rl_free.high_reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 614 | } |
| 615 | } |
| 616 | /* |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 617 | * TUNING: is leaf? Can't just use "has_invoke" to determine as some |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 618 | * instructions might call out to C/assembly helper functions. Until |
| 619 | * machinery is in place, always spill lr. |
| 620 | */ |
| 621 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 622 | void ArmCodegen::AdjustSpillMask(CompilationUnit* cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 623 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 624 | cu->core_spill_mask |= (1 << rARM_LR); |
| 625 | cu->num_core_spills++; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 626 | } |
| 627 | |
| 628 | /* |
| 629 | * Mark a callee-save fp register as promoted. Note that |
| 630 | * vpush/vpop uses contiguous register lists so we must |
| 631 | * include any holes in the mask. Associate holes with |
| 632 | * Dalvik register INVALID_VREG (0xFFFFU). |
| 633 | */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 634 | void ArmCodegen::MarkPreservedSingle(CompilationUnit* cu, int v_reg, int reg) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 635 | { |
| 636 | DCHECK_GE(reg, ARM_FP_REG_MASK + ARM_FP_CALLEE_SAVE_BASE); |
| 637 | reg = (reg & ARM_FP_REG_MASK) - ARM_FP_CALLEE_SAVE_BASE; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 638 | // Ensure fp_vmap_table is large enough |
| 639 | int table_size = cu->fp_vmap_table.size(); |
| 640 | for (int i = table_size; i < (reg + 1); i++) { |
| 641 | cu->fp_vmap_table.push_back(INVALID_VREG); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 642 | } |
| 643 | // Add the current mapping |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 644 | cu->fp_vmap_table[reg] = v_reg; |
| 645 | // Size of fp_vmap_table is high-water mark, use to set mask |
| 646 | cu->num_fp_spills = cu->fp_vmap_table.size(); |
| 647 | cu->fp_spill_mask = ((1 << cu->num_fp_spills) - 1) << ARM_FP_CALLEE_SAVE_BASE; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 648 | } |
| 649 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 650 | void ArmCodegen::FlushRegWide(CompilationUnit* cu, int reg1, int reg2) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 651 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 652 | RegisterInfo* info1 = GetRegInfo(cu, reg1); |
| 653 | RegisterInfo* info2 = GetRegInfo(cu, reg2); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 654 | DCHECK(info1 && info2 && info1->pair && info2->pair && |
| 655 | (info1->partner == info2->reg) && |
| 656 | (info2->partner == info1->reg)); |
| 657 | if ((info1->live && info1->dirty) || (info2->live && info2->dirty)) { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 658 | if (!(info1->is_temp && info2->is_temp)) { |
| 659 | /* Should not happen. If it does, there's a problem in eval_loc */ |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 660 | LOG(FATAL) << "Long half-temp, half-promoted"; |
| 661 | } |
| 662 | |
| 663 | info1->dirty = false; |
| 664 | info2->dirty = false; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 665 | if (SRegToVReg(cu, info2->s_reg) < |
| 666 | SRegToVReg(cu, info1->s_reg)) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 667 | info1 = info2; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 668 | int v_reg = SRegToVReg(cu, info1->s_reg); |
| 669 | StoreBaseDispWide(cu, rARM_SP, VRegOffset(cu, v_reg), info1->reg, info1->partner); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 670 | } |
| 671 | } |
| 672 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 673 | void ArmCodegen::FlushReg(CompilationUnit* cu, int reg) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 674 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 675 | RegisterInfo* info = GetRegInfo(cu, reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 676 | if (info->live && info->dirty) { |
| 677 | info->dirty = false; |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 678 | int v_reg = SRegToVReg(cu, info->s_reg); |
| 679 | StoreBaseDisp(cu, rARM_SP, VRegOffset(cu, v_reg), reg, kWord); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 680 | } |
| 681 | } |
| 682 | |
| 683 | /* Give access to the target-dependent FP register encoding to common code */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 684 | bool ArmCodegen::IsFpReg(int reg) { |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 685 | return ARM_FPREG(reg); |
| 686 | } |
| 687 | |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 688 | /* Clobber all regs that might be used by an external C call */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 689 | void ArmCodegen::ClobberCalleeSave(CompilationUnit *cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 690 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 691 | Clobber(cu, r0); |
| 692 | Clobber(cu, r1); |
| 693 | Clobber(cu, r2); |
| 694 | Clobber(cu, r3); |
| 695 | Clobber(cu, r12); |
| 696 | Clobber(cu, r14lr); |
| 697 | Clobber(cu, fr0); |
| 698 | Clobber(cu, fr1); |
| 699 | Clobber(cu, fr2); |
| 700 | Clobber(cu, fr3); |
| 701 | Clobber(cu, fr4); |
| 702 | Clobber(cu, fr5); |
| 703 | Clobber(cu, fr6); |
| 704 | Clobber(cu, fr7); |
| 705 | Clobber(cu, fr8); |
| 706 | Clobber(cu, fr9); |
| 707 | Clobber(cu, fr10); |
| 708 | Clobber(cu, fr11); |
| 709 | Clobber(cu, fr12); |
| 710 | Clobber(cu, fr13); |
| 711 | Clobber(cu, fr14); |
| 712 | Clobber(cu, fr15); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 713 | } |
| 714 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 715 | RegLocation ArmCodegen::GetReturnWideAlt(CompilationUnit* cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 716 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 717 | RegLocation res = LocCReturnWide(); |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 718 | res.low_reg = r2; |
| 719 | res.high_reg = r3; |
| 720 | Clobber(cu, r2); |
| 721 | Clobber(cu, r3); |
| 722 | MarkInUse(cu, r2); |
| 723 | MarkInUse(cu, r3); |
| 724 | MarkPair(cu, res.low_reg, res.high_reg); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 725 | return res; |
| 726 | } |
| 727 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 728 | RegLocation ArmCodegen::GetReturnAlt(CompilationUnit* cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 729 | { |
buzbee | 52a77fc | 2012-11-20 19:50:46 -0800 | [diff] [blame] | 730 | RegLocation res = LocCReturn(); |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 731 | res.low_reg = r1; |
| 732 | Clobber(cu, r1); |
| 733 | MarkInUse(cu, r1); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 734 | return res; |
| 735 | } |
| 736 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 737 | RegisterInfo* ArmCodegen::GetRegInfo(CompilationUnit* cu, int reg) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 738 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 739 | return ARM_FPREG(reg) ? &cu->reg_pool->FPRegs[reg & ARM_FP_REG_MASK] |
| 740 | : &cu->reg_pool->core_regs[reg]; |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 741 | } |
| 742 | |
| 743 | /* To be used when explicitly managing register use */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 744 | void ArmCodegen::LockCallTemps(CompilationUnit* cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 745 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 746 | LockTemp(cu, r0); |
| 747 | LockTemp(cu, r1); |
| 748 | LockTemp(cu, r2); |
| 749 | LockTemp(cu, r3); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 750 | } |
| 751 | |
| 752 | /* To be used when explicitly managing register use */ |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 753 | void ArmCodegen::FreeCallTemps(CompilationUnit* cu) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 754 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 755 | FreeTemp(cu, r0); |
| 756 | FreeTemp(cu, r1); |
| 757 | FreeTemp(cu, r2); |
| 758 | FreeTemp(cu, r3); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 759 | } |
| 760 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 761 | int ArmCodegen::LoadHelper(CompilationUnit* cu, int offset) |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 762 | { |
buzbee | fa57c47 | 2012-11-21 12:06:18 -0800 | [diff] [blame] | 763 | LoadWordDisp(cu, rARM_SELF, offset, rARM_LR); |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 764 | return rARM_LR; |
| 765 | } |
| 766 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 767 | uint64_t ArmCodegen::GetTargetInstFlags(int opcode) |
buzbee | 1bc37c6 | 2012-11-20 13:35:41 -0800 | [diff] [blame] | 768 | { |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 769 | return ArmCodegen::EncodingMap[opcode].flags; |
buzbee | 1bc37c6 | 2012-11-20 13:35:41 -0800 | [diff] [blame] | 770 | } |
| 771 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 772 | const char* ArmCodegen::GetTargetInstName(int opcode) |
buzbee | 1bc37c6 | 2012-11-20 13:35:41 -0800 | [diff] [blame] | 773 | { |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 774 | return ArmCodegen::EncodingMap[opcode].name; |
buzbee | 1bc37c6 | 2012-11-20 13:35:41 -0800 | [diff] [blame] | 775 | } |
| 776 | |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 777 | const char* ArmCodegen::GetTargetInstFmt(int opcode) |
buzbee | 1bc37c6 | 2012-11-20 13:35:41 -0800 | [diff] [blame] | 778 | { |
buzbee | 02031b1 | 2012-11-23 09:41:35 -0800 | [diff] [blame^] | 779 | return ArmCodegen::EncodingMap[opcode].fmt; |
buzbee | 1bc37c6 | 2012-11-20 13:35:41 -0800 | [diff] [blame] | 780 | } |
| 781 | |
buzbee | efc6369 | 2012-11-14 16:31:52 -0800 | [diff] [blame] | 782 | } // namespace art |