blob: 94b3816586ad6a1e6c215950df5b10fbde6adba5 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
20#include "dex_file.h"
21#include "dex_instruction.h"
22#include "compiler_ir.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000023#include "mir_field_info.h"
24#include "invoke_type.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000025#include "utils/arena_bit_vector.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000026#include "utils/growable_array.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000027#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080028
29namespace art {
30
buzbeeee17e0a2013-07-31 10:47:37 -070031enum InstructionAnalysisAttributePos {
32 kUninterestingOp = 0,
33 kArithmeticOp,
34 kFPOp,
35 kSingleOp,
36 kDoubleOp,
37 kIntOp,
38 kLongOp,
39 kBranchOp,
40 kInvokeOp,
41 kArrayOp,
42 kHeavyweightOp,
43 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070044 kMoveOp,
45 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070046};
47
48#define AN_NONE (1 << kUninterestingOp)
49#define AN_MATH (1 << kArithmeticOp)
50#define AN_FP (1 << kFPOp)
51#define AN_LONG (1 << kLongOp)
52#define AN_INT (1 << kIntOp)
53#define AN_SINGLE (1 << kSingleOp)
54#define AN_DOUBLE (1 << kDoubleOp)
55#define AN_FLOATMATH (1 << kFPOp)
56#define AN_BRANCH (1 << kBranchOp)
57#define AN_INVOKE (1 << kInvokeOp)
58#define AN_ARRAYOP (1 << kArrayOp)
59#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
60#define AN_SIMPLECONST (1 << kSimpleConstOp)
61#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070062#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070063#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
64
buzbee311ca162013-02-28 15:56:43 -080065enum DataFlowAttributePos {
66 kUA = 0,
67 kUB,
68 kUC,
69 kAWide,
70 kBWide,
71 kCWide,
72 kDA,
73 kIsMove,
74 kSetsConst,
75 kFormat35c,
76 kFormat3rc,
77 kNullCheckSrc0, // Null check of uses[0].
78 kNullCheckSrc1, // Null check of uses[1].
79 kNullCheckSrc2, // Null check of uses[2].
80 kNullCheckOut0, // Null check out outgoing arg0.
81 kDstNonNull, // May assume dst is non-null.
82 kRetNonNull, // May assume retval is non-null.
83 kNullTransferSrc0, // Object copy src[0] -> dst.
84 kNullTransferSrcN, // Phi null check state transfer.
85 kRangeCheckSrc1, // Range check of uses[1].
86 kRangeCheckSrc2, // Range check of uses[2].
87 kRangeCheckSrc3, // Range check of uses[3].
88 kFPA,
89 kFPB,
90 kFPC,
91 kCoreA,
92 kCoreB,
93 kCoreC,
94 kRefA,
95 kRefB,
96 kRefC,
97 kUsesMethodStar, // Implicit use of Method*.
buzbee1da1e2f2013-11-15 13:37:01 -080098 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080099};
100
buzbee1da1e2f2013-11-15 13:37:01 -0800101#define DF_NOP 0ULL
102#define DF_UA (1ULL << kUA)
103#define DF_UB (1ULL << kUB)
104#define DF_UC (1ULL << kUC)
105#define DF_A_WIDE (1ULL << kAWide)
106#define DF_B_WIDE (1ULL << kBWide)
107#define DF_C_WIDE (1ULL << kCWide)
108#define DF_DA (1ULL << kDA)
109#define DF_IS_MOVE (1ULL << kIsMove)
110#define DF_SETS_CONST (1ULL << kSetsConst)
111#define DF_FORMAT_35C (1ULL << kFormat35c)
112#define DF_FORMAT_3RC (1ULL << kFormat3rc)
113#define DF_NULL_CHK_0 (1ULL << kNullCheckSrc0)
114#define DF_NULL_CHK_1 (1ULL << kNullCheckSrc1)
115#define DF_NULL_CHK_2 (1ULL << kNullCheckSrc2)
116#define DF_NULL_CHK_OUT0 (1ULL << kNullCheckOut0)
117#define DF_NON_NULL_DST (1ULL << kDstNonNull)
118#define DF_NON_NULL_RET (1ULL << kRetNonNull)
119#define DF_NULL_TRANSFER_0 (1ULL << kNullTransferSrc0)
120#define DF_NULL_TRANSFER_N (1ULL << kNullTransferSrcN)
121#define DF_RANGE_CHK_1 (1ULL << kRangeCheckSrc1)
122#define DF_RANGE_CHK_2 (1ULL << kRangeCheckSrc2)
123#define DF_RANGE_CHK_3 (1ULL << kRangeCheckSrc3)
124#define DF_FP_A (1ULL << kFPA)
125#define DF_FP_B (1ULL << kFPB)
126#define DF_FP_C (1ULL << kFPC)
127#define DF_CORE_A (1ULL << kCoreA)
128#define DF_CORE_B (1ULL << kCoreB)
129#define DF_CORE_C (1ULL << kCoreC)
130#define DF_REF_A (1ULL << kRefA)
131#define DF_REF_B (1ULL << kRefB)
132#define DF_REF_C (1ULL << kRefC)
133#define DF_UMS (1ULL << kUsesMethodStar)
134#define DF_LVN (1ULL << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800135
136#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
137
138#define DF_HAS_DEFS (DF_DA)
139
140#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
141 DF_NULL_CHK_1 | \
142 DF_NULL_CHK_2 | \
143 DF_NULL_CHK_OUT0)
144
145#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
146 DF_RANGE_CHK_2 | \
147 DF_RANGE_CHK_3)
148
149#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
150 DF_HAS_RANGE_CHKS)
151
152#define DF_A_IS_REG (DF_UA | DF_DA)
153#define DF_B_IS_REG (DF_UB)
154#define DF_C_IS_REG (DF_UC)
155#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
156#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000157#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700158enum OatMethodAttributes {
159 kIsLeaf, // Method is leaf.
160 kHasLoop, // Method contains simple loop.
161};
162
163#define METHOD_IS_LEAF (1 << kIsLeaf)
164#define METHOD_HAS_LOOP (1 << kHasLoop)
165
166// Minimum field size to contain Dalvik v_reg number.
167#define VREG_NUM_WIDTH 16
168
169#define INVALID_SREG (-1)
170#define INVALID_VREG (0xFFFFU)
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000171#define INVALID_REG (0x7F)
buzbee1fd33462013-03-25 13:40:45 -0700172#define INVALID_OFFSET (0xDEADF00FU)
173
buzbee1fd33462013-03-25 13:40:45 -0700174#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
175#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
176#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
177#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
178#define MIR_INLINED (1 << kMIRInlined)
179#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
180#define MIR_CALLEE (1 << kMIRCallee)
181#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
182#define MIR_DUP (1 << kMIRDup)
183
buzbee862a7602013-04-05 10:58:54 -0700184#define BLOCK_NAME_LEN 80
185
buzbee0d829482013-10-11 15:24:55 -0700186typedef uint16_t BasicBlockId;
187static const BasicBlockId NullBasicBlockId = 0;
188
buzbee1fd33462013-03-25 13:40:45 -0700189/*
190 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
191 * it is useful to have compiler-generated temporary registers and have them treated
192 * in the same manner as dx-generated virtual registers. This struct records the SSA
193 * name of compiler-introduced temporaries.
194 */
195struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800196 int32_t v_reg; // Virtual register number for temporary.
197 int32_t s_reg_low; // SSA name for low Dalvik word.
198};
199
200enum CompilerTempType {
201 kCompilerTempVR, // A virtual register temporary.
202 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
buzbee1fd33462013-03-25 13:40:45 -0700203};
204
205// When debug option enabled, records effectiveness of null and range check elimination.
206struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700207 int32_t null_checks;
208 int32_t null_checks_eliminated;
209 int32_t range_checks;
210 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700211};
212
213// Dataflow attributes of a basic block.
214struct BasicBlockDataFlow {
215 ArenaBitVector* use_v;
216 ArenaBitVector* def_v;
217 ArenaBitVector* live_in_v;
218 ArenaBitVector* phi_v;
buzbee0d829482013-10-11 15:24:55 -0700219 int32_t* vreg_to_ssa_map;
buzbee1fd33462013-03-25 13:40:45 -0700220 ArenaBitVector* ending_null_check_v;
221};
222
223/*
224 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
225 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
226 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
227 * Following SSA renaming, this is the primary struct used by code generators to locate
228 * operand and result registers. This is a somewhat confusing and unhelpful convention that
229 * we may want to revisit in the future.
230 */
231struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700232 int16_t num_uses;
233 int16_t num_defs;
234 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700235 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700236 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700237 bool* fp_def;
238};
239
240/*
241 * The Midlevel Intermediate Representation node, which may be largely considered a
242 * wrapper around a Dalvik byte code.
243 */
244struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700245 /*
246 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
247 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
248 * need to carry aux data pointer.
249 */
buzbee1fd33462013-03-25 13:40:45 -0700250 DecodedInstruction dalvikInsn;
buzbee0d829482013-10-11 15:24:55 -0700251 uint16_t width; // Note: width can include switch table or fill array data.
252 NarrowDexOffset offset; // Offset of the instruction in code units.
253 uint16_t optimization_flags;
254 int16_t m_unit_index; // From which method was this MIR included
buzbee1fd33462013-03-25 13:40:45 -0700255 MIR* next;
256 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700257 union {
buzbee0d829482013-10-11 15:24:55 -0700258 // Incoming edges for phi node.
259 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000260 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700261 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000262 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000263 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000264 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
265 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
266 uint32_t ifield_lowering_info;
267 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
268 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
269 uint32_t sfield_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700270 } meta;
271};
272
buzbee862a7602013-04-05 10:58:54 -0700273struct SuccessorBlockInfo;
274
buzbee1fd33462013-03-25 13:40:45 -0700275struct BasicBlock {
buzbee0d829482013-10-11 15:24:55 -0700276 BasicBlockId id;
277 BasicBlockId dfs_id;
278 NarrowDexOffset start_offset; // Offset in code units.
279 BasicBlockId fall_through;
280 BasicBlockId taken;
281 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700282 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700283 BBType block_type:4;
284 BlockListType successor_block_list_type:4;
285 bool visited:1;
286 bool hidden:1;
287 bool catch_entry:1;
288 bool explicit_throw:1;
289 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800290 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
291 bool dominates_return:1; // Is a member of return extended basic block.
292 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700293 MIR* first_mir_insn;
294 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700295 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700296 ArenaBitVector* dominators;
297 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
298 ArenaBitVector* dom_frontier; // Dominance frontier.
buzbee0d829482013-10-11 15:24:55 -0700299 GrowableArray<BasicBlockId>* predecessors;
300 GrowableArray<SuccessorBlockInfo*>* successor_blocks;
buzbee1fd33462013-03-25 13:40:45 -0700301};
302
303/*
304 * The "blocks" field in "successor_block_list" points to an array of elements with the type
305 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For swtich
306 * blocks, key is the case value.
307 */
308struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700309 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700310 int key;
311};
312
313/*
314 * Whereas a SSA name describes a definition of a Dalvik vreg, the RegLocation describes
315 * the type of an SSA name (and, can also be used by code generators to record where the
316 * value is located (i.e. - physical register, frame, spill, etc.). For each SSA name (SReg)
317 * there is a RegLocation.
buzbee0d829482013-10-11 15:24:55 -0700318 * A note on SSA names:
319 * o SSA names for Dalvik vRegs v0..vN will be assigned 0..N. These represent the "vN_0"
320 * names. Negative SSA names represent special values not present in the Dalvik byte code.
321 * For example, SSA name -1 represents an invalid SSA name, and SSA name -2 represents the
322 * the Method pointer. SSA names < -2 are reserved for future use.
323 * o The vN_0 names for non-argument Dalvik should in practice never be used (as they would
324 * represent the read of an undefined local variable). The first definition of the
325 * underlying Dalvik vReg will result in a vN_1 name.
326 *
buzbee1fd33462013-03-25 13:40:45 -0700327 * FIXME: The orig_sreg field was added as a workaround for llvm bitcode generation. With
328 * the latest restructuring, we should be able to remove it and rely on s_reg_low throughout.
329 */
330struct RegLocation {
331 RegLocationType location:3;
332 unsigned wide:1;
333 unsigned defined:1; // Do we know the type?
334 unsigned is_const:1; // Constant, value in mir_graph->constant_values[].
335 unsigned fp:1; // Floating point?
336 unsigned core:1; // Non-floating point?
337 unsigned ref:1; // Something GC cares about.
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700338 unsigned high_word:1; // High word of pair?
buzbee1fd33462013-03-25 13:40:45 -0700339 unsigned home:1; // Does this represent the home location?
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000340 VectorLengthType vec_len:3; // TODO: remove. Is this value in a vector register, and how big is it?
341 RegStorage reg; // Encoded physical registers.
buzbee0d829482013-10-11 15:24:55 -0700342 int16_t s_reg_low; // SSA name for low Dalvik word.
343 int16_t orig_sreg; // TODO: remove after Bitcode gen complete
344 // and consolidate usage w/ s_reg_low.
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000345
346 bool IsVectorScalar() const { return vec_len == kVectorLength4 || vec_len == kVectorLength8;}
buzbee1fd33462013-03-25 13:40:45 -0700347};
348
349/*
350 * Collection of information describing an invoke, and the destination of
351 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
352 * more efficient invoke code generation.
353 */
354struct CallInfo {
355 int num_arg_words; // Note: word count, not arg count.
356 RegLocation* args; // One for each word of arguments.
357 RegLocation result; // Eventual target of MOVE_RESULT.
358 int opt_flags;
359 InvokeType type;
360 uint32_t dex_idx;
361 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
362 uintptr_t direct_code;
363 uintptr_t direct_method;
364 RegLocation target; // Target of following move_result.
365 bool skip_this;
366 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700367 DexOffset offset; // Offset in code units.
buzbee1fd33462013-03-25 13:40:45 -0700368};
369
370
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000371const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, kVectorNotUsed,
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000372 RegStorage(RegStorage::kInvalid), INVALID_SREG, INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800373
374class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700375 public:
buzbee862a7602013-04-05 10:58:54 -0700376 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700377 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800378
Ian Rogers71fe2672013-03-19 20:45:02 -0700379 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700380 * Examine the graph to determine whether it's worthwile to spend the time compiling
381 * this method.
382 */
Brian Carlstrom6449c622014-02-10 23:48:36 -0800383 bool SkipCompilation();
buzbeeee17e0a2013-07-31 10:47:37 -0700384
385 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800386 * Should we skip the compilation of this method based on its name?
387 */
388 bool SkipCompilation(const std::string& methodname);
389
390 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700391 * Parse dex method and add MIR at current insert point. Returns id (which is
392 * actually the index of the method in the m_units_ array).
393 */
394 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700395 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700396 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800397
Ian Rogers71fe2672013-03-19 20:45:02 -0700398 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700399 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700400 return FindBlock(code_offset, false, false, NULL);
401 }
buzbee311ca162013-02-28 15:56:43 -0800402
Ian Rogers71fe2672013-03-19 20:45:02 -0700403 const uint16_t* GetCurrentInsns() const {
404 return current_code_item_->insns_;
405 }
buzbee311ca162013-02-28 15:56:43 -0800406
Ian Rogers71fe2672013-03-19 20:45:02 -0700407 const uint16_t* GetInsns(int m_unit_index) const {
408 return m_units_[m_unit_index]->GetCodeItem()->insns_;
409 }
buzbee311ca162013-02-28 15:56:43 -0800410
Ian Rogers71fe2672013-03-19 20:45:02 -0700411 int GetNumBlocks() const {
412 return num_blocks_;
413 }
buzbee311ca162013-02-28 15:56:43 -0800414
buzbeeee17e0a2013-07-31 10:47:37 -0700415 size_t GetNumDalvikInsns() const {
416 return cu_->code_item->insns_size_in_code_units_;
417 }
418
Ian Rogers71fe2672013-03-19 20:45:02 -0700419 ArenaBitVector* GetTryBlockAddr() const {
420 return try_block_addr_;
421 }
buzbee311ca162013-02-28 15:56:43 -0800422
Ian Rogers71fe2672013-03-19 20:45:02 -0700423 BasicBlock* GetEntryBlock() const {
424 return entry_block_;
425 }
buzbee311ca162013-02-28 15:56:43 -0800426
Ian Rogers71fe2672013-03-19 20:45:02 -0700427 BasicBlock* GetExitBlock() const {
428 return exit_block_;
429 }
buzbee311ca162013-02-28 15:56:43 -0800430
Ian Rogers71fe2672013-03-19 20:45:02 -0700431 BasicBlock* GetBasicBlock(int block_id) const {
buzbee0d829482013-10-11 15:24:55 -0700432 return (block_id == NullBasicBlockId) ? NULL : block_list_.Get(block_id);
Ian Rogers71fe2672013-03-19 20:45:02 -0700433 }
buzbee311ca162013-02-28 15:56:43 -0800434
Ian Rogers71fe2672013-03-19 20:45:02 -0700435 size_t GetBasicBlockListCount() const {
buzbee862a7602013-04-05 10:58:54 -0700436 return block_list_.Size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700437 }
buzbee311ca162013-02-28 15:56:43 -0800438
buzbee862a7602013-04-05 10:58:54 -0700439 GrowableArray<BasicBlock*>* GetBlockList() {
Ian Rogers71fe2672013-03-19 20:45:02 -0700440 return &block_list_;
441 }
buzbee311ca162013-02-28 15:56:43 -0800442
buzbee0d829482013-10-11 15:24:55 -0700443 GrowableArray<BasicBlockId>* GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700444 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700445 }
buzbee311ca162013-02-28 15:56:43 -0800446
buzbee0d829482013-10-11 15:24:55 -0700447 GrowableArray<BasicBlockId>* GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700448 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700449 }
buzbee311ca162013-02-28 15:56:43 -0800450
buzbee0d829482013-10-11 15:24:55 -0700451 GrowableArray<BasicBlockId>* GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700452 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700453 }
buzbee311ca162013-02-28 15:56:43 -0800454
Ian Rogers71fe2672013-03-19 20:45:02 -0700455 int GetDefCount() const {
456 return def_count_;
457 }
buzbee311ca162013-02-28 15:56:43 -0800458
buzbee862a7602013-04-05 10:58:54 -0700459 ArenaAllocator* GetArena() {
460 return arena_;
461 }
462
Ian Rogers71fe2672013-03-19 20:45:02 -0700463 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700464 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000465 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700466 }
buzbee311ca162013-02-28 15:56:43 -0800467
Ian Rogers71fe2672013-03-19 20:45:02 -0700468 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800469
Ian Rogers71fe2672013-03-19 20:45:02 -0700470 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
471 return m_units_[current_method_];
472 }
buzbee311ca162013-02-28 15:56:43 -0800473
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800474 /**
475 * @brief Dump a CFG into a dot file format.
476 * @param dir_prefix the directory the file will be created in.
477 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
478 * @param suffix does the filename require a suffix or not (default = nullptr).
479 */
480 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800481
Vladimir Markobe0e5462014-02-26 11:24:15 +0000482 void DoCacheFieldLoweringInfo();
483
484 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) {
485 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.Size());
486 return ifield_lowering_infos_.GetRawStorage()[mir->meta.ifield_lowering_info];
487 }
488
489 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) {
490 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.Size());
491 return sfield_lowering_infos_.GetRawStorage()[mir->meta.sfield_lowering_info];
492 }
493
buzbee1da1e2f2013-11-15 13:37:01 -0800494 void InitRegLocations();
495
496 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800497
Ian Rogers71fe2672013-03-19 20:45:02 -0700498 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800499
Ian Rogers71fe2672013-03-19 20:45:02 -0700500 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800501
Ian Rogers71fe2672013-03-19 20:45:02 -0700502 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700503 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700504 }
buzbee311ca162013-02-28 15:56:43 -0800505
Ian Rogers71fe2672013-03-19 20:45:02 -0700506 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800507 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700508 }
buzbee311ca162013-02-28 15:56:43 -0800509
Ian Rogers71fe2672013-03-19 20:45:02 -0700510 int32_t ConstantValue(RegLocation loc) const {
511 DCHECK(IsConst(loc));
512 return constant_values_[loc.orig_sreg];
513 }
buzbee311ca162013-02-28 15:56:43 -0800514
Ian Rogers71fe2672013-03-19 20:45:02 -0700515 int32_t ConstantValue(int32_t s_reg) const {
516 DCHECK(IsConst(s_reg));
517 return constant_values_[s_reg];
518 }
buzbee311ca162013-02-28 15:56:43 -0800519
Ian Rogers71fe2672013-03-19 20:45:02 -0700520 int64_t ConstantValueWide(RegLocation loc) const {
521 DCHECK(IsConst(loc));
522 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
523 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
524 }
buzbee311ca162013-02-28 15:56:43 -0800525
Ian Rogers71fe2672013-03-19 20:45:02 -0700526 bool IsConstantNullRef(RegLocation loc) const {
527 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
528 }
buzbee311ca162013-02-28 15:56:43 -0800529
Ian Rogers71fe2672013-03-19 20:45:02 -0700530 int GetNumSSARegs() const {
531 return num_ssa_regs_;
532 }
buzbee311ca162013-02-28 15:56:43 -0800533
Ian Rogers71fe2672013-03-19 20:45:02 -0700534 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700535 /*
536 * TODO: It's theoretically possible to exceed 32767, though any cases which did
537 * would be filtered out with current settings. When orig_sreg field is removed
538 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
539 */
540 DCHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700541 num_ssa_regs_ = new_num;
542 }
buzbee311ca162013-02-28 15:56:43 -0800543
buzbee862a7602013-04-05 10:58:54 -0700544 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700545 return num_reachable_blocks_;
546 }
buzbee311ca162013-02-28 15:56:43 -0800547
Ian Rogers71fe2672013-03-19 20:45:02 -0700548 int GetUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700549 return use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700550 }
buzbee311ca162013-02-28 15:56:43 -0800551
Ian Rogers71fe2672013-03-19 20:45:02 -0700552 int GetRawUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700553 return raw_use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700554 }
buzbee311ca162013-02-28 15:56:43 -0800555
Ian Rogers71fe2672013-03-19 20:45:02 -0700556 int GetSSASubscript(int ssa_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700557 return ssa_subscripts_->Get(ssa_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700558 }
buzbee311ca162013-02-28 15:56:43 -0800559
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700560 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700561 DCHECK(num < mir->ssa_rep->num_uses);
562 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
563 return res;
564 }
565
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700566 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700567 DCHECK_GT(mir->ssa_rep->num_defs, 0);
568 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
569 return res;
570 }
571
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700572 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700573 RegLocation res = GetRawDest(mir);
574 DCHECK(!res.wide);
575 return res;
576 }
577
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700578 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700579 RegLocation res = GetRawSrc(mir, num);
580 DCHECK(!res.wide);
581 return res;
582 }
583
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700584 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700585 RegLocation res = GetRawDest(mir);
586 DCHECK(res.wide);
587 return res;
588 }
589
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700590 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700591 RegLocation res = GetRawSrc(mir, low);
592 DCHECK(res.wide);
593 return res;
594 }
595
596 RegLocation GetBadLoc() {
597 return bad_loc;
598 }
599
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800600 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700601 return method_sreg_;
602 }
603
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800604 /**
605 * @brief Used to obtain the number of compiler temporaries being used.
606 * @return Returns the number of compiler temporaries.
607 */
608 size_t GetNumUsedCompilerTemps() const {
609 size_t total_num_temps = compiler_temps_.Size();
610 DCHECK_LE(num_non_special_compiler_temps_, total_num_temps);
611 return total_num_temps;
612 }
613
614 /**
615 * @brief Used to obtain the number of non-special compiler temporaries being used.
616 * @return Returns the number of non-special compiler temporaries.
617 */
618 size_t GetNumNonSpecialCompilerTemps() const {
619 return num_non_special_compiler_temps_;
620 }
621
622 /**
623 * @brief Used to set the total number of available non-special compiler temporaries.
624 * @details Can fail setting the new max if there are more temps being used than the new_max.
625 * @param new_max The new maximum number of non-special compiler temporaries.
626 * @return Returns true if the max was set and false if failed to set.
627 */
628 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
629 if (new_max < GetNumNonSpecialCompilerTemps()) {
630 return false;
631 } else {
632 max_available_non_special_compiler_temps_ = new_max;
633 return true;
634 }
635 }
636
637 /**
638 * @brief Provides the number of non-special compiler temps available.
639 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
640 * @return Returns the number of available temps.
641 */
642 size_t GetNumAvailableNonSpecialCompilerTemps();
643
644 /**
645 * @brief Used to obtain an existing compiler temporary.
646 * @param index The index of the temporary which must be strictly less than the
647 * number of temporaries.
648 * @return Returns the temporary that was asked for.
649 */
650 CompilerTemp* GetCompilerTemp(size_t index) const {
651 return compiler_temps_.Get(index);
652 }
653
654 /**
655 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
656 * @return Returns the maximum number of compiler temporaries, whether used or not.
657 */
658 size_t GetMaxPossibleCompilerTemps() const {
659 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
660 }
661
662 /**
663 * @brief Used to obtain a new unique compiler temporary.
664 * @param ct_type Type of compiler temporary requested.
665 * @param wide Whether we should allocate a wide temporary.
666 * @return Returns the newly created compiler temporary.
667 */
668 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
669
buzbee1fd33462013-03-25 13:40:45 -0700670 bool MethodIsLeaf() {
671 return attributes_ & METHOD_IS_LEAF;
672 }
673
674 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800675 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700676 return reg_location_[index];
677 }
678
679 RegLocation GetMethodLoc() {
680 return reg_location_[method_sreg_];
681 }
682
buzbee0d829482013-10-11 15:24:55 -0700683 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
684 return ((target_bb_id != NullBasicBlockId) &&
685 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700686 }
687
688 bool IsBackwardsBranch(BasicBlock* branch_bb) {
689 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
690 }
691
buzbee0d829482013-10-11 15:24:55 -0700692 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700693 if (target_offset <= current_offset_) {
694 backward_branches_++;
695 } else {
696 forward_branches_++;
697 }
698 }
699
700 int GetBranchCount() {
701 return backward_branches_ + forward_branches_;
702 }
703
704 bool IsPseudoMirOp(Instruction::Code opcode) {
705 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
706 }
707
708 bool IsPseudoMirOp(int opcode) {
709 return opcode >= static_cast<int>(kMirOpFirst);
710 }
711
buzbeeb1f1d642014-02-27 12:55:32 -0800712 // Is this vreg in the in set?
713 bool IsInVReg(int vreg) {
714 return (vreg >= cu_->num_regs);
715 }
716
Ian Rogers71fe2672013-03-19 20:45:02 -0700717 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -0700718 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
719 int SRegToVReg(int ssa_reg) const;
720 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -0700721 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800722 bool EliminateNullChecksAndInferTypes(BasicBlock *bb);
buzbee28c23002013-09-07 09:12:27 -0700723 /*
724 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
725 * we have to do some work to figure out the sreg type. For some operations it is
726 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
727 * may never know the "real" type.
728 *
729 * We perform the type inference operation by using an iterative walk over
730 * the graph, propagating types "defined" by typed opcodes to uses and defs in
731 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
732 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
733 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
734 * tells whether our guess of the type is based on a previously typed definition.
735 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
736 * show multiple defined types because dx treats constants as untyped bit patterns.
737 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
738 * the current guess, and is used to know when to terminate the iterative walk.
739 */
buzbee1fd33462013-03-25 13:40:45 -0700740 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -0700741 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -0700742 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -0700743 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -0700744 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -0700745 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -0700746 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -0700747 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -0700748 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -0700749 bool SetHigh(int index);
750
buzbee1fd33462013-03-25 13:40:45 -0700751 void AppendMIR(BasicBlock* bb, MIR* mir);
752 void PrependMIR(BasicBlock* bb, MIR* mir);
753 void InsertMIRAfter(BasicBlock* bb, MIR* current_mir, MIR* new_mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800754
755 /**
756 * @brief Used to obtain the next MIR that follows unconditionally.
757 * @details The implementation does not guarantee that a MIR does not
758 * follow even if this method returns nullptr.
759 * @param bb The basic block of "current" MIR.
760 * @param current The MIR for which to find an unconditional follower.
761 * @return Returns the following MIR if one can be found.
762 */
763 MIR* GetNextUnconditionalMir(BasicBlock* bb, MIR* current);
764
buzbee1fd33462013-03-25 13:40:45 -0700765 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -0700766 void ReplaceSpecialChars(std::string& str);
767 std::string GetSSAName(int ssa_reg);
768 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
769 void GetBlockName(BasicBlock* bb, char* name);
770 const char* GetShortyFromTargetIdx(int);
771 void DumpMIRGraph();
772 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -0700773 BasicBlock* NewMemBB(BBType block_type, int block_id);
buzbee0d829482013-10-11 15:24:55 -0700774 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
775 BasicBlock* NextDominatedBlock(BasicBlock* bb);
776 bool LayoutBlocks(BasicBlock* bb);
buzbee311ca162013-02-28 15:56:43 -0800777
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800778 /**
779 * @brief Perform the initial preparation for the Method Uses.
780 */
781 void InitializeMethodUses();
782
783 /**
784 * @brief Perform the initial preparation for the Constant Propagation.
785 */
786 void InitializeConstantPropagation();
787
788 /**
789 * @brief Perform the initial preparation for the SSA Transformation.
790 */
791 void InitializeSSATransformation();
792
793 /**
794 * @brief Insert a the operands for the Phi nodes.
795 * @param bb the considered BasicBlock.
796 * @return true
797 */
798 bool InsertPhiNodeOperands(BasicBlock* bb);
799
800 /**
801 * @brief Perform constant propagation on a BasicBlock.
802 * @param bb the considered BasicBlock.
803 */
804 void DoConstantPropagation(BasicBlock* bb);
805
806 /**
807 * @brief Count the uses in the BasicBlock
808 * @param bb the BasicBlock
809 */
810 void CountUses(struct BasicBlock* bb);
811
812 /**
813 * @brief Initialize the data structures with Null Check data
814 * @param bb the considered BasicBlock
815 */
816 void NullCheckEliminationInit(BasicBlock* bb);
817
818 /**
819 * @brief Check if the temporary ssa register vector is allocated
820 */
821 void CheckSSARegisterVector();
822
823 /**
824 * @brief Combine BasicBlocks
825 * @param the BasicBlock we are considering
826 */
827 void CombineBlocks(BasicBlock* bb);
828
829 void ClearAllVisitedFlags();
Ian Rogers71fe2672013-03-19 20:45:02 -0700830 /*
831 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
832 * we can verify that all catch entries have native PC entries.
833 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700834 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -0800835
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700836 // TODO: make these private.
837 RegLocation* reg_location_; // Map SSA names to location.
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700838 SafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -0700839
buzbee1da1e2f2013-11-15 13:37:01 -0800840 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700841 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -0700842 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -0700843
Ian Rogers71fe2672013-03-19 20:45:02 -0700844 private:
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700845 int FindCommonParent(int block1, int block2);
846 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
847 const ArenaBitVector* src2);
848 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
849 ArenaBitVector* live_in_v, int dalvik_reg_id);
850 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
851 void CompilerInitializeSSAConversion();
852 bool DoSSAConversion(BasicBlock* bb);
853 bool InvokeUsesMethodStar(MIR* mir);
854 int ParseInsn(const uint16_t* code_ptr, DecodedInstruction* decoded_instruction);
855 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -0700856 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -0700857 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -0700858 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700859 BasicBlock** immed_pred_block_p);
860 void ProcessTryCatchBlocks();
buzbee0d829482013-10-11 15:24:55 -0700861 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700862 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -0800863 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
864 int flags);
buzbee0d829482013-10-11 15:24:55 -0700865 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700866 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
867 const uint16_t* code_end);
868 int AddNewSReg(int v_reg);
869 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
870 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
871 void DataFlowSSAFormat35C(MIR* mir);
872 void DataFlowSSAFormat3RC(MIR* mir);
873 bool FindLocalLiveIn(BasicBlock* bb);
buzbee1da1e2f2013-11-15 13:37:01 -0800874 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700875 bool VerifyPredInfo(BasicBlock* bb);
876 BasicBlock* NeedsVisit(BasicBlock* bb);
877 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
878 void MarkPreOrder(BasicBlock* bb);
879 void RecordDFSOrders(BasicBlock* bb);
880 void ComputeDFSOrders();
881 void ComputeDefBlockMatrix();
882 void ComputeDomPostOrderTraversal(BasicBlock* bb);
883 void ComputeDominators();
884 void InsertPhiNodes();
885 void DoDFSPreOrderSSARename(BasicBlock* block);
886 void SetConstant(int32_t ssa_reg, int value);
887 void SetConstantWide(int ssa_reg, int64_t value);
888 int GetSSAUseCount(int s_reg);
889 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700890 bool BuildExtendedBBList(struct BasicBlock* bb);
891 bool FillDefBlockMatrix(BasicBlock* bb);
892 void InitializeDominationInfo(BasicBlock* bb);
893 bool ComputeblockIDom(BasicBlock* bb);
894 bool ComputeBlockDominators(BasicBlock* bb);
895 bool SetDominators(BasicBlock* bb);
896 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700897 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800898
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700899 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -0700900 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
901 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default);
buzbee311ca162013-02-28 15:56:43 -0800902
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700903 CompilationUnit* const cu_;
904 GrowableArray<int>* ssa_base_vregs_;
905 GrowableArray<int>* ssa_subscripts_;
906 // Map original Dalvik virtual reg i to the current SSA name.
907 int* vreg_to_ssa_map_; // length == method->registers_size
908 int* ssa_last_defs_; // length == method->registers_size
909 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
910 int* constant_values_; // length == num_ssa_reg
911 // Use counts of ssa names.
912 GrowableArray<uint32_t> use_counts_; // Weighted by nesting depth
913 GrowableArray<uint32_t> raw_use_counts_; // Not weighted
914 unsigned int num_reachable_blocks_;
buzbee0d829482013-10-11 15:24:55 -0700915 GrowableArray<BasicBlockId>* dfs_order_;
916 GrowableArray<BasicBlockId>* dfs_post_order_;
917 GrowableArray<BasicBlockId>* dom_post_order_traversal_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700918 int* i_dom_list_;
919 ArenaBitVector** def_block_matrix_; // num_dalvik_register x num_blocks.
920 ArenaBitVector* temp_block_v_;
921 ArenaBitVector* temp_dalvik_register_v_;
922 ArenaBitVector* temp_ssa_register_v_; // num_ssa_regs.
923 static const int kInvalidEntry = -1;
924 GrowableArray<BasicBlock*> block_list_;
925 ArenaBitVector* try_block_addr_;
926 BasicBlock* entry_block_;
927 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700928 int num_blocks_;
929 const DexFile::CodeItem* current_code_item_;
buzbeeb48819d2013-09-14 16:15:25 -0700930 GrowableArray<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700931 std::vector<DexCompilationUnit*> m_units_; // List of methods included in this graph
932 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
933 std::vector<MIRLocation> method_stack_; // Include stack
934 int current_method_;
buzbee0d829482013-10-11 15:24:55 -0700935 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700936 int def_count_; // Used to estimate size of ssa name storage.
937 int* opcode_count_; // Dex opcode coverage stats.
938 int num_ssa_regs_; // Number of names following SSA transformation.
buzbee0d829482013-10-11 15:24:55 -0700939 std::vector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700940 int method_sreg_;
941 unsigned int attributes_;
942 Checkstats* checkstats_;
943 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -0700944 int backward_branches_;
945 int forward_branches_;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800946 GrowableArray<CompilerTemp*> compiler_temps_;
947 size_t num_non_special_compiler_temps_;
948 size_t max_available_non_special_compiler_temps_;
949 size_t max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -0800950 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Markobe0e5462014-02-26 11:24:15 +0000951 GrowableArray<MirIFieldLoweringInfo> ifield_lowering_infos_;
952 GrowableArray<MirSFieldLoweringInfo> sfield_lowering_infos_;
Vladimir Markof59f18b2014-02-17 15:53:57 +0000953
954 friend class LocalValueNumberingTest;
buzbee311ca162013-02-28 15:56:43 -0800955};
956
957} // namespace art
958
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700959#endif // ART_COMPILER_DEX_MIR_GRAPH_H_