blob: cf90fb1b52e7ea123a8e8205555a71bf1a3df867 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "arm_lir.h"
18#include "codegen_arm.h"
19#include "dex/quick/mir_to_lir-inl.h"
20
21namespace art {
22
23/* This file contains codegen for the Thumb ISA. */
24
buzbee0d829482013-10-11 15:24:55 -070025static int32_t EncodeImmSingle(int32_t value) {
26 int32_t res;
27 int32_t bit_a = (value & 0x80000000) >> 31;
28 int32_t not_bit_b = (value & 0x40000000) >> 30;
29 int32_t bit_b = (value & 0x20000000) >> 29;
30 int32_t b_smear = (value & 0x3e000000) >> 25;
31 int32_t slice = (value & 0x01f80000) >> 19;
32 int32_t zeroes = (value & 0x0007ffff);
Brian Carlstrom7940e442013-07-12 13:46:57 -070033 if (zeroes != 0)
34 return -1;
35 if (bit_b) {
36 if ((not_bit_b != 0) || (b_smear != 0x1f))
37 return -1;
38 } else {
39 if ((not_bit_b != 1) || (b_smear != 0x0))
40 return -1;
41 }
42 res = (bit_a << 7) | (bit_b << 6) | slice;
43 return res;
44}
45
46/*
47 * Determine whether value can be encoded as a Thumb2 floating point
48 * immediate. If not, return -1. If so return encoded 8-bit value.
49 */
buzbee0d829482013-10-11 15:24:55 -070050static int32_t EncodeImmDouble(int64_t value) {
51 int32_t res;
Ian Rogers0f678472014-03-10 16:18:37 -070052 int32_t bit_a = (value & INT64_C(0x8000000000000000)) >> 63;
53 int32_t not_bit_b = (value & INT64_C(0x4000000000000000)) >> 62;
54 int32_t bit_b = (value & INT64_C(0x2000000000000000)) >> 61;
55 int32_t b_smear = (value & INT64_C(0x3fc0000000000000)) >> 54;
56 int32_t slice = (value & INT64_C(0x003f000000000000)) >> 48;
57 uint64_t zeroes = (value & INT64_C(0x0000ffffffffffff));
buzbee0d829482013-10-11 15:24:55 -070058 if (zeroes != 0ull)
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 return -1;
60 if (bit_b) {
61 if ((not_bit_b != 0) || (b_smear != 0xff))
62 return -1;
63 } else {
64 if ((not_bit_b != 1) || (b_smear != 0x0))
65 return -1;
66 }
67 res = (bit_a << 7) | (bit_b << 6) | slice;
68 return res;
69}
70
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070071LIR* ArmMir2Lir::LoadFPConstantValue(int r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070072 DCHECK(ARM_SINGLEREG(r_dest));
73 if (value == 0) {
74 // TODO: we need better info about the target CPU. a vector exclusive or
75 // would probably be better here if we could rely on its existance.
76 // Load an immediate +2.0 (which encodes to 0)
77 NewLIR2(kThumb2Vmovs_IMM8, r_dest, 0);
78 // +0.0 = +2.0 - +2.0
79 return NewLIR3(kThumb2Vsubs, r_dest, r_dest, r_dest);
80 } else {
81 int encoded_imm = EncodeImmSingle(value);
82 if (encoded_imm >= 0) {
83 return NewLIR2(kThumb2Vmovs_IMM8, r_dest, encoded_imm);
84 }
85 }
86 LIR* data_target = ScanLiteralPool(literal_list_, value, 0);
87 if (data_target == NULL) {
88 data_target = AddWordData(&literal_list_, value);
89 }
90 LIR* load_pc_rel = RawLIR(current_dalvik_offset_, kThumb2Vldrs,
91 r_dest, r15pc, 0, 0, 0, data_target);
92 SetMemRefType(load_pc_rel, true, kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -070093 AppendLIR(load_pc_rel);
94 return load_pc_rel;
95}
96
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070097static int LeadingZeros(uint32_t val) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 uint32_t alt;
buzbee0d829482013-10-11 15:24:55 -070099 int32_t n;
100 int32_t count;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101
102 count = 16;
103 n = 32;
104 do {
105 alt = val >> count;
106 if (alt != 0) {
107 n = n - count;
108 val = alt;
109 }
110 count >>= 1;
111 } while (count);
112 return n - val;
113}
114
115/*
116 * Determine whether value can be encoded as a Thumb2 modified
117 * immediate. If not, return -1. If so, return i:imm3:a:bcdefgh form.
118 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700119int ArmMir2Lir::ModifiedImmediate(uint32_t value) {
buzbee0d829482013-10-11 15:24:55 -0700120 int32_t z_leading;
121 int32_t z_trailing;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700122 uint32_t b0 = value & 0xff;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700124 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
125 if (value <= 0xFF)
126 return b0; // 0:000:a:bcdefgh
127 if (value == ((b0 << 16) | b0))
128 return (0x1 << 8) | b0; /* 0:001:a:bcdefgh */
129 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
130 return (0x3 << 8) | b0; /* 0:011:a:bcdefgh */
131 b0 = (value >> 8) & 0xff;
132 if (value == ((b0 << 24) | (b0 << 8)))
133 return (0x2 << 8) | b0; /* 0:010:a:bcdefgh */
134 /* Can we do it with rotation? */
135 z_leading = LeadingZeros(value);
136 z_trailing = 32 - LeadingZeros(~value & (value - 1));
137 /* A run of eight or fewer active bits? */
138 if ((z_leading + z_trailing) < 24)
139 return -1; /* No - bail */
140 /* left-justify the constant, discarding msb (known to be 1) */
141 value <<= z_leading + 1;
142 /* Create bcdefgh */
143 value >>= 25;
144 /* Put it all together */
145 return value | ((0x8 + z_leading) << 7); /* [01000..11111]:bcdefgh */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146}
147
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700148bool ArmMir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149 return (ModifiedImmediate(value) >= 0) || (ModifiedImmediate(~value) >= 0);
150}
151
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700152bool ArmMir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153 return EncodeImmSingle(value) >= 0;
154}
155
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700156bool ArmMir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 return InexpensiveConstantInt(High32Bits(value)) && InexpensiveConstantInt(Low32Bits(value));
158}
159
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700160bool ArmMir2Lir::InexpensiveConstantDouble(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700161 return EncodeImmDouble(value) >= 0;
162}
163
164/*
165 * Load a immediate using a shortcut if possible; otherwise
166 * grab from the per-translation literal pool.
167 *
168 * No additional register clobbering operation performed. Use this version when
169 * 1) r_dest is freshly returned from AllocTemp or
170 * 2) The codegen is under fixed register usage
171 */
buzbee2700f7e2014-03-07 09:46:20 -0800172LIR* ArmMir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 LIR* res;
174 int mod_imm;
175
buzbee2700f7e2014-03-07 09:46:20 -0800176 if (ARM_FPREG(r_dest.GetReg())) {
177 return LoadFPConstantValue(r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700178 }
179
180 /* See if the value can be constructed cheaply */
buzbee2700f7e2014-03-07 09:46:20 -0800181 if (ARM_LOWREG(r_dest.GetReg()) && (value >= 0) && (value <= 255)) {
182 return NewLIR2(kThumbMovImm, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700183 }
184 /* Check Modified immediate special cases */
185 mod_imm = ModifiedImmediate(value);
186 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800187 res = NewLIR2(kThumb2MovI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188 return res;
189 }
190 mod_imm = ModifiedImmediate(~value);
191 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800192 res = NewLIR2(kThumb2MvnI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193 return res;
194 }
195 /* 16-bit immediate? */
196 if ((value & 0xffff) == value) {
buzbee2700f7e2014-03-07 09:46:20 -0800197 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700198 return res;
199 }
200 /* Do a low/high pair */
buzbee2700f7e2014-03-07 09:46:20 -0800201 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), Low16Bits(value));
202 NewLIR2(kThumb2MovImm16H, r_dest.GetReg(), High16Bits(value));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203 return res;
204}
205
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700206LIR* ArmMir2Lir::OpUnconditionalBranch(LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700207 LIR* res = NewLIR1(kThumbBUncond, 0 /* offset to be patched during assembly*/);
208 res->target = target;
209 return res;
210}
211
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700212LIR* ArmMir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Vladimir Marko58af1f92013-12-19 13:31:15 +0000213 // This is kThumb2BCond instead of kThumbBCond for performance reasons. The assembly
214 // time required for a new pass after kThumbBCond is fixed up to kThumb2BCond is
215 // substantial.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700216 LIR* branch = NewLIR2(kThumb2BCond, 0 /* offset to be patched */,
217 ArmConditionEncoding(cc));
218 branch->target = target;
219 return branch;
220}
221
buzbee2700f7e2014-03-07 09:46:20 -0800222LIR* ArmMir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223 ArmOpcode opcode = kThumbBkpt;
224 switch (op) {
225 case kOpBlx:
226 opcode = kThumbBlxR;
227 break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700228 case kOpBx:
229 opcode = kThumbBx;
230 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 default:
232 LOG(FATAL) << "Bad opcode " << op;
233 }
buzbee2700f7e2014-03-07 09:46:20 -0800234 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235}
236
Zheng Xu08df4b32014-03-25 14:25:52 +0000237LIR* ArmMir2Lir::OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700238 int shift) {
Zheng Xu08df4b32014-03-25 14:25:52 +0000239 bool thumb_form =
240 ((shift == 0) && ARM_LOWREG(r_dest_src1.GetReg()) && ARM_LOWREG(r_src2.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700241 ArmOpcode opcode = kThumbBkpt;
242 switch (op) {
243 case kOpAdc:
244 opcode = (thumb_form) ? kThumbAdcRR : kThumb2AdcRRR;
245 break;
246 case kOpAnd:
247 opcode = (thumb_form) ? kThumbAndRR : kThumb2AndRRR;
248 break;
249 case kOpBic:
250 opcode = (thumb_form) ? kThumbBicRR : kThumb2BicRRR;
251 break;
252 case kOpCmn:
253 DCHECK_EQ(shift, 0);
254 opcode = (thumb_form) ? kThumbCmnRR : kThumb2CmnRR;
255 break;
256 case kOpCmp:
257 if (thumb_form)
258 opcode = kThumbCmpRR;
Zheng Xu08df4b32014-03-25 14:25:52 +0000259 else if ((shift == 0) && !ARM_LOWREG(r_dest_src1.GetReg()) && !ARM_LOWREG(r_src2.GetReg()))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700260 opcode = kThumbCmpHH;
Zheng Xu08df4b32014-03-25 14:25:52 +0000261 else if ((shift == 0) && ARM_LOWREG(r_dest_src1.GetReg()))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700262 opcode = kThumbCmpLH;
263 else if (shift == 0)
264 opcode = kThumbCmpHL;
265 else
266 opcode = kThumb2CmpRR;
267 break;
268 case kOpXor:
269 opcode = (thumb_form) ? kThumbEorRR : kThumb2EorRRR;
270 break;
271 case kOpMov:
272 DCHECK_EQ(shift, 0);
Zheng Xu08df4b32014-03-25 14:25:52 +0000273 if (ARM_LOWREG(r_dest_src1.GetReg()) && ARM_LOWREG(r_src2.GetReg()))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700274 opcode = kThumbMovRR;
Zheng Xu08df4b32014-03-25 14:25:52 +0000275 else if (!ARM_LOWREG(r_dest_src1.GetReg()) && !ARM_LOWREG(r_src2.GetReg()))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700276 opcode = kThumbMovRR_H2H;
Zheng Xu08df4b32014-03-25 14:25:52 +0000277 else if (ARM_LOWREG(r_dest_src1.GetReg()))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700278 opcode = kThumbMovRR_H2L;
279 else
280 opcode = kThumbMovRR_L2H;
281 break;
282 case kOpMul:
283 DCHECK_EQ(shift, 0);
284 opcode = (thumb_form) ? kThumbMul : kThumb2MulRRR;
285 break;
286 case kOpMvn:
287 opcode = (thumb_form) ? kThumbMvn : kThumb2MnvRR;
288 break;
289 case kOpNeg:
290 DCHECK_EQ(shift, 0);
291 opcode = (thumb_form) ? kThumbNeg : kThumb2NegRR;
292 break;
293 case kOpOr:
294 opcode = (thumb_form) ? kThumbOrr : kThumb2OrrRRR;
295 break;
296 case kOpSbc:
297 opcode = (thumb_form) ? kThumbSbc : kThumb2SbcRRR;
298 break;
299 case kOpTst:
300 opcode = (thumb_form) ? kThumbTst : kThumb2TstRR;
301 break;
302 case kOpLsl:
303 DCHECK_EQ(shift, 0);
304 opcode = (thumb_form) ? kThumbLslRR : kThumb2LslRRR;
305 break;
306 case kOpLsr:
307 DCHECK_EQ(shift, 0);
308 opcode = (thumb_form) ? kThumbLsrRR : kThumb2LsrRRR;
309 break;
310 case kOpAsr:
311 DCHECK_EQ(shift, 0);
312 opcode = (thumb_form) ? kThumbAsrRR : kThumb2AsrRRR;
313 break;
314 case kOpRor:
315 DCHECK_EQ(shift, 0);
316 opcode = (thumb_form) ? kThumbRorRR : kThumb2RorRRR;
317 break;
318 case kOpAdd:
319 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
320 break;
321 case kOpSub:
322 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
323 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100324 case kOpRev:
325 DCHECK_EQ(shift, 0);
326 if (!thumb_form) {
327 // Binary, but rm is encoded twice.
Zheng Xu08df4b32014-03-25 14:25:52 +0000328 return NewLIR3(kThumb2RevRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100329 }
330 opcode = kThumbRev;
331 break;
332 case kOpRevsh:
333 DCHECK_EQ(shift, 0);
334 if (!thumb_form) {
335 // Binary, but rm is encoded twice.
Zheng Xu08df4b32014-03-25 14:25:52 +0000336 return NewLIR3(kThumb2RevshRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100337 }
338 opcode = kThumbRevsh;
339 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 case kOp2Byte:
341 DCHECK_EQ(shift, 0);
Zheng Xu08df4b32014-03-25 14:25:52 +0000342 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 8);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700343 case kOp2Short:
344 DCHECK_EQ(shift, 0);
Zheng Xu08df4b32014-03-25 14:25:52 +0000345 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 case kOp2Char:
347 DCHECK_EQ(shift, 0);
Zheng Xu08df4b32014-03-25 14:25:52 +0000348 return NewLIR4(kThumb2Ubfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700349 default:
350 LOG(FATAL) << "Bad opcode: " << op;
351 break;
352 }
buzbee409fe942013-10-11 10:49:56 -0700353 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700354 if (EncodingMap[opcode].flags & IS_BINARY_OP) {
Zheng Xu08df4b32014-03-25 14:25:52 +0000355 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700356 } else if (EncodingMap[opcode].flags & IS_TERTIARY_OP) {
357 if (EncodingMap[opcode].field_loc[2].kind == kFmtShift) {
Zheng Xu08df4b32014-03-25 14:25:52 +0000358 return NewLIR3(opcode, r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700359 } else {
Zheng Xu08df4b32014-03-25 14:25:52 +0000360 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700361 }
362 } else if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Zheng Xu08df4b32014-03-25 14:25:52 +0000363 return NewLIR4(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700364 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365 LOG(FATAL) << "Unexpected encoding operand count";
366 return NULL;
367 }
368}
369
buzbee2700f7e2014-03-07 09:46:20 -0800370LIR* ArmMir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Zheng Xu08df4b32014-03-25 14:25:52 +0000371 return OpRegRegShift(op, r_dest_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372}
373
buzbee2700f7e2014-03-07 09:46:20 -0800374LIR* ArmMir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800375 UNIMPLEMENTED(FATAL);
376 return nullptr;
377}
378
buzbee2700f7e2014-03-07 09:46:20 -0800379LIR* ArmMir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800380 UNIMPLEMENTED(FATAL);
381 return nullptr;
382}
383
buzbee2700f7e2014-03-07 09:46:20 -0800384LIR* ArmMir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800385 LOG(FATAL) << "Unexpected use of OpCondRegReg for Arm";
386 return NULL;
387}
388
Zheng Xu08df4b32014-03-25 14:25:52 +0000389LIR* ArmMir2Lir::OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1,
390 RegStorage r_src2, int shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700391 ArmOpcode opcode = kThumbBkpt;
Zheng Xu08df4b32014-03-25 14:25:52 +0000392 bool thumb_form = (shift == 0) && ARM_LOWREG(r_dest.GetReg()) && ARM_LOWREG(r_src1.GetReg()) &&
393 ARM_LOWREG(r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700394 switch (op) {
395 case kOpAdd:
396 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
397 break;
398 case kOpSub:
399 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
400 break;
401 case kOpRsub:
402 opcode = kThumb2RsubRRR;
403 break;
404 case kOpAdc:
405 opcode = kThumb2AdcRRR;
406 break;
407 case kOpAnd:
408 opcode = kThumb2AndRRR;
409 break;
410 case kOpBic:
411 opcode = kThumb2BicRRR;
412 break;
413 case kOpXor:
414 opcode = kThumb2EorRRR;
415 break;
416 case kOpMul:
417 DCHECK_EQ(shift, 0);
418 opcode = kThumb2MulRRR;
419 break;
Dave Allison70202782013-10-22 17:52:19 -0700420 case kOpDiv:
421 DCHECK_EQ(shift, 0);
422 opcode = kThumb2SdivRRR;
423 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700424 case kOpOr:
425 opcode = kThumb2OrrRRR;
426 break;
427 case kOpSbc:
428 opcode = kThumb2SbcRRR;
429 break;
430 case kOpLsl:
431 DCHECK_EQ(shift, 0);
432 opcode = kThumb2LslRRR;
433 break;
434 case kOpLsr:
435 DCHECK_EQ(shift, 0);
436 opcode = kThumb2LsrRRR;
437 break;
438 case kOpAsr:
439 DCHECK_EQ(shift, 0);
440 opcode = kThumb2AsrRRR;
441 break;
442 case kOpRor:
443 DCHECK_EQ(shift, 0);
444 opcode = kThumb2RorRRR;
445 break;
446 default:
447 LOG(FATAL) << "Bad opcode: " << op;
448 break;
449 }
buzbee409fe942013-10-11 10:49:56 -0700450 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700451 if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Zheng Xu08df4b32014-03-25 14:25:52 +0000452 return NewLIR4(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700453 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700454 DCHECK(EncodingMap[opcode].flags & IS_TERTIARY_OP);
Zheng Xu08df4b32014-03-25 14:25:52 +0000455 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456 }
457}
458
buzbee2700f7e2014-03-07 09:46:20 -0800459LIR* ArmMir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) {
Zheng Xu08df4b32014-03-25 14:25:52 +0000460 return OpRegRegRegShift(op, r_dest, r_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700461}
462
buzbee2700f7e2014-03-07 09:46:20 -0800463LIR* ArmMir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700464 LIR* res;
465 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700466 int32_t abs_value = (neg) ? -value : value;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700467 ArmOpcode opcode = kThumbBkpt;
468 ArmOpcode alt_opcode = kThumbBkpt;
buzbee2700f7e2014-03-07 09:46:20 -0800469 bool all_low_regs = (ARM_LOWREG(r_dest.GetReg()) && ARM_LOWREG(r_src1.GetReg()));
buzbee0d829482013-10-11 15:24:55 -0700470 int32_t mod_imm = ModifiedImmediate(value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700471
472 switch (op) {
473 case kOpLsl:
474 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800475 return NewLIR3(kThumbLslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700476 else
buzbee2700f7e2014-03-07 09:46:20 -0800477 return NewLIR3(kThumb2LslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 case kOpLsr:
479 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800480 return NewLIR3(kThumbLsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700481 else
buzbee2700f7e2014-03-07 09:46:20 -0800482 return NewLIR3(kThumb2LsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700483 case kOpAsr:
484 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800485 return NewLIR3(kThumbAsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700486 else
buzbee2700f7e2014-03-07 09:46:20 -0800487 return NewLIR3(kThumb2AsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 case kOpRor:
buzbee2700f7e2014-03-07 09:46:20 -0800489 return NewLIR3(kThumb2RorRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700490 case kOpAdd:
buzbee2700f7e2014-03-07 09:46:20 -0800491 if (ARM_LOWREG(r_dest.GetReg()) && (r_src1 == rs_r13sp) &&
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700492 (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800493 return NewLIR3(kThumbAddSpRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
494 } else if (ARM_LOWREG(r_dest.GetReg()) && (r_src1 == rs_r15pc) &&
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700495 (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800496 return NewLIR3(kThumbAddPcRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700497 }
498 // Note: intentional fallthrough
499 case kOpSub:
500 if (all_low_regs && ((abs_value & 0x7) == abs_value)) {
501 if (op == kOpAdd)
502 opcode = (neg) ? kThumbSubRRI3 : kThumbAddRRI3;
503 else
504 opcode = (neg) ? kThumbAddRRI3 : kThumbSubRRI3;
buzbee2700f7e2014-03-07 09:46:20 -0800505 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700506 }
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000507 if (mod_imm < 0) {
508 mod_imm = ModifiedImmediate(-value);
509 if (mod_imm >= 0) {
510 op = (op == kOpAdd) ? kOpSub : kOpAdd;
511 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 }
Vladimir Markodbb8c492014-02-28 17:36:39 +0000513 if (mod_imm < 0 && (abs_value & 0x3ff) == abs_value) {
514 // This is deliberately used only if modified immediate encoding is inadequate since
515 // we sometimes actually use the flags for small values but not necessarily low regs.
516 if (op == kOpAdd)
517 opcode = (neg) ? kThumb2SubRRI12 : kThumb2AddRRI12;
518 else
519 opcode = (neg) ? kThumb2AddRRI12 : kThumb2SubRRI12;
buzbee2700f7e2014-03-07 09:46:20 -0800520 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Vladimir Markodbb8c492014-02-28 17:36:39 +0000521 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522 if (op == kOpSub) {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000523 opcode = kThumb2SubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700524 alt_opcode = kThumb2SubRRR;
525 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000526 opcode = kThumb2AddRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700527 alt_opcode = kThumb2AddRRR;
528 }
529 break;
530 case kOpRsub:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000531 opcode = kThumb2RsubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700532 alt_opcode = kThumb2RsubRRR;
533 break;
534 case kOpAdc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000535 opcode = kThumb2AdcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700536 alt_opcode = kThumb2AdcRRR;
537 break;
538 case kOpSbc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000539 opcode = kThumb2SbcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700540 alt_opcode = kThumb2SbcRRR;
541 break;
542 case kOpOr:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000543 opcode = kThumb2OrrRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 alt_opcode = kThumb2OrrRRR;
545 break;
546 case kOpAnd:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000547 if (mod_imm < 0) {
548 mod_imm = ModifiedImmediate(~value);
549 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800550 return NewLIR3(kThumb2BicRRI8M, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000551 }
552 }
553 opcode = kThumb2AndRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554 alt_opcode = kThumb2AndRRR;
555 break;
556 case kOpXor:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000557 opcode = kThumb2EorRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 alt_opcode = kThumb2EorRRR;
559 break;
560 case kOpMul:
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700561 // TUNING: power of 2, shift & add
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 mod_imm = -1;
563 alt_opcode = kThumb2MulRRR;
564 break;
565 case kOpCmp: {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700566 LIR* res;
567 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800568 res = NewLIR2(kThumb2CmpRI8M, r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000570 mod_imm = ModifiedImmediate(-value);
571 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800572 res = NewLIR2(kThumb2CmnRI8M, r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000573 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800574 RegStorage r_tmp = AllocTemp();
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000575 res = LoadConstant(r_tmp, value);
576 OpRegReg(kOpCmp, r_src1, r_tmp);
577 FreeTemp(r_tmp);
578 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 }
580 return res;
581 }
582 default:
583 LOG(FATAL) << "Bad opcode: " << op;
584 }
585
586 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800587 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700588 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800589 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700590 LoadConstant(r_scratch, value);
591 if (EncodingMap[alt_opcode].flags & IS_QUAD_OP)
buzbee2700f7e2014-03-07 09:46:20 -0800592 res = NewLIR4(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700593 else
buzbee2700f7e2014-03-07 09:46:20 -0800594 res = NewLIR3(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 FreeTemp(r_scratch);
596 return res;
597 }
598}
599
600/* Handle Thumb-only variants here - otherwise punt to OpRegRegImm */
buzbee2700f7e2014-03-07 09:46:20 -0800601LIR* ArmMir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700603 int32_t abs_value = (neg) ? -value : value;
buzbee2700f7e2014-03-07 09:46:20 -0800604 bool short_form = (((abs_value & 0xff) == abs_value) && ARM_LOWREG(r_dest_src1.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700605 ArmOpcode opcode = kThumbBkpt;
606 switch (op) {
607 case kOpAdd:
buzbee2700f7e2014-03-07 09:46:20 -0800608 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700609 DCHECK_EQ((value & 0x3), 0);
610 return NewLIR1(kThumbAddSpI7, value >> 2);
611 } else if (short_form) {
612 opcode = (neg) ? kThumbSubRI8 : kThumbAddRI8;
613 }
614 break;
615 case kOpSub:
buzbee2700f7e2014-03-07 09:46:20 -0800616 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700617 DCHECK_EQ((value & 0x3), 0);
618 return NewLIR1(kThumbSubSpI7, value >> 2);
619 } else if (short_form) {
620 opcode = (neg) ? kThumbAddRI8 : kThumbSubRI8;
621 }
622 break;
623 case kOpCmp:
Vladimir Marko22479842013-11-19 17:04:50 +0000624 if (!neg && short_form) {
625 opcode = kThumbCmpRI8;
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700626 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700627 short_form = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700628 }
629 break;
630 default:
631 /* Punt to OpRegRegImm - if bad case catch it there */
632 short_form = false;
633 break;
634 }
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700635 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800636 return NewLIR2(opcode, r_dest_src1.GetReg(), abs_value);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700637 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 return OpRegRegImm(op, r_dest_src1, r_dest_src1, value);
639 }
640}
641
buzbee2700f7e2014-03-07 09:46:20 -0800642LIR* ArmMir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 LIR* res = NULL;
644 int32_t val_lo = Low32Bits(value);
645 int32_t val_hi = High32Bits(value);
buzbee2700f7e2014-03-07 09:46:20 -0800646 int target_reg = S2d(r_dest.GetLowReg(), r_dest.GetHighReg());
647 if (ARM_FPREG(r_dest.GetLowReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 if ((val_lo == 0) && (val_hi == 0)) {
649 // TODO: we need better info about the target CPU. a vector exclusive or
650 // would probably be better here if we could rely on its existance.
651 // Load an immediate +2.0 (which encodes to 0)
652 NewLIR2(kThumb2Vmovd_IMM8, target_reg, 0);
653 // +0.0 = +2.0 - +2.0
654 res = NewLIR3(kThumb2Vsubd, target_reg, target_reg, target_reg);
655 } else {
656 int encoded_imm = EncodeImmDouble(value);
657 if (encoded_imm >= 0) {
658 res = NewLIR2(kThumb2Vmovd_IMM8, target_reg, encoded_imm);
659 }
660 }
661 } else {
662 if ((InexpensiveConstantInt(val_lo) && (InexpensiveConstantInt(val_hi)))) {
buzbee2700f7e2014-03-07 09:46:20 -0800663 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
664 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700665 }
666 }
667 if (res == NULL) {
668 // No short form - load from the literal pool.
669 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
670 if (data_target == NULL) {
671 data_target = AddWideData(&literal_list_, val_lo, val_hi);
672 }
buzbee2700f7e2014-03-07 09:46:20 -0800673 if (ARM_FPREG(r_dest.GetLowReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700674 res = RawLIR(current_dalvik_offset_, kThumb2Vldrd,
675 target_reg, r15pc, 0, 0, 0, data_target);
676 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800677 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700678 res = RawLIR(current_dalvik_offset_, kThumb2LdrdPcRel8,
buzbee2700f7e2014-03-07 09:46:20 -0800679 r_dest.GetLowReg(), r_dest.GetHighReg(), r15pc, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680 }
681 SetMemRefType(res, true, kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700682 AppendLIR(res);
683 }
684 return res;
685}
686
687int ArmMir2Lir::EncodeShift(int code, int amount) {
688 return ((amount & 0x1f) << 2) | code;
689}
690
buzbee2700f7e2014-03-07 09:46:20 -0800691LIR* ArmMir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700692 int scale, OpSize size) {
buzbee2700f7e2014-03-07 09:46:20 -0800693 bool all_low_regs = ARM_LOWREG(r_base.GetReg()) && ARM_LOWREG(r_index.GetReg()) &&
694 ARM_LOWREG(r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700695 LIR* load;
696 ArmOpcode opcode = kThumbBkpt;
697 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800698 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700699
buzbee2700f7e2014-03-07 09:46:20 -0800700 if (ARM_FPREG(r_dest.GetReg())) {
701 if (ARM_SINGLEREG(r_dest.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700702 DCHECK((size == kWord) || (size == kSingle));
703 opcode = kThumb2Vldrs;
704 size = kSingle;
705 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800706 DCHECK(ARM_DOUBLEREG(r_dest.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 DCHECK((size == kLong) || (size == kDouble));
buzbee2700f7e2014-03-07 09:46:20 -0800708 DCHECK_EQ((r_dest.GetReg() & 0x1), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 opcode = kThumb2Vldrd;
710 size = kDouble;
711 }
712 } else {
713 if (size == kSingle)
714 size = kWord;
715 }
716
717 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700718 case kDouble: // fall-through
Brian Carlstrom7940e442013-07-12 13:46:57 -0700719 case kSingle:
720 reg_ptr = AllocTemp();
721 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800722 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723 EncodeShift(kArmLsl, scale));
724 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800725 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 }
buzbee2700f7e2014-03-07 09:46:20 -0800727 load = NewLIR3(opcode, r_dest.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 FreeTemp(reg_ptr);
729 return load;
730 case kWord:
731 opcode = (thumb_form) ? kThumbLdrRRR : kThumb2LdrRRR;
732 break;
733 case kUnsignedHalf:
734 opcode = (thumb_form) ? kThumbLdrhRRR : kThumb2LdrhRRR;
735 break;
736 case kSignedHalf:
737 opcode = (thumb_form) ? kThumbLdrshRRR : kThumb2LdrshRRR;
738 break;
739 case kUnsignedByte:
740 opcode = (thumb_form) ? kThumbLdrbRRR : kThumb2LdrbRRR;
741 break;
742 case kSignedByte:
743 opcode = (thumb_form) ? kThumbLdrsbRRR : kThumb2LdrsbRRR;
744 break;
745 default:
746 LOG(FATAL) << "Bad size: " << size;
747 }
748 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800749 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700750 else
buzbee2700f7e2014-03-07 09:46:20 -0800751 load = NewLIR4(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700752
753 return load;
754}
755
buzbee2700f7e2014-03-07 09:46:20 -0800756LIR* ArmMir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700757 int scale, OpSize size) {
buzbee2700f7e2014-03-07 09:46:20 -0800758 bool all_low_regs = ARM_LOWREG(r_base.GetReg()) && ARM_LOWREG(r_index.GetReg()) &&
759 ARM_LOWREG(r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700760 LIR* store = NULL;
761 ArmOpcode opcode = kThumbBkpt;
762 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800763 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700764
buzbee2700f7e2014-03-07 09:46:20 -0800765 if (ARM_FPREG(r_src.GetReg())) {
766 if (ARM_SINGLEREG(r_src.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767 DCHECK((size == kWord) || (size == kSingle));
768 opcode = kThumb2Vstrs;
769 size = kSingle;
770 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800771 DCHECK(ARM_DOUBLEREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772 DCHECK((size == kLong) || (size == kDouble));
buzbee2700f7e2014-03-07 09:46:20 -0800773 DCHECK_EQ((r_src.GetReg() & 0x1), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 opcode = kThumb2Vstrd;
775 size = kDouble;
776 }
777 } else {
778 if (size == kSingle)
779 size = kWord;
780 }
781
782 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700783 case kDouble: // fall-through
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784 case kSingle:
785 reg_ptr = AllocTemp();
786 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800787 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700788 EncodeShift(kArmLsl, scale));
789 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800790 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700791 }
buzbee2700f7e2014-03-07 09:46:20 -0800792 store = NewLIR3(opcode, r_src.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700793 FreeTemp(reg_ptr);
794 return store;
795 case kWord:
796 opcode = (thumb_form) ? kThumbStrRRR : kThumb2StrRRR;
797 break;
798 case kUnsignedHalf:
799 case kSignedHalf:
800 opcode = (thumb_form) ? kThumbStrhRRR : kThumb2StrhRRR;
801 break;
802 case kUnsignedByte:
803 case kSignedByte:
804 opcode = (thumb_form) ? kThumbStrbRRR : kThumb2StrbRRR;
805 break;
806 default:
807 LOG(FATAL) << "Bad size: " << size;
808 }
809 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800810 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811 else
buzbee2700f7e2014-03-07 09:46:20 -0800812 store = NewLIR4(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700813
814 return store;
815}
816
817/*
818 * Load value from base + displacement. Optionally perform null check
819 * on base (which must have an associated s_reg and MIR). If not
820 * performing null check, incoming MIR can be null.
821 */
buzbee2700f7e2014-03-07 09:46:20 -0800822LIR* ArmMir2Lir::LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
823 OpSize size, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824 LIR* load = NULL;
825 ArmOpcode opcode = kThumbBkpt;
826 bool short_form = false;
827 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee2700f7e2014-03-07 09:46:20 -0800828 bool all_low = r_dest.Is32Bit() && ARM_LOWREG(r_base.GetReg() && ARM_LOWREG(r_dest.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700829 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700830 bool already_generated = false;
buzbee2700f7e2014-03-07 09:46:20 -0800831 int dest_low_reg = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832 switch (size) {
833 case kDouble:
834 case kLong:
buzbee2700f7e2014-03-07 09:46:20 -0800835 if (ARM_FPREG(dest_low_reg)) {
836 // Note: following change to avoid using pairs for doubles, replace conversion w/ DCHECK.
837 if (r_dest.IsPair()) {
838 DCHECK(ARM_FPREG(r_dest.GetHighReg()));
839 r_dest = RegStorage::Solo64(S2d(r_dest.GetLowReg(), r_dest.GetHighReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700840 }
841 opcode = kThumb2Vldrd;
842 if (displacement <= 1020) {
843 short_form = true;
844 encoded_disp >>= 2;
845 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700846 } else {
847 if (displacement <= 1020) {
buzbee2700f7e2014-03-07 09:46:20 -0800848 load = NewLIR4(kThumb2LdrdI8, r_dest.GetLowReg(), r_dest.GetHighReg(), r_base.GetReg(),
849 displacement >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800851 load = LoadBaseDispBody(r_base, displacement, r_dest.GetLow(), kWord, s_reg);
852 LoadBaseDispBody(r_base, displacement + 4, r_dest.GetHigh(), kWord, INVALID_SREG);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700853 }
854 already_generated = true;
855 }
buzbee2700f7e2014-03-07 09:46:20 -0800856 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700857 case kSingle:
858 case kWord:
buzbee2700f7e2014-03-07 09:46:20 -0800859 if (ARM_FPREG(r_dest.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860 opcode = kThumb2Vldrs;
861 if (displacement <= 1020) {
862 short_form = true;
863 encoded_disp >>= 2;
864 }
865 break;
866 }
buzbee2700f7e2014-03-07 09:46:20 -0800867 if (ARM_LOWREG(r_dest.GetReg()) && (r_base.GetReg() == r15pc) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868 (displacement <= 1020) && (displacement >= 0)) {
869 short_form = true;
870 encoded_disp >>= 2;
871 opcode = kThumbLdrPcRel;
buzbee2700f7e2014-03-07 09:46:20 -0800872 } else if (ARM_LOWREG(r_dest.GetReg()) && (r_base.GetReg() == r13sp) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -0700873 (displacement <= 1020) && (displacement >= 0)) {
874 short_form = true;
875 encoded_disp >>= 2;
876 opcode = kThumbLdrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -0800877 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700878 DCHECK_EQ((displacement & 0x3), 0);
879 short_form = true;
880 encoded_disp >>= 2;
881 opcode = kThumbLdrRRI5;
882 } else if (thumb2Form) {
883 short_form = true;
884 opcode = kThumb2LdrRRI12;
885 }
886 break;
887 case kUnsignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -0800888 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 DCHECK_EQ((displacement & 0x1), 0);
890 short_form = true;
891 encoded_disp >>= 1;
892 opcode = kThumbLdrhRRI5;
893 } else if (displacement < 4092 && displacement >= 0) {
894 short_form = true;
895 opcode = kThumb2LdrhRRI12;
896 }
897 break;
898 case kSignedHalf:
899 if (thumb2Form) {
900 short_form = true;
901 opcode = kThumb2LdrshRRI12;
902 }
903 break;
904 case kUnsignedByte:
buzbee2700f7e2014-03-07 09:46:20 -0800905 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700906 short_form = true;
907 opcode = kThumbLdrbRRI5;
908 } else if (thumb2Form) {
909 short_form = true;
910 opcode = kThumb2LdrbRRI12;
911 }
912 break;
913 case kSignedByte:
914 if (thumb2Form) {
915 short_form = true;
916 opcode = kThumb2LdrsbRRI12;
917 }
918 break;
919 default:
920 LOG(FATAL) << "Bad size: " << size;
921 }
922
923 if (!already_generated) {
924 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800925 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700926 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800927 RegStorage reg_offset = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700928 LoadConstant(reg_offset, encoded_disp);
buzbee2700f7e2014-03-07 09:46:20 -0800929 if (ARM_FPREG(dest_low_reg)) {
buzbee40bbb392014-03-19 12:28:16 -0700930 // No index ops - must use a long sequence. Turn the offset into a direct pointer.
buzbee2700f7e2014-03-07 09:46:20 -0800931 OpRegReg(kOpAdd, reg_offset, r_base);
932 load = LoadBaseDispBody(reg_offset, 0, r_dest, size, s_reg);
buzbee40bbb392014-03-19 12:28:16 -0700933 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800934 load = LoadBaseIndexed(r_base, reg_offset, r_dest, 0, size);
buzbee40bbb392014-03-19 12:28:16 -0700935 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700936 FreeTemp(reg_offset);
937 }
938 }
939
940 // TODO: in future may need to differentiate Dalvik accesses w/ spills
buzbee2700f7e2014-03-07 09:46:20 -0800941 if (r_base == rs_rARM_SP) {
942 AnnotateDalvikRegAccess(load, displacement >> 2, true /* is_load */, r_dest.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700943 }
944 return load;
945}
946
buzbee2700f7e2014-03-07 09:46:20 -0800947LIR* ArmMir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size,
948 int s_reg) {
949 DCHECK(!((size == kLong) || (size == kDouble)));
950 return LoadBaseDispBody(r_base, displacement, r_dest, size, s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951}
952
buzbee2700f7e2014-03-07 09:46:20 -0800953LIR* ArmMir2Lir::LoadBaseDispWide(RegStorage r_base, int displacement, RegStorage r_dest,
954 int s_reg) {
955 return LoadBaseDispBody(r_base, displacement, r_dest, kLong, s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956}
957
958
buzbee2700f7e2014-03-07 09:46:20 -0800959LIR* ArmMir2Lir::StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
960 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700961 LIR* store = NULL;
962 ArmOpcode opcode = kThumbBkpt;
963 bool short_form = false;
964 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee2700f7e2014-03-07 09:46:20 -0800965 bool all_low = r_src.Is32Bit() && (ARM_LOWREG(r_base.GetReg()) && ARM_LOWREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700967 bool already_generated = false;
buzbee2700f7e2014-03-07 09:46:20 -0800968 int src_low_reg = r_src.IsPair() ? r_src.GetLowReg() : r_src.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700969 switch (size) {
970 case kLong:
971 case kDouble:
buzbee2700f7e2014-03-07 09:46:20 -0800972 if (!ARM_FPREG(src_low_reg)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 if (displacement <= 1020) {
buzbee2700f7e2014-03-07 09:46:20 -0800974 store = NewLIR4(kThumb2StrdI8, r_src.GetLowReg(), r_src.GetHighReg(), r_base.GetReg(),
975 displacement >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700976 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800977 store = StoreBaseDispBody(r_base, displacement, r_src.GetLow(), kWord);
978 StoreBaseDispBody(r_base, displacement + 4, r_src.GetHigh(), kWord);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700979 }
980 already_generated = true;
981 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800982 // Note: following change to avoid using pairs for doubles, replace conversion w/ DCHECK.
983 if (r_src.IsPair()) {
984 DCHECK(ARM_FPREG(r_src.GetHighReg()));
985 r_src = RegStorage::Solo64(S2d(r_src.GetLowReg(), r_src.GetHighReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700986 }
987 opcode = kThumb2Vstrd;
988 if (displacement <= 1020) {
989 short_form = true;
990 encoded_disp >>= 2;
991 }
992 }
993 break;
994 case kSingle:
995 case kWord:
buzbee2700f7e2014-03-07 09:46:20 -0800996 if (ARM_FPREG(r_src.GetReg())) {
997 DCHECK(ARM_SINGLEREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998 opcode = kThumb2Vstrs;
999 if (displacement <= 1020) {
1000 short_form = true;
1001 encoded_disp >>= 2;
1002 }
1003 break;
1004 }
buzbee2700f7e2014-03-07 09:46:20 -08001005 if (ARM_LOWREG(r_src.GetReg()) && (r_base == rs_r13sp) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -07001006 (displacement <= 1020) && (displacement >= 0)) {
1007 short_form = true;
1008 encoded_disp >>= 2;
1009 opcode = kThumbStrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -08001010 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 DCHECK_EQ((displacement & 0x3), 0);
1012 short_form = true;
1013 encoded_disp >>= 2;
1014 opcode = kThumbStrRRI5;
1015 } else if (thumb2Form) {
1016 short_form = true;
1017 opcode = kThumb2StrRRI12;
1018 }
1019 break;
1020 case kUnsignedHalf:
1021 case kSignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -08001022 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001023 DCHECK_EQ((displacement & 0x1), 0);
1024 short_form = true;
1025 encoded_disp >>= 1;
1026 opcode = kThumbStrhRRI5;
1027 } else if (thumb2Form) {
1028 short_form = true;
1029 opcode = kThumb2StrhRRI12;
1030 }
1031 break;
1032 case kUnsignedByte:
1033 case kSignedByte:
buzbee2700f7e2014-03-07 09:46:20 -08001034 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001035 short_form = true;
1036 opcode = kThumbStrbRRI5;
1037 } else if (thumb2Form) {
1038 short_form = true;
1039 opcode = kThumb2StrbRRI12;
1040 }
1041 break;
1042 default:
1043 LOG(FATAL) << "Bad size: " << size;
1044 }
1045 if (!already_generated) {
1046 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -08001047 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001048 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001049 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001050 LoadConstant(r_scratch, encoded_disp);
buzbee2700f7e2014-03-07 09:46:20 -08001051 if (ARM_FPREG(src_low_reg)) {
buzbee40bbb392014-03-19 12:28:16 -07001052 // No index ops - must use a long sequence. Turn the offset into a direct pointer.
buzbee2700f7e2014-03-07 09:46:20 -08001053 OpRegReg(kOpAdd, r_scratch, r_base);
1054 store = StoreBaseDispBody(r_scratch, 0, r_src, size);
buzbee40bbb392014-03-19 12:28:16 -07001055 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001056 store = StoreBaseIndexed(r_base, r_scratch, r_src, 0, size);
buzbee40bbb392014-03-19 12:28:16 -07001057 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001058 FreeTemp(r_scratch);
1059 }
1060 }
1061
1062 // TODO: In future, may need to differentiate Dalvik & spill accesses
buzbee2700f7e2014-03-07 09:46:20 -08001063 if (r_base == rs_rARM_SP) {
1064 AnnotateDalvikRegAccess(store, displacement >> 2, false /* is_load */, r_src.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001065 }
1066 return store;
1067}
1068
buzbee2700f7e2014-03-07 09:46:20 -08001069LIR* ArmMir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001070 OpSize size) {
buzbee2700f7e2014-03-07 09:46:20 -08001071 DCHECK(!((size == kLong) || (size == kDouble)));
1072 return StoreBaseDispBody(r_base, displacement, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001073}
1074
buzbee2700f7e2014-03-07 09:46:20 -08001075LIR* ArmMir2Lir::StoreBaseDispWide(RegStorage r_base, int displacement, RegStorage r_src) {
1076 return StoreBaseDispBody(r_base, displacement, r_src, kLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001077}
1078
buzbee2700f7e2014-03-07 09:46:20 -08001079LIR* ArmMir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001080 int opcode;
buzbee2700f7e2014-03-07 09:46:20 -08001081 DCHECK_EQ(ARM_DOUBLEREG(r_dest.GetReg()), ARM_DOUBLEREG(r_src.GetReg()));
1082 if (ARM_DOUBLEREG(r_dest.GetReg())) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001083 opcode = kThumb2Vmovd;
1084 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001085 if (ARM_SINGLEREG(r_dest.GetReg())) {
1086 opcode = ARM_SINGLEREG(r_src.GetReg()) ? kThumb2Vmovs : kThumb2Fmsr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001087 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001088 DCHECK(ARM_SINGLEREG(r_src.GetReg()));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001089 opcode = kThumb2Fmrs;
1090 }
1091 }
buzbee2700f7e2014-03-07 09:46:20 -08001092 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001093 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
1094 res->flags.is_nop = true;
1095 }
1096 return res;
1097}
1098
Ian Rogers468532e2013-08-05 10:56:33 -07001099LIR* ArmMir2Lir::OpThreadMem(OpKind op, ThreadOffset thread_offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001100 LOG(FATAL) << "Unexpected use of OpThreadMem for Arm";
1101 return NULL;
1102}
1103
buzbee2700f7e2014-03-07 09:46:20 -08001104LIR* ArmMir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105 LOG(FATAL) << "Unexpected use of OpMem for Arm";
1106 return NULL;
1107}
1108
buzbee2700f7e2014-03-07 09:46:20 -08001109LIR* ArmMir2Lir::StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
1110 int displacement, RegStorage r_src, RegStorage r_src_hi,
1111 OpSize size, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001112 LOG(FATAL) << "Unexpected use of StoreBaseIndexedDisp for Arm";
1113 return NULL;
1114}
1115
buzbee2700f7e2014-03-07 09:46:20 -08001116LIR* ArmMir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001117 LOG(FATAL) << "Unexpected use of OpRegMem for Arm";
1118 return NULL;
1119}
1120
buzbee2700f7e2014-03-07 09:46:20 -08001121LIR* ArmMir2Lir::LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
1122 int displacement, RegStorage r_dest, RegStorage r_dest_hi,
1123 OpSize size, int s_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001124 LOG(FATAL) << "Unexpected use of LoadBaseIndexedDisp for Arm";
1125 return NULL;
1126}
1127
1128} // namespace art