blob: 7a8376e8b16f047e230298ba9b2bb8c31f62d300 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
18#define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "mips_lir.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class MipsMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen utilities.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Ian Rogersdd7624d2014-03-14 17:43:00 -070034 RegStorage LoadHelper(ThreadOffset<4> offset);
buzbee2700f7e2014-03-07 09:46:20 -080035 LIR* LoadBaseDisp(int r_base, int displacement, int r_dest, OpSize size, int s_reg);
36 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size,
37 int s_reg);
38 LIR* LoadBaseDispWide(RegStorage r_base, int displacement, RegStorage r_dest, int s_reg);
39 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
40 OpSize size);
41 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
buzbee091cc402014-03-31 10:14:40 -070042 RegStorage r_dest, OpSize size, int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -080043 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
44 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
45 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
46 LIR* StoreBaseDispWide(RegStorage r_base, int displacement, RegStorage r_src);
47 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
48 OpSize size);
49 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
buzbee091cc402014-03-31 10:14:40 -070050 RegStorage r_src, OpSize size, int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -080051 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070052
53 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080054 RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
Bill Buzbee00e1ec62014-02-27 23:44:13 +000055 RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
buzbee2700f7e2014-03-07 09:46:20 -080056 RegStorage TargetReg(SpecialTargetRegister reg);
57 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 RegLocation GetReturnAlt();
59 RegLocation GetReturnWideAlt();
60 RegLocation LocCReturn();
61 RegLocation LocCReturnDouble();
62 RegLocation LocCReturnFloat();
63 RegLocation LocCReturnWide();
buzbee091cc402014-03-31 10:14:40 -070064 uint64_t GetRegMaskCommon(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070065 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000066 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 void FreeCallTemps();
68 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
69 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070070 void MarkPreservedSingle(int v_reg, RegStorage reg);
71 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070072 void CompilerInitializeRegAlloc();
73
74 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070075 void AssembleLIR();
76 int AssignInsnOffsets();
77 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070078 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070079 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070080 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070081 const char* GetTargetInstFmt(int opcode);
82 const char* GetTargetInstName(int opcode);
83 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
84 uint64_t GetPCUseDefEncoding();
85 uint64_t GetTargetInstFlags(int opcode);
86 int GetInsnSize(LIR* lir);
87 bool IsUnconditionalBranch(LIR* lir);
88
89 // Required for target - Dalvik-level generators.
90 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
buzbee2700f7e2014-03-07 09:46:20 -080091 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070092 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070093 RegLocation rl_index, RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -070094 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070095 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
buzbee2700f7e2014-03-07 09:46:20 -080096 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
97 RegLocation rl_shift);
98 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
99 RegLocation rl_src2);
100 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
101 RegLocation rl_src2);
102 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
103 RegLocation rl_src2);
104 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700105 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800106 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
107 RegLocation rl_src2);
108 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
109 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000111 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
113 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000114 bool GenInlinedPeek(CallInfo* info, OpSize size);
115 bool GenInlinedPoke(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800117 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
118 RegLocation rl_src2);
119 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
120 RegLocation rl_src2);
121 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
122 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800123 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
124 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700125 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700126 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
128 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800129 void GenSpecialExitSequence();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130 void GenFillArrayData(uint32_t table_offset, RegLocation rl_src);
131 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
132 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
133 void GenSelect(BasicBlock* bb, MIR* mir);
134 void GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 void GenMoveException(RegLocation rl_dest);
136 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800137 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
139 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
140 void GenPackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
141 void GenSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800142 bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143
144 // Required for target - single operation generators.
145 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800146 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
147 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800149 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
150 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700151 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700152 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800153 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
154 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
155 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700156 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800157 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
158 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
159 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
160 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
161 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
162 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
163 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
164 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
165 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166 LIR* OpTestSuspend(LIR* target);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700167 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
buzbee2700f7e2014-03-07 09:46:20 -0800168 LIR* OpVldm(RegStorage r_base, int count);
169 LIR* OpVstm(RegStorage r_base, int count);
170 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
171 void OpRegCopyWide(RegStorage dest, RegStorage src);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700172 void OpTlsCmp(ThreadOffset<4> offset, int val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173
buzbee2700f7e2014-03-07 09:46:20 -0800174 // TODO: collapse r_dest.
175 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
176 RegStorage r_dest_hi, OpSize size, int s_reg);
177 // TODO: collapse r_src.
178 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
179 RegStorage r_src_hi, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180 void SpillCoreRegs();
181 void UnSpillCoreRegs();
182 static const MipsEncodingMap EncodingMap[kMipsLast];
183 bool InexpensiveConstantInt(int32_t value);
184 bool InexpensiveConstantFloat(int32_t value);
185 bool InexpensiveConstantLong(int64_t value);
186 bool InexpensiveConstantDouble(int64_t value);
187
188 private:
189 void ConvertShortToLongBranch(LIR* lir);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800190 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
191 RegLocation rl_src2, bool is_div, bool check_zero);
192 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193};
194
195} // namespace art
196
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700197#endif // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_