blob: 6492442b94ab70d6a2f40319695d6695e0473b7e [file] [log] [blame]
Matteo Franchin43ec8732014-03-31 15:00:14 +01001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the Thumb2 ISA. */
18
Matteo Franchin43ec8732014-03-31 15:00:14 +010019#include "codegen_arm64.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080020
21#include "arm64_lir.h"
22#include "base/logging.h"
23#include "dex/mir_graph.h"
Matteo Franchin43ec8732014-03-31 15:00:14 +010024#include "dex/quick/mir_to_lir-inl.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080025#include "driver/compiler_driver.h"
Ian Rogers576ca0c2014-06-06 15:58:22 -070026#include "gc/accounting/card_table.h"
Matteo Franchin43ec8732014-03-31 15:00:14 +010027#include "entrypoints/quick/quick_entrypoints.h"
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +010028#include "mirror/art_method.h"
29#include "mirror/object_array-inl.h"
Matteo Franchin43ec8732014-03-31 15:00:14 +010030
31namespace art {
32
33/*
34 * The sparse table in the literal pool is an array of <key,displacement>
Matteo Franchine45fb9e2014-05-06 10:10:30 +010035 * pairs. For each set, we'll load them as a pair using ldp.
Matteo Franchin43ec8732014-03-31 15:00:14 +010036 * The test loop will look something like:
37 *
38 * adr r_base, <table>
Matteo Franchine45fb9e2014-05-06 10:10:30 +010039 * ldr r_val, [rA64_SP, v_reg_off]
Matteo Franchin43ec8732014-03-31 15:00:14 +010040 * mov r_idx, #table_size
Matteo Franchine45fb9e2014-05-06 10:10:30 +010041 * loop:
42 * cbz r_idx, quit
43 * ldp r_key, r_disp, [r_base], #8
Matteo Franchin43ec8732014-03-31 15:00:14 +010044 * sub r_idx, #1
45 * cmp r_val, r_key
Matteo Franchine45fb9e2014-05-06 10:10:30 +010046 * b.ne loop
47 * adr r_base, #0 ; This is the instruction from which we compute displacements
48 * add r_base, r_disp
49 * br r_base
50 * quit:
Matteo Franchin43ec8732014-03-31 15:00:14 +010051 */
Andreas Gampe48971b32014-08-06 10:09:01 -070052void Arm64Mir2Lir::GenLargeSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -070053 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +010054 if (cu_->verbose) {
55 DumpSparseSwitchTable(table);
56 }
57 // Add the table to the list - we'll process it later
58 SwitchTable *tab_rec =
59 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
60 tab_rec->table = table;
61 tab_rec->vaddr = current_dalvik_offset_;
62 uint32_t size = table[1];
63 tab_rec->targets = static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
Vladimir Markoe39c54e2014-09-22 14:50:02 +010064 switch_tables_.push_back(tab_rec);
Matteo Franchin43ec8732014-03-31 15:00:14 +010065
66 // Get the switch value
67 rl_src = LoadValue(rl_src, kCoreReg);
Matteo Franchin5acc8b02014-06-05 15:10:35 +010068 RegStorage r_base = AllocTempWide();
Matteo Franchine45fb9e2014-05-06 10:10:30 +010069 // Allocate key and disp temps.
Matteo Franchin43ec8732014-03-31 15:00:14 +010070 RegStorage r_key = AllocTemp();
71 RegStorage r_disp = AllocTemp();
Matteo Franchin43ec8732014-03-31 15:00:14 +010072 // Materialize a pointer to the switch table
Matteo Franchine45fb9e2014-05-06 10:10:30 +010073 NewLIR3(kA64Adr2xd, r_base.GetReg(), 0, WrapPointer(tab_rec));
Matteo Franchin43ec8732014-03-31 15:00:14 +010074 // Set up r_idx
75 RegStorage r_idx = AllocTemp();
76 LoadConstant(r_idx, size);
Matteo Franchine45fb9e2014-05-06 10:10:30 +010077
78 // Entry of loop.
79 LIR* loop_entry = NewLIR0(kPseudoTargetLabel);
80 LIR* branch_out = NewLIR2(kA64Cbz2rt, r_idx.GetReg(), 0);
81
82 // Load next key/disp.
83 NewLIR4(kA64LdpPost4rrXD, r_key.GetReg(), r_disp.GetReg(), r_base.GetReg(), 2);
84 OpRegRegImm(kOpSub, r_idx, r_idx, 1);
85
86 // Go to next case, if key does not match.
Matteo Franchin43ec8732014-03-31 15:00:14 +010087 OpRegReg(kOpCmp, r_key, rl_src.reg);
Matteo Franchine45fb9e2014-05-06 10:10:30 +010088 OpCondBranch(kCondNe, loop_entry);
89
90 // Key does match: branch to case label.
91 LIR* switch_label = NewLIR3(kA64Adr2xd, r_base.GetReg(), 0, -1);
92 tab_rec->anchor = switch_label;
93
94 // Add displacement to base branch address and go!
Andreas Gampe47b31aa2014-06-19 01:10:07 -070095 OpRegRegRegExtend(kOpAdd, r_base, r_base, As64BitReg(r_disp), kA64Sxtw, 0U);
Matteo Franchine45fb9e2014-05-06 10:10:30 +010096 NewLIR1(kA64Br1x, r_base.GetReg());
97
98 // Loop exit label.
99 LIR* loop_exit = NewLIR0(kPseudoTargetLabel);
100 branch_out->target = loop_exit;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100101}
102
103
Andreas Gampe48971b32014-08-06 10:09:01 -0700104void Arm64Mir2Lir::GenLargePackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700105 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100106 if (cu_->verbose) {
107 DumpPackedSwitchTable(table);
108 }
109 // Add the table to the list - we'll process it later
110 SwitchTable *tab_rec =
111 static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData));
112 tab_rec->table = table;
113 tab_rec->vaddr = current_dalvik_offset_;
114 uint32_t size = table[1];
115 tab_rec->targets =
116 static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR));
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100117 switch_tables_.push_back(tab_rec);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100118
119 // Get the switch value
120 rl_src = LoadValue(rl_src, kCoreReg);
Matteo Franchin5acc8b02014-06-05 15:10:35 +0100121 RegStorage table_base = AllocTempWide();
Matteo Franchin43ec8732014-03-31 15:00:14 +0100122 // Materialize a pointer to the switch table
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100123 NewLIR3(kA64Adr2xd, table_base.GetReg(), 0, WrapPointer(tab_rec));
Matteo Franchin43ec8732014-03-31 15:00:14 +0100124 int low_key = s4FromSwitchData(&table[2]);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100125 RegStorage key_reg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100126 // Remove the bias, if necessary
127 if (low_key == 0) {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100128 key_reg = rl_src.reg;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100129 } else {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100130 key_reg = AllocTemp();
131 OpRegRegImm(kOpSub, key_reg, rl_src.reg, low_key);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100132 }
133 // Bounds check - if < 0 or >= size continue following switch
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100134 OpRegImm(kOpCmp, key_reg, size - 1);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100135 LIR* branch_over = OpCondBranch(kCondHi, NULL);
136
137 // Load the displacement from the switch table
138 RegStorage disp_reg = AllocTemp();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700139 LoadBaseIndexed(table_base, As64BitReg(key_reg), disp_reg, 2, k32);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100140
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100141 // Get base branch address.
Matteo Franchin5acc8b02014-06-05 15:10:35 +0100142 RegStorage branch_reg = AllocTempWide();
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100143 LIR* switch_label = NewLIR3(kA64Adr2xd, branch_reg.GetReg(), 0, -1);
144 tab_rec->anchor = switch_label;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100145
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100146 // Add displacement to base branch address and go!
Andreas Gampe47b31aa2014-06-19 01:10:07 -0700147 OpRegRegRegExtend(kOpAdd, branch_reg, branch_reg, As64BitReg(disp_reg), kA64Sxtw, 0U);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100148 NewLIR1(kA64Br1x, branch_reg.GetReg());
149
150 // branch_over target here
Matteo Franchin43ec8732014-03-31 15:00:14 +0100151 LIR* target = NewLIR0(kPseudoTargetLabel);
152 branch_over->target = target;
153}
154
155/*
Matteo Franchin43ec8732014-03-31 15:00:14 +0100156 * Handle unlocked -> thin locked transition inline or else call out to quick entrypoint. For more
157 * details see monitor.cc.
158 */
159void Arm64Mir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
Zheng Xuc8304302014-05-15 17:21:01 +0100160 // x0/w0 = object
161 // w1 = thin lock thread id
162 // x2 = address of lock word
163 // w3 = lock word / store failure
164 // TUNING: How much performance we get when we inline this?
165 // Since we've already flush all register.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100166 FlushAllRegs();
Andreas Gampeccc60262014-07-04 18:02:38 -0700167 LoadValueDirectFixed(rl_src, rs_x0); // = TargetReg(kArg0, kRef)
Matteo Franchin43ec8732014-03-31 15:00:14 +0100168 LockCallTemps(); // Prepare for explicit register usage
Zheng Xuc8304302014-05-15 17:21:01 +0100169 LIR* null_check_branch = nullptr;
170 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
171 null_check_branch = nullptr; // No null check.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100172 } else {
Zheng Xuc8304302014-05-15 17:21:01 +0100173 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
Dave Allison69dfe512014-07-11 17:11:58 +0000174 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Zheng Xuc8304302014-05-15 17:21:01 +0100175 null_check_branch = OpCmpImmBranch(kCondEq, rs_x0, 0, NULL);
176 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100177 }
Zheng Xubaa7c882014-06-30 14:26:50 +0800178 Load32Disp(rs_xSELF, Thread::ThinLockIdOffset<8>().Int32Value(), rs_w1);
Zheng Xuc8304302014-05-15 17:21:01 +0100179 OpRegRegImm(kOpAdd, rs_x2, rs_x0, mirror::Object::MonitorOffset().Int32Value());
180 NewLIR2(kA64Ldxr2rX, rw3, rx2);
181 MarkPossibleNullPointerException(opt_flags);
buzbee5d13f122014-08-19 16:47:06 -0700182 LIR* not_unlocked_branch = OpCmpImmBranch(kCondNe, rs_w3, 0, NULL);
Zheng Xuc8304302014-05-15 17:21:01 +0100183 NewLIR3(kA64Stxr3wrX, rw3, rw1, rx2);
buzbee5d13f122014-08-19 16:47:06 -0700184 LIR* lock_success_branch = OpCmpImmBranch(kCondEq, rs_w3, 0, NULL);
Zheng Xuc8304302014-05-15 17:21:01 +0100185
186 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
187 not_unlocked_branch->target = slow_path_target;
188 if (null_check_branch != nullptr) {
189 null_check_branch->target = slow_path_target;
190 }
191 // TODO: move to a slow path.
192 // Go expensive route - artLockObjectFromCode(obj);
Zheng Xubaa7c882014-06-30 14:26:50 +0800193 LoadWordDisp(rs_xSELF, QUICK_ENTRYPOINT_OFFSET(8, pLockObject).Int32Value(), rs_xLR);
Zheng Xuc8304302014-05-15 17:21:01 +0100194 ClobberCallerSave();
Zheng Xubaa7c882014-06-30 14:26:50 +0800195 LIR* call_inst = OpReg(kOpBlx, rs_xLR);
Zheng Xuc8304302014-05-15 17:21:01 +0100196 MarkSafepointPC(call_inst);
197
198 LIR* success_target = NewLIR0(kPseudoTargetLabel);
199 lock_success_branch->target = success_target;
Hans Boehm48f5c472014-06-27 14:50:10 -0700200 GenMemBarrier(kLoadAny);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100201}
202
203/*
204 * Handle thin locked -> unlocked transition inline or else call out to quick entrypoint. For more
Zheng Xuc8304302014-05-15 17:21:01 +0100205 * details see monitor.cc. Note the code below doesn't use ldxr/stxr as the code holds the lock
Matteo Franchin43ec8732014-03-31 15:00:14 +0100206 * and can only give away ownership if its suspended.
207 */
208void Arm64Mir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
Zheng Xuc8304302014-05-15 17:21:01 +0100209 // x0/w0 = object
210 // w1 = thin lock thread id
211 // w2 = lock word
212 // TUNING: How much performance we get when we inline this?
213 // Since we've already flush all register.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100214 FlushAllRegs();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700215 LoadValueDirectFixed(rl_src, rs_x0); // Get obj
Matteo Franchin43ec8732014-03-31 15:00:14 +0100216 LockCallTemps(); // Prepare for explicit register usage
217 LIR* null_check_branch = nullptr;
Zheng Xuc8304302014-05-15 17:21:01 +0100218 if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) {
219 null_check_branch = nullptr; // No null check.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100220 } else {
Zheng Xuc8304302014-05-15 17:21:01 +0100221 // If the null-check fails its handled by the slow-path to reduce exception related meta-data.
Dave Allison69dfe512014-07-11 17:11:58 +0000222 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Zheng Xuc8304302014-05-15 17:21:01 +0100223 null_check_branch = OpCmpImmBranch(kCondEq, rs_x0, 0, NULL);
224 }
Matteo Franchin43ec8732014-03-31 15:00:14 +0100225 }
Zheng Xubaa7c882014-06-30 14:26:50 +0800226 Load32Disp(rs_xSELF, Thread::ThinLockIdOffset<8>().Int32Value(), rs_w1);
Zheng Xuc8304302014-05-15 17:21:01 +0100227 Load32Disp(rs_x0, mirror::Object::MonitorOffset().Int32Value(), rs_w2);
228 MarkPossibleNullPointerException(opt_flags);
229 LIR* slow_unlock_branch = OpCmpBranch(kCondNe, rs_w1, rs_w2, NULL);
Hans Boehm48f5c472014-06-27 14:50:10 -0700230 GenMemBarrier(kAnyStore);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000231 Store32Disp(rs_x0, mirror::Object::MonitorOffset().Int32Value(), rs_wzr);
Zheng Xuc8304302014-05-15 17:21:01 +0100232 LIR* unlock_success_branch = OpUnconditionalBranch(NULL);
233
234 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
235 slow_unlock_branch->target = slow_path_target;
236 if (null_check_branch != nullptr) {
237 null_check_branch->target = slow_path_target;
238 }
239 // TODO: move to a slow path.
240 // Go expensive route - artUnlockObjectFromCode(obj);
Zheng Xubaa7c882014-06-30 14:26:50 +0800241 LoadWordDisp(rs_xSELF, QUICK_ENTRYPOINT_OFFSET(8, pUnlockObject).Int32Value(), rs_xLR);
Zheng Xuc8304302014-05-15 17:21:01 +0100242 ClobberCallerSave();
Zheng Xubaa7c882014-06-30 14:26:50 +0800243 LIR* call_inst = OpReg(kOpBlx, rs_xLR);
Zheng Xuc8304302014-05-15 17:21:01 +0100244 MarkSafepointPC(call_inst);
245
246 LIR* success_target = NewLIR0(kPseudoTargetLabel);
247 unlock_success_branch->target = success_target;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100248}
249
250void Arm64Mir2Lir::GenMoveException(RegLocation rl_dest) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700251 int ex_offset = Thread::ExceptionOffset<8>().Int32Value();
buzbeea0cd2d72014-06-01 09:33:49 -0700252 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Zheng Xubaa7c882014-06-30 14:26:50 +0800253 LoadRefDisp(rs_xSELF, ex_offset, rl_result.reg, kNotVolatile);
254 StoreRefDisp(rs_xSELF, ex_offset, rs_xzr, kNotVolatile);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100255 StoreValue(rl_dest, rl_result);
256}
257
Vladimir Markobf535be2014-11-19 18:52:35 +0000258void Arm64Mir2Lir::UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) {
Matteo Franchinfd2e2912014-06-06 10:09:56 +0100259 RegStorage reg_card_base = AllocTempWide();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700260 RegStorage reg_card_no = AllocTempWide(); // Needs to be wide as addr is ref=64b
Zheng Xubaa7c882014-06-30 14:26:50 +0800261 LoadWordDisp(rs_xSELF, Thread::CardTableOffset<8>().Int32Value(), reg_card_base);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100262 OpRegRegImm(kOpLsr, reg_card_no, tgt_addr_reg, gc::accounting::CardTable::kCardShift);
Matteo Franchinfd2e2912014-06-06 10:09:56 +0100263 // TODO(Arm64): generate "strb wB, [xB, wC, uxtw]" rather than "strb wB, [xB, xC]"?
Andreas Gampe4b537a82014-06-30 22:24:53 -0700264 StoreBaseIndexed(reg_card_base, reg_card_no, As32BitReg(reg_card_base),
Matteo Franchinfd2e2912014-06-06 10:09:56 +0100265 0, kUnsignedByte);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100266 FreeTemp(reg_card_base);
267 FreeTemp(reg_card_no);
268}
269
270void Arm64Mir2Lir::GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100271 /*
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100272 * On entry, x0 to x7 are live. Let the register allocation
Matteo Franchin43ec8732014-03-31 15:00:14 +0100273 * mechanism know so it doesn't try to use any of them when
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100274 * expanding the frame or flushing.
275 * Reserve x8 & x9 for temporaries.
Matteo Franchin43ec8732014-03-31 15:00:14 +0100276 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100277 LockTemp(rs_x0);
278 LockTemp(rs_x1);
279 LockTemp(rs_x2);
280 LockTemp(rs_x3);
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100281 LockTemp(rs_x4);
282 LockTemp(rs_x5);
283 LockTemp(rs_x6);
284 LockTemp(rs_x7);
Zheng Xub551fdc2014-07-25 11:49:42 +0800285 LockTemp(rs_xIP0);
286 LockTemp(rs_xIP1);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100287
Stuart Monteithd5c78f42014-06-11 16:44:46 +0100288 /* TUNING:
289 * Use AllocTemp() and reuse LR if possible to give us the freedom on adjusting the number
290 * of temp registers.
291 */
292
Matteo Franchin43ec8732014-03-31 15:00:14 +0100293 /*
294 * We can safely skip the stack overflow check if we're
295 * a leaf *and* our frame size < fudge factor.
296 */
Matteo Franchin24314522014-11-12 18:06:14 +0000297 bool skip_overflow_check = mir_graph_->MethodIsLeaf() &&
298 !FrameNeedsStackCheck(frame_size_, kArm64);
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100299
Matteo Franchin43ec8732014-03-31 15:00:14 +0100300 NewLIR0(kPseudoMethodEntry);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100301
Dave Allison648d7112014-07-25 16:15:27 -0700302 const size_t kStackOverflowReservedUsableBytes = GetStackOverflowReservedBytes(kArm64);
303 const bool large_frame = static_cast<size_t>(frame_size_) > kStackOverflowReservedUsableBytes;
304 bool generate_explicit_stack_overflow_check = large_frame ||
305 !cu_->compiler_driver->GetCompilerOptions().GetImplicitStackOverflowChecks();
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100306 const int spill_count = num_core_spills_ + num_fp_spills_;
307 const int spill_size = (spill_count * kArm64PointerSize + 15) & ~0xf; // SP 16 byte alignment.
308 const int frame_size_without_spills = frame_size_ - spill_size;
309
Matteo Franchin43ec8732014-03-31 15:00:14 +0100310 if (!skip_overflow_check) {
Dave Allison648d7112014-07-25 16:15:27 -0700311 if (generate_explicit_stack_overflow_check) {
Andreas Gampef29ecd62014-07-29 00:35:00 -0700312 // Load stack limit
313 LoadWordDisp(rs_xSELF, Thread::StackEndOffset<8>().Int32Value(), rs_xIP1);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100314 } else {
315 // Implicit stack overflow check.
316 // Generate a load from [sp, #-framesize]. If this is in the stack
317 // redzone we will get a segmentation fault.
Stuart Monteithd5c78f42014-06-11 16:44:46 +0100318
Andreas Gampef29ecd62014-07-29 00:35:00 -0700319 // TODO: If the frame size is small enough, is it possible to make this a pre-indexed load,
320 // so that we can avoid the following "sub sp" when spilling?
Stuart Monteithd5c78f42014-06-11 16:44:46 +0100321 OpRegRegImm(kOpSub, rs_x8, rs_sp, GetStackOverflowReservedBytes(kArm64));
Matteo Franchin24314522014-11-12 18:06:14 +0000322 Load32Disp(rs_x8, 0, rs_wzr);
Stuart Monteithd5c78f42014-06-11 16:44:46 +0100323 MarkPossibleStackOverflowException();
Matteo Franchin43ec8732014-03-31 15:00:14 +0100324 }
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100325 }
326
Andreas Gampef29ecd62014-07-29 00:35:00 -0700327 int spilled_already = 0;
328 if (spill_size > 0) {
329 spilled_already = SpillRegs(rs_sp, core_spill_mask_, fp_spill_mask_, frame_size_);
330 DCHECK(spill_size == spilled_already || frame_size_ == spilled_already);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100331 }
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100332
Andreas Gampef29ecd62014-07-29 00:35:00 -0700333 if (spilled_already != frame_size_) {
334 OpRegImm(kOpSub, rs_sp, frame_size_without_spills);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100335 }
336
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100337 if (!skip_overflow_check) {
Dave Allison648d7112014-07-25 16:15:27 -0700338 if (generate_explicit_stack_overflow_check) {
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100339 class StackOverflowSlowPath: public LIRSlowPath {
340 public:
341 StackOverflowSlowPath(Mir2Lir* m2l, LIR* branch, size_t sp_displace) :
342 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, nullptr),
343 sp_displace_(sp_displace) {
344 }
345 void Compile() OVERRIDE {
346 m2l_->ResetRegPool();
347 m2l_->ResetDefTracking();
348 GenerateTargetLabel(kPseudoThrowTarget);
349 // Unwinds stack.
Zheng Xubaa7c882014-06-30 14:26:50 +0800350 m2l_->OpRegImm(kOpAdd, rs_sp, sp_displace_);
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100351 m2l_->ClobberCallerSave();
352 ThreadOffset<8> func_offset = QUICK_ENTRYPOINT_OFFSET(8, pThrowStackOverflow);
Zheng Xub551fdc2014-07-25 11:49:42 +0800353 m2l_->LockTemp(rs_xIP0);
354 m2l_->LoadWordDisp(rs_xSELF, func_offset.Int32Value(), rs_xIP0);
355 m2l_->NewLIR1(kA64Br1x, rs_xIP0.GetReg());
356 m2l_->FreeTemp(rs_xIP0);
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100357 }
358
359 private:
360 const size_t sp_displace_;
361 };
362
Andreas Gampef29ecd62014-07-29 00:35:00 -0700363 LIR* branch = OpCmpBranch(kCondUlt, rs_sp, rs_xIP1, nullptr);
364 AddSlowPath(new(arena_)StackOverflowSlowPath(this, branch, frame_size_));
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100365 }
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100366 }
367
Matteo Franchin43ec8732014-03-31 15:00:14 +0100368 FlushIns(ArgLocs, rl_method);
369
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100370 FreeTemp(rs_x0);
371 FreeTemp(rs_x1);
372 FreeTemp(rs_x2);
373 FreeTemp(rs_x3);
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100374 FreeTemp(rs_x4);
375 FreeTemp(rs_x5);
376 FreeTemp(rs_x6);
377 FreeTemp(rs_x7);
Zheng Xub551fdc2014-07-25 11:49:42 +0800378 FreeTemp(rs_xIP0);
379 FreeTemp(rs_xIP1);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100380}
381
382void Arm64Mir2Lir::GenExitSequence() {
Matteo Franchin43ec8732014-03-31 15:00:14 +0100383 /*
384 * In the exit path, r0/r1 are live - make sure they aren't
385 * allocated by the register utilities as temps.
386 */
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100387 LockTemp(rs_x0);
388 LockTemp(rs_x1);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100389
390 NewLIR0(kPseudoMethodExit);
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100391
Andreas Gampef29ecd62014-07-29 00:35:00 -0700392 UnspillRegs(rs_sp, core_spill_mask_, fp_spill_mask_, frame_size_);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100393
buzbeeb5860fb2014-06-21 15:31:01 -0700394 // Finally return.
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100395 NewLIR0(kA64Ret);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100396}
397
398void Arm64Mir2Lir::GenSpecialExitSequence() {
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100399 NewLIR0(kA64Ret);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100400}
401
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +0100402static bool Arm64UseRelativeCall(CompilationUnit* cu, const MethodReference& target_method) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700403 UNUSED(cu, target_method);
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +0100404 // Always emit relative calls.
405 return true;
406}
407
408/*
409 * Bit of a hack here - in the absence of a real scheduling pass,
410 * emit the next instruction in static & direct invoke sequences.
411 */
412static int Arm64NextSDCallInsn(CompilationUnit* cu, CallInfo* info,
413 int state, const MethodReference& target_method,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700414 uint32_t unused_idx,
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +0100415 uintptr_t direct_code, uintptr_t direct_method,
416 InvokeType type) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700417 UNUSED(info, unused_idx);
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +0100418 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
419 if (direct_code != 0 && direct_method != 0) {
420 switch (state) {
421 case 0: // Get the current Method* [sets kArg0]
422 if (direct_code != static_cast<uintptr_t>(-1)) {
423 cg->LoadConstant(cg->TargetPtrReg(kInvokeTgt), direct_code);
424 } else if (Arm64UseRelativeCall(cu, target_method)) {
425 // Defer to linker patch.
426 } else {
427 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
428 }
429 if (direct_method != static_cast<uintptr_t>(-1)) {
430 cg->LoadConstant(cg->TargetReg(kArg0, kRef), direct_method);
431 } else {
432 cg->LoadMethodAddress(target_method, type, kArg0);
433 }
434 break;
435 default:
436 return -1;
437 }
438 } else {
439 RegStorage arg0_ref = cg->TargetReg(kArg0, kRef);
440 switch (state) {
441 case 0: // Get the current Method* [sets kArg0]
442 // TUNING: we can save a reg copy if Method* has been promoted.
443 cg->LoadCurrMethodDirect(arg0_ref);
444 break;
445 case 1: // Get method->dex_cache_resolved_methods_
446 cg->LoadRefDisp(arg0_ref,
447 mirror::ArtMethod::DexCacheResolvedMethodsOffset().Int32Value(),
448 arg0_ref,
449 kNotVolatile);
450 // Set up direct code if known.
451 if (direct_code != 0) {
452 if (direct_code != static_cast<uintptr_t>(-1)) {
453 cg->LoadConstant(cg->TargetPtrReg(kInvokeTgt), direct_code);
454 } else if (Arm64UseRelativeCall(cu, target_method)) {
455 // Defer to linker patch.
456 } else {
457 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
458 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
459 }
460 }
461 break;
462 case 2: // Grab target method*
463 CHECK_EQ(cu->dex_file, target_method.dex_file);
464 cg->LoadRefDisp(arg0_ref,
465 mirror::ObjectArray<mirror::Object>::OffsetOfElement(
466 target_method.dex_method_index).Int32Value(),
467 arg0_ref,
468 kNotVolatile);
469 break;
470 case 3: // Grab the code from the method*
471 if (direct_code == 0) {
472 // kInvokeTgt := arg0_ref->entrypoint
473 cg->LoadWordDisp(arg0_ref,
Mathieu Chartier2d721012014-11-10 11:08:06 -0800474 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset(
475 kArm64PointerSize).Int32Value(), cg->TargetPtrReg(kInvokeTgt));
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +0100476 }
477 break;
478 default:
479 return -1;
480 }
481 }
482 return state + 1;
483}
484
485NextCallInsn Arm64Mir2Lir::GetNextSDCallInsn() {
486 return Arm64NextSDCallInsn;
487}
488
489LIR* Arm64Mir2Lir::CallWithLinkerFixup(const MethodReference& target_method, InvokeType type) {
490 // For ARM64, just generate a relative BL instruction that will be filled in at 'link time'.
491 // If the target turns out to be too far, the linker will generate a thunk for dispatch.
492 int target_method_idx = target_method.dex_method_index;
493 const DexFile* target_dex_file = target_method.dex_file;
494
495 // Generate the call instruction and save index, dex_file, and type.
496 // NOTE: Method deduplication takes linker patches into account, so we can just pass 0
497 // as a placeholder for the offset.
498 LIR* call = RawLIR(current_dalvik_offset_, kA64Bl1t, 0,
499 target_method_idx, WrapPointer(const_cast<DexFile*>(target_dex_file)), type);
500 AppendLIR(call);
501 call_method_insns_.push_back(call);
502 return call;
503}
504
505LIR* Arm64Mir2Lir::GenCallInsn(const MirMethodLoweringInfo& method_info) {
506 LIR* call_insn;
507 if (method_info.FastPath() && Arm64UseRelativeCall(cu_, method_info.GetTargetMethod()) &&
508 (method_info.GetSharpType() == kDirect || method_info.GetSharpType() == kStatic) &&
509 method_info.DirectCode() == static_cast<uintptr_t>(-1)) {
510 call_insn = CallWithLinkerFixup(method_info.GetTargetMethod(), method_info.GetSharpType());
511 } else {
512 call_insn = OpReg(kOpBlx, TargetPtrReg(kInvokeTgt));
513 }
514 return call_insn;
515}
516
Matteo Franchin43ec8732014-03-31 15:00:14 +0100517} // namespace art