Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 17 | #ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
| 18 | #define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 19 | |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 20 | #include <vector> |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 21 | |
| 22 | #include "base/arena_containers.h" |
Vladimir Marko | 80afd02 | 2015-05-19 18:08:00 +0100 | [diff] [blame] | 23 | #include "base/bit_utils.h" |
Elliott Hughes | 7616005 | 2012-12-12 16:31:20 -0800 | [diff] [blame] | 24 | #include "base/macros.h" |
Elliott Hughes | 0f3c553 | 2012-03-30 14:51:51 -0700 | [diff] [blame] | 25 | #include "constants_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 26 | #include "globals.h" |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 27 | #include "managed_register_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 28 | #include "offsets.h" |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 29 | #include "utils/array_ref.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 30 | #include "utils/assembler.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 31 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 32 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 33 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 34 | |
Ian Rogers | cf7f191 | 2014-10-22 22:06:39 -0700 | [diff] [blame] | 35 | class Immediate : public ValueObject { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 36 | public: |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 37 | explicit Immediate(int32_t value_in) : value_(value_in) {} |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 38 | |
| 39 | int32_t value() const { return value_; } |
| 40 | |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 41 | bool is_int8() const { return IsInt<8>(value_); } |
| 42 | bool is_uint8() const { return IsUint<8>(value_); } |
| 43 | bool is_int16() const { return IsInt<16>(value_); } |
| 44 | bool is_uint16() const { return IsUint<16>(value_); } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 45 | |
| 46 | private: |
| 47 | const int32_t value_; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 48 | }; |
| 49 | |
| 50 | |
Ian Rogers | cf7f191 | 2014-10-22 22:06:39 -0700 | [diff] [blame] | 51 | class Operand : public ValueObject { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 52 | public: |
| 53 | uint8_t mod() const { |
| 54 | return (encoding_at(0) >> 6) & 3; |
| 55 | } |
| 56 | |
| 57 | Register rm() const { |
| 58 | return static_cast<Register>(encoding_at(0) & 7); |
| 59 | } |
| 60 | |
| 61 | ScaleFactor scale() const { |
| 62 | return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3); |
| 63 | } |
| 64 | |
| 65 | Register index() const { |
| 66 | return static_cast<Register>((encoding_at(1) >> 3) & 7); |
| 67 | } |
| 68 | |
| 69 | Register base() const { |
| 70 | return static_cast<Register>(encoding_at(1) & 7); |
| 71 | } |
| 72 | |
| 73 | int8_t disp8() const { |
| 74 | CHECK_GE(length_, 2); |
| 75 | return static_cast<int8_t>(encoding_[length_ - 1]); |
| 76 | } |
| 77 | |
| 78 | int32_t disp32() const { |
| 79 | CHECK_GE(length_, 5); |
| 80 | int32_t value; |
| 81 | memcpy(&value, &encoding_[length_ - 4], sizeof(value)); |
| 82 | return value; |
| 83 | } |
| 84 | |
| 85 | bool IsRegister(Register reg) const { |
| 86 | return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only. |
| 87 | && ((encoding_[0] & 0x07) == reg); // Register codes match. |
| 88 | } |
| 89 | |
| 90 | protected: |
| 91 | // Operand can be sub classed (e.g: Address). |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 92 | Operand() : length_(0), fixup_(nullptr) { } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 93 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 94 | void SetModRM(int mod_in, Register rm_in) { |
| 95 | CHECK_EQ(mod_in & ~3, 0); |
| 96 | encoding_[0] = (mod_in << 6) | rm_in; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 97 | length_ = 1; |
| 98 | } |
| 99 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 100 | void SetSIB(ScaleFactor scale_in, Register index_in, Register base_in) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 101 | CHECK_EQ(length_, 1); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 102 | CHECK_EQ(scale_in & ~3, 0); |
| 103 | encoding_[1] = (scale_in << 6) | (index_in << 3) | base_in; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 104 | length_ = 2; |
| 105 | } |
| 106 | |
| 107 | void SetDisp8(int8_t disp) { |
| 108 | CHECK(length_ == 1 || length_ == 2); |
| 109 | encoding_[length_++] = static_cast<uint8_t>(disp); |
| 110 | } |
| 111 | |
| 112 | void SetDisp32(int32_t disp) { |
| 113 | CHECK(length_ == 1 || length_ == 2); |
| 114 | int disp_size = sizeof(disp); |
| 115 | memmove(&encoding_[length_], &disp, disp_size); |
| 116 | length_ += disp_size; |
| 117 | } |
| 118 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 119 | AssemblerFixup* GetFixup() const { |
| 120 | return fixup_; |
| 121 | } |
| 122 | |
| 123 | void SetFixup(AssemblerFixup* fixup) { |
| 124 | fixup_ = fixup; |
| 125 | } |
| 126 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 127 | private: |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 128 | uint8_t length_; |
| 129 | uint8_t encoding_[6]; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 130 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 131 | // A fixup can be associated with the operand, in order to be applied after the |
| 132 | // code has been generated. This is used for constant area fixups. |
| 133 | AssemblerFixup* fixup_; |
| 134 | |
| 135 | explicit Operand(Register reg) : fixup_(nullptr) { SetModRM(3, reg); } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 136 | |
| 137 | // Get the operand encoding byte at the given index. |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 138 | uint8_t encoding_at(int index_in) const { |
| 139 | CHECK_GE(index_in, 0); |
| 140 | CHECK_LT(index_in, length_); |
| 141 | return encoding_[index_in]; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 142 | } |
| 143 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 144 | friend class X86Assembler; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 145 | }; |
| 146 | |
| 147 | |
| 148 | class Address : public Operand { |
| 149 | public: |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 150 | Address(Register base_in, int32_t disp) { |
| 151 | Init(base_in, disp); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 152 | } |
| 153 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 154 | Address(Register base_in, int32_t disp, AssemblerFixup *fixup) { |
| 155 | Init(base_in, disp); |
| 156 | SetFixup(fixup); |
| 157 | } |
| 158 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 159 | Address(Register base_in, Offset disp) { |
| 160 | Init(base_in, disp.Int32Value()); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 161 | } |
| 162 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 163 | Address(Register base_in, FrameOffset disp) { |
| 164 | CHECK_EQ(base_in, ESP); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 165 | Init(ESP, disp.Int32Value()); |
| 166 | } |
| 167 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 168 | Address(Register base_in, MemberOffset disp) { |
| 169 | Init(base_in, disp.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 170 | } |
| 171 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 172 | Address(Register index_in, ScaleFactor scale_in, int32_t disp) { |
| 173 | CHECK_NE(index_in, ESP); // Illegal addressing mode. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 174 | SetModRM(0, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 175 | SetSIB(scale_in, index_in, EBP); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 176 | SetDisp32(disp); |
| 177 | } |
| 178 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 179 | Address(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) { |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 180 | Init(base_in, index_in, scale_in, disp); |
| 181 | } |
| 182 | |
| 183 | Address(Register base_in, |
| 184 | Register index_in, |
| 185 | ScaleFactor scale_in, |
| 186 | int32_t disp, AssemblerFixup *fixup) { |
| 187 | Init(base_in, index_in, scale_in, disp); |
| 188 | SetFixup(fixup); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 189 | } |
| 190 | |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 191 | static Address Absolute(uintptr_t addr) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 192 | Address result; |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 193 | result.SetModRM(0, EBP); |
| 194 | result.SetDisp32(addr); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 195 | return result; |
| 196 | } |
| 197 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 198 | static Address Absolute(ThreadOffset<4> addr) { |
| 199 | return Absolute(addr.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 200 | } |
| 201 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 202 | private: |
| 203 | Address() {} |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 204 | |
| 205 | void Init(Register base_in, int32_t disp) { |
| 206 | if (disp == 0 && base_in != EBP) { |
| 207 | SetModRM(0, base_in); |
| 208 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
| 209 | } else if (disp >= -128 && disp <= 127) { |
| 210 | SetModRM(1, base_in); |
| 211 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
| 212 | SetDisp8(disp); |
| 213 | } else { |
| 214 | SetModRM(2, base_in); |
| 215 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
| 216 | SetDisp32(disp); |
| 217 | } |
| 218 | } |
| 219 | |
| 220 | void Init(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) { |
| 221 | CHECK_NE(index_in, ESP); // Illegal addressing mode. |
| 222 | if (disp == 0 && base_in != EBP) { |
| 223 | SetModRM(0, ESP); |
| 224 | SetSIB(scale_in, index_in, base_in); |
| 225 | } else if (disp >= -128 && disp <= 127) { |
| 226 | SetModRM(1, ESP); |
| 227 | SetSIB(scale_in, index_in, base_in); |
| 228 | SetDisp8(disp); |
| 229 | } else { |
| 230 | SetModRM(2, ESP); |
| 231 | SetSIB(scale_in, index_in, base_in); |
| 232 | SetDisp32(disp); |
| 233 | } |
| 234 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 235 | }; |
| 236 | |
| 237 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 238 | // This is equivalent to the Label class, used in a slightly different context. We |
| 239 | // inherit the functionality of the Label class, but prevent unintended |
| 240 | // derived-to-base conversions by making the base class private. |
| 241 | class NearLabel : private Label { |
| 242 | public: |
| 243 | NearLabel() : Label() {} |
| 244 | |
| 245 | // Expose the Label routines that we need. |
| 246 | using Label::Position; |
| 247 | using Label::LinkPosition; |
| 248 | using Label::IsBound; |
| 249 | using Label::IsUnused; |
| 250 | using Label::IsLinked; |
| 251 | |
| 252 | private: |
| 253 | using Label::BindTo; |
| 254 | using Label::LinkTo; |
| 255 | |
| 256 | friend class x86::X86Assembler; |
| 257 | |
| 258 | DISALLOW_COPY_AND_ASSIGN(NearLabel); |
| 259 | }; |
| 260 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 261 | /** |
| 262 | * Class to handle constant area values. |
| 263 | */ |
| 264 | class ConstantArea { |
| 265 | public: |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 266 | explicit ConstantArea(ArenaAllocator* arena) : buffer_(arena->Adapter(kArenaAllocAssembler)) {} |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 267 | |
| 268 | // Add a double to the constant area, returning the offset into |
| 269 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 270 | size_t AddDouble(double v); |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 271 | |
| 272 | // Add a float to the constant area, returning the offset into |
| 273 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 274 | size_t AddFloat(float v); |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 275 | |
| 276 | // Add an int32_t to the constant area, returning the offset into |
| 277 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 278 | size_t AddInt32(int32_t v); |
| 279 | |
| 280 | // Add an int32_t to the end of the constant area, returning the offset into |
| 281 | // the constant area where the literal resides. |
| 282 | size_t AppendInt32(int32_t v); |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 283 | |
| 284 | // Add an int64_t to the constant area, returning the offset into |
| 285 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 286 | size_t AddInt64(int64_t v); |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 287 | |
| 288 | bool IsEmpty() const { |
| 289 | return buffer_.size() == 0; |
| 290 | } |
| 291 | |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 292 | size_t GetSize() const { |
| 293 | return buffer_.size() * elem_size_; |
| 294 | } |
| 295 | |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 296 | ArrayRef<const int32_t> GetBuffer() const { |
| 297 | return ArrayRef<const int32_t>(buffer_); |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 298 | } |
| 299 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 300 | private: |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 301 | static constexpr size_t elem_size_ = sizeof(int32_t); |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 302 | ArenaVector<int32_t> buffer_; |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 303 | }; |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 304 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 305 | class X86Assembler FINAL : public Assembler { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 306 | public: |
Vladimir Marko | 93205e3 | 2016-04-13 11:59:46 +0100 | [diff] [blame] | 307 | explicit X86Assembler(ArenaAllocator* arena) : Assembler(arena), constant_area_(arena) {} |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 308 | virtual ~X86Assembler() {} |
buzbee | c143c55 | 2011-08-20 17:38:58 -0700 | [diff] [blame] | 309 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 310 | /* |
| 311 | * Emit Machine Instructions. |
| 312 | */ |
| 313 | void call(Register reg); |
| 314 | void call(const Address& address); |
| 315 | void call(Label* label); |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 316 | void call(const ExternalLabel& label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 317 | |
| 318 | void pushl(Register reg); |
| 319 | void pushl(const Address& address); |
| 320 | void pushl(const Immediate& imm); |
| 321 | |
| 322 | void popl(Register reg); |
| 323 | void popl(const Address& address); |
| 324 | |
| 325 | void movl(Register dst, const Immediate& src); |
| 326 | void movl(Register dst, Register src); |
| 327 | |
| 328 | void movl(Register dst, const Address& src); |
| 329 | void movl(const Address& dst, Register src); |
| 330 | void movl(const Address& dst, const Immediate& imm); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 331 | void movl(const Address& dst, Label* lbl); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 332 | |
Mark Mendell | 7a08fb5 | 2015-07-15 14:09:35 -0400 | [diff] [blame] | 333 | void movntl(const Address& dst, Register src); |
| 334 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 335 | void bswapl(Register dst); |
Aart Bik | c39dac1 | 2016-01-21 08:59:48 -0800 | [diff] [blame] | 336 | |
Mark Mendell | bcee092 | 2015-09-15 21:45:01 -0400 | [diff] [blame] | 337 | void bsfl(Register dst, Register src); |
| 338 | void bsfl(Register dst, const Address& src); |
Mark Mendell | 8ae3ffb | 2015-08-12 21:16:41 -0400 | [diff] [blame] | 339 | void bsrl(Register dst, Register src); |
| 340 | void bsrl(Register dst, const Address& src); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 341 | |
Aart Bik | c39dac1 | 2016-01-21 08:59:48 -0800 | [diff] [blame] | 342 | void popcntl(Register dst, Register src); |
| 343 | void popcntl(Register dst, const Address& src); |
| 344 | |
Mark Mendell | bcee092 | 2015-09-15 21:45:01 -0400 | [diff] [blame] | 345 | void rorl(Register reg, const Immediate& imm); |
| 346 | void rorl(Register operand, Register shifter); |
| 347 | void roll(Register reg, const Immediate& imm); |
| 348 | void roll(Register operand, Register shifter); |
| 349 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 350 | void movzxb(Register dst, ByteRegister src); |
| 351 | void movzxb(Register dst, const Address& src); |
| 352 | void movsxb(Register dst, ByteRegister src); |
| 353 | void movsxb(Register dst, const Address& src); |
| 354 | void movb(Register dst, const Address& src); |
| 355 | void movb(const Address& dst, ByteRegister src); |
| 356 | void movb(const Address& dst, const Immediate& imm); |
| 357 | |
| 358 | void movzxw(Register dst, Register src); |
| 359 | void movzxw(Register dst, const Address& src); |
| 360 | void movsxw(Register dst, Register src); |
| 361 | void movsxw(Register dst, const Address& src); |
| 362 | void movw(Register dst, const Address& src); |
| 363 | void movw(const Address& dst, Register src); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 364 | void movw(const Address& dst, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 365 | |
| 366 | void leal(Register dst, const Address& src); |
| 367 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 368 | void cmovl(Condition condition, Register dst, Register src); |
Mark Mendell | abdac47 | 2016-02-12 13:49:03 -0500 | [diff] [blame] | 369 | void cmovl(Condition condition, Register dst, const Address& src); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 370 | |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 371 | void setb(Condition condition, Register dst); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 372 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 373 | void movaps(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 374 | void movss(XmmRegister dst, const Address& src); |
| 375 | void movss(const Address& dst, XmmRegister src); |
| 376 | void movss(XmmRegister dst, XmmRegister src); |
| 377 | |
| 378 | void movd(XmmRegister dst, Register src); |
| 379 | void movd(Register dst, XmmRegister src); |
| 380 | |
| 381 | void addss(XmmRegister dst, XmmRegister src); |
| 382 | void addss(XmmRegister dst, const Address& src); |
| 383 | void subss(XmmRegister dst, XmmRegister src); |
| 384 | void subss(XmmRegister dst, const Address& src); |
| 385 | void mulss(XmmRegister dst, XmmRegister src); |
| 386 | void mulss(XmmRegister dst, const Address& src); |
| 387 | void divss(XmmRegister dst, XmmRegister src); |
| 388 | void divss(XmmRegister dst, const Address& src); |
| 389 | |
| 390 | void movsd(XmmRegister dst, const Address& src); |
| 391 | void movsd(const Address& dst, XmmRegister src); |
| 392 | void movsd(XmmRegister dst, XmmRegister src); |
| 393 | |
Calin Juravle | 52c4896 | 2014-12-16 17:02:57 +0000 | [diff] [blame] | 394 | void psrlq(XmmRegister reg, const Immediate& shift_count); |
| 395 | void punpckldq(XmmRegister dst, XmmRegister src); |
| 396 | |
Nicolas Geoffray | 234d69d | 2015-03-09 10:28:50 +0000 | [diff] [blame] | 397 | void movhpd(XmmRegister dst, const Address& src); |
| 398 | void movhpd(const Address& dst, XmmRegister src); |
| 399 | |
| 400 | void psrldq(XmmRegister reg, const Immediate& shift_count); |
| 401 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 402 | void addsd(XmmRegister dst, XmmRegister src); |
| 403 | void addsd(XmmRegister dst, const Address& src); |
| 404 | void subsd(XmmRegister dst, XmmRegister src); |
| 405 | void subsd(XmmRegister dst, const Address& src); |
| 406 | void mulsd(XmmRegister dst, XmmRegister src); |
| 407 | void mulsd(XmmRegister dst, const Address& src); |
| 408 | void divsd(XmmRegister dst, XmmRegister src); |
| 409 | void divsd(XmmRegister dst, const Address& src); |
| 410 | |
| 411 | void cvtsi2ss(XmmRegister dst, Register src); |
| 412 | void cvtsi2sd(XmmRegister dst, Register src); |
| 413 | |
| 414 | void cvtss2si(Register dst, XmmRegister src); |
| 415 | void cvtss2sd(XmmRegister dst, XmmRegister src); |
| 416 | |
| 417 | void cvtsd2si(Register dst, XmmRegister src); |
| 418 | void cvtsd2ss(XmmRegister dst, XmmRegister src); |
| 419 | |
| 420 | void cvttss2si(Register dst, XmmRegister src); |
| 421 | void cvttsd2si(Register dst, XmmRegister src); |
| 422 | |
| 423 | void cvtdq2pd(XmmRegister dst, XmmRegister src); |
| 424 | |
| 425 | void comiss(XmmRegister a, XmmRegister b); |
| 426 | void comisd(XmmRegister a, XmmRegister b); |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 427 | void ucomiss(XmmRegister a, XmmRegister b); |
Mark Mendell | 9f51f26 | 2015-10-30 09:21:37 -0400 | [diff] [blame] | 428 | void ucomiss(XmmRegister a, const Address& b); |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 429 | void ucomisd(XmmRegister a, XmmRegister b); |
Mark Mendell | 9f51f26 | 2015-10-30 09:21:37 -0400 | [diff] [blame] | 430 | void ucomisd(XmmRegister a, const Address& b); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 431 | |
Mark Mendell | fb8d279 | 2015-03-31 22:16:59 -0400 | [diff] [blame] | 432 | void roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm); |
| 433 | void roundss(XmmRegister dst, XmmRegister src, const Immediate& imm); |
| 434 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 435 | void sqrtsd(XmmRegister dst, XmmRegister src); |
| 436 | void sqrtss(XmmRegister dst, XmmRegister src); |
| 437 | |
| 438 | void xorpd(XmmRegister dst, const Address& src); |
| 439 | void xorpd(XmmRegister dst, XmmRegister src); |
| 440 | void xorps(XmmRegister dst, const Address& src); |
| 441 | void xorps(XmmRegister dst, XmmRegister src); |
| 442 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 443 | void andpd(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 444 | void andpd(XmmRegister dst, const Address& src); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 445 | void andps(XmmRegister dst, XmmRegister src); |
| 446 | void andps(XmmRegister dst, const Address& src); |
| 447 | |
| 448 | void orpd(XmmRegister dst, XmmRegister src); |
| 449 | void orps(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 450 | |
| 451 | void flds(const Address& src); |
| 452 | void fstps(const Address& dst); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 453 | void fsts(const Address& dst); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 454 | |
| 455 | void fldl(const Address& src); |
| 456 | void fstpl(const Address& dst); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 457 | void fstl(const Address& dst); |
| 458 | |
| 459 | void fstsw(); |
| 460 | |
| 461 | void fucompp(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 462 | |
| 463 | void fnstcw(const Address& dst); |
| 464 | void fldcw(const Address& src); |
| 465 | |
| 466 | void fistpl(const Address& dst); |
| 467 | void fistps(const Address& dst); |
| 468 | void fildl(const Address& src); |
Roland Levillain | 0a18601 | 2015-04-13 17:00:20 +0100 | [diff] [blame] | 469 | void filds(const Address& src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 470 | |
| 471 | void fincstp(); |
| 472 | void ffree(const Immediate& index); |
| 473 | |
| 474 | void fsin(); |
| 475 | void fcos(); |
| 476 | void fptan(); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 477 | void fprem(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 478 | |
| 479 | void xchgl(Register dst, Register src); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 480 | void xchgl(Register reg, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 481 | |
Serguei Katkov | 3b62593 | 2016-05-06 10:24:17 +0600 | [diff] [blame] | 482 | void cmpb(const Address& address, const Immediate& imm); |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 483 | void cmpw(const Address& address, const Immediate& imm); |
| 484 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 485 | void cmpl(Register reg, const Immediate& imm); |
| 486 | void cmpl(Register reg0, Register reg1); |
| 487 | void cmpl(Register reg, const Address& address); |
| 488 | |
| 489 | void cmpl(const Address& address, Register reg); |
| 490 | void cmpl(const Address& address, const Immediate& imm); |
| 491 | |
| 492 | void testl(Register reg1, Register reg2); |
| 493 | void testl(Register reg, const Immediate& imm); |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 494 | void testl(Register reg1, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 495 | |
| 496 | void andl(Register dst, const Immediate& imm); |
| 497 | void andl(Register dst, Register src); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 498 | void andl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 499 | |
| 500 | void orl(Register dst, const Immediate& imm); |
| 501 | void orl(Register dst, Register src); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 502 | void orl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 503 | |
| 504 | void xorl(Register dst, Register src); |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 505 | void xorl(Register dst, const Immediate& imm); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 506 | void xorl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 507 | |
| 508 | void addl(Register dst, Register src); |
| 509 | void addl(Register reg, const Immediate& imm); |
| 510 | void addl(Register reg, const Address& address); |
| 511 | |
| 512 | void addl(const Address& address, Register reg); |
| 513 | void addl(const Address& address, const Immediate& imm); |
| 514 | |
| 515 | void adcl(Register dst, Register src); |
| 516 | void adcl(Register reg, const Immediate& imm); |
| 517 | void adcl(Register dst, const Address& address); |
| 518 | |
| 519 | void subl(Register dst, Register src); |
| 520 | void subl(Register reg, const Immediate& imm); |
| 521 | void subl(Register reg, const Address& address); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 522 | void subl(const Address& address, Register src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 523 | |
| 524 | void cdq(); |
| 525 | |
| 526 | void idivl(Register reg); |
| 527 | |
| 528 | void imull(Register dst, Register src); |
| 529 | void imull(Register reg, const Immediate& imm); |
Mark Mendell | 4a2aa4a | 2015-07-27 16:13:10 -0400 | [diff] [blame] | 530 | void imull(Register dst, Register src, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 531 | void imull(Register reg, const Address& address); |
| 532 | |
| 533 | void imull(Register reg); |
| 534 | void imull(const Address& address); |
| 535 | |
| 536 | void mull(Register reg); |
| 537 | void mull(const Address& address); |
| 538 | |
| 539 | void sbbl(Register dst, Register src); |
| 540 | void sbbl(Register reg, const Immediate& imm); |
| 541 | void sbbl(Register reg, const Address& address); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 542 | void sbbl(const Address& address, Register src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 543 | |
| 544 | void incl(Register reg); |
| 545 | void incl(const Address& address); |
| 546 | |
| 547 | void decl(Register reg); |
| 548 | void decl(const Address& address); |
| 549 | |
| 550 | void shll(Register reg, const Immediate& imm); |
| 551 | void shll(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 552 | void shll(const Address& address, const Immediate& imm); |
| 553 | void shll(const Address& address, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 554 | void shrl(Register reg, const Immediate& imm); |
| 555 | void shrl(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 556 | void shrl(const Address& address, const Immediate& imm); |
| 557 | void shrl(const Address& address, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 558 | void sarl(Register reg, const Immediate& imm); |
| 559 | void sarl(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 560 | void sarl(const Address& address, const Immediate& imm); |
| 561 | void sarl(const Address& address, Register shifter); |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 562 | void shld(Register dst, Register src, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 563 | void shld(Register dst, Register src, const Immediate& imm); |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 564 | void shrd(Register dst, Register src, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 565 | void shrd(Register dst, Register src, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 566 | |
| 567 | void negl(Register reg); |
| 568 | void notl(Register reg); |
| 569 | |
| 570 | void enter(const Immediate& imm); |
| 571 | void leave(); |
| 572 | |
| 573 | void ret(); |
| 574 | void ret(const Immediate& imm); |
| 575 | |
| 576 | void nop(); |
| 577 | void int3(); |
| 578 | void hlt(); |
| 579 | |
| 580 | void j(Condition condition, Label* label); |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 581 | void j(Condition condition, NearLabel* label); |
| 582 | void jecxz(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 583 | |
| 584 | void jmp(Register reg); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 585 | void jmp(const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 586 | void jmp(Label* label); |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 587 | void jmp(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 588 | |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 589 | void repne_scasw(); |
agicsaki | 71311f8 | 2015-07-27 11:34:13 -0700 | [diff] [blame] | 590 | void repe_cmpsw(); |
agicsaki | 970abfb | 2015-07-31 10:31:14 -0700 | [diff] [blame] | 591 | void repe_cmpsl(); |
Mark Mendell | b9c4bbe | 2015-07-01 14:26:52 -0400 | [diff] [blame] | 592 | void rep_movsw(); |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 593 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 594 | X86Assembler* lock(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 595 | void cmpxchgl(const Address& address, Register reg); |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 596 | void cmpxchg8b(const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 597 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 598 | void mfence(); |
| 599 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 600 | X86Assembler* fs(); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 601 | X86Assembler* gs(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 602 | |
| 603 | // |
| 604 | // Macros for High-level operations. |
| 605 | // |
| 606 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 607 | void AddImmediate(Register reg, const Immediate& imm); |
| 608 | |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 609 | void LoadLongConstant(XmmRegister dst, int64_t value); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 610 | void LoadDoubleConstant(XmmRegister dst, double value); |
| 611 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 612 | void LockCmpxchgl(const Address& address, Register reg) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 613 | lock()->cmpxchgl(address, reg); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 614 | } |
| 615 | |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 616 | void LockCmpxchg8b(const Address& address) { |
| 617 | lock()->cmpxchg8b(address); |
| 618 | } |
| 619 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 620 | // |
| 621 | // Misc. functionality |
| 622 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 623 | int PreferredLoopAlignment() { return 16; } |
| 624 | void Align(int alignment, int offset); |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 625 | void Bind(Label* label) OVERRIDE; |
| 626 | void Jump(Label* label) OVERRIDE { |
| 627 | jmp(label); |
| 628 | } |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 629 | void Bind(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 630 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 631 | // |
| 632 | // Overridden common assembler high-level functionality |
| 633 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 634 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 635 | // Emit code that will create an activation on the stack |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 636 | void BuildFrame(size_t frame_size, |
| 637 | ManagedRegister method_reg, |
| 638 | ArrayRef<const ManagedRegister> callee_save_regs, |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 639 | const ManagedRegisterEntrySpills& entry_spills) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 640 | |
| 641 | // Emit code that will remove an activation from the stack |
Vladimir Marko | 3224838 | 2016-05-19 10:37:24 +0100 | [diff] [blame] | 642 | void RemoveFrame(size_t frame_size, ArrayRef<const ManagedRegister> callee_save_regs) |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 643 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 644 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 645 | void IncreaseFrameSize(size_t adjust) OVERRIDE; |
| 646 | void DecreaseFrameSize(size_t adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 647 | |
| 648 | // Store routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 649 | void Store(FrameOffset offs, ManagedRegister src, size_t size) OVERRIDE; |
| 650 | void StoreRef(FrameOffset dest, ManagedRegister src) OVERRIDE; |
| 651 | void StoreRawPtr(FrameOffset dest, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 652 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 653 | void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 654 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 655 | void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister scratch) |
| 656 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 657 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 658 | void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, |
| 659 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 660 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 661 | void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 662 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 663 | void StoreSpanning(FrameOffset dest, ManagedRegister src, FrameOffset in_off, |
| 664 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 665 | |
| 666 | // Load routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 667 | void Load(ManagedRegister dest, FrameOffset src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 668 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 669 | void LoadFromThread32(ManagedRegister dest, ThreadOffset<4> src, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 670 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 671 | void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 672 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 673 | void LoadRef(ManagedRegister dest, ManagedRegister base, MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 674 | bool unpoison_reference) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 675 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 676 | void LoadRawPtr(ManagedRegister dest, ManagedRegister base, Offset offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 677 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 678 | void LoadRawPtrFromThread32(ManagedRegister dest, ThreadOffset<4> offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 679 | |
| 680 | // Copying routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 681 | void Move(ManagedRegister dest, ManagedRegister src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 682 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 683 | void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs, |
| 684 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 685 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 686 | void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, ManagedRegister scratch) |
| 687 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 688 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 689 | void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 690 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 691 | void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 692 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 693 | void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister scratch, |
| 694 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 695 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 696 | void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, ManagedRegister scratch, |
| 697 | size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 698 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 699 | void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister scratch, |
| 700 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 701 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 702 | void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset, |
| 703 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 704 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 705 | void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 706 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 707 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 708 | void MemoryBarrier(ManagedRegister) OVERRIDE; |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 709 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 710 | // Sign extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 711 | void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 712 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 713 | // Zero extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 714 | void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 715 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 716 | // Exploit fast access in managed code to Thread::Current() |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 717 | void GetCurrentThread(ManagedRegister tr) OVERRIDE; |
| 718 | void GetCurrentThread(FrameOffset dest_offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 719 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 720 | // Set up out_reg to hold a Object** into the handle scope, or to be null if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 721 | // value is null and null_allowed. in_reg holds a possibly stale reference |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 722 | // that can be used to avoid loading the handle scope entry to see if the value is |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 723 | // null. |
| 724 | void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset, |
| 725 | ManagedRegister in_reg, bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 726 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 727 | // Set up out_off to hold a Object** into the handle scope, or to be null if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 728 | // value is null and null_allowed. |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 729 | void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset, |
| 730 | ManagedRegister scratch, bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 731 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 732 | // src holds a handle scope entry (Object**) load this into dst |
| 733 | void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 734 | |
| 735 | // Heap::VerifyObject on src. In some cases (such as a reference to this) we |
| 736 | // know that src may not be null. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 737 | void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE; |
| 738 | void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 739 | |
| 740 | // Call to address held at [base+offset] |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 741 | void Call(ManagedRegister base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 742 | void Call(FrameOffset base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 743 | void CallFromThread32(ThreadOffset<4> offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 744 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 745 | // Generate code to check if Thread::Current()->exception_ is non-null |
| 746 | // and branch to a ExceptionSlowPath if it is. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 747 | void ExceptionPoll(ManagedRegister scratch, size_t stack_adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 748 | |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 749 | // |
| 750 | // Heap poisoning. |
| 751 | // |
| 752 | |
| 753 | // Poison a heap reference contained in `reg`. |
| 754 | void PoisonHeapReference(Register reg) { negl(reg); } |
| 755 | // Unpoison a heap reference contained in `reg`. |
| 756 | void UnpoisonHeapReference(Register reg) { negl(reg); } |
| 757 | // Unpoison a heap reference contained in `reg` if heap poisoning is enabled. |
| 758 | void MaybeUnpoisonHeapReference(Register reg) { |
| 759 | if (kPoisonHeapReferences) { |
| 760 | UnpoisonHeapReference(reg); |
| 761 | } |
| 762 | } |
| 763 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 764 | // Add a double to the constant area, returning the offset into |
| 765 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 766 | size_t AddDouble(double v) { return constant_area_.AddDouble(v); } |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 767 | |
| 768 | // Add a float to the constant area, returning the offset into |
| 769 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 770 | size_t AddFloat(float v) { return constant_area_.AddFloat(v); } |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 771 | |
| 772 | // Add an int32_t to the constant area, returning the offset into |
| 773 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 774 | size_t AddInt32(int32_t v) { |
| 775 | return constant_area_.AddInt32(v); |
| 776 | } |
| 777 | |
| 778 | // Add an int32_t to the end of the constant area, returning the offset into |
| 779 | // the constant area where the literal resides. |
| 780 | size_t AppendInt32(int32_t v) { |
| 781 | return constant_area_.AppendInt32(v); |
| 782 | } |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 783 | |
| 784 | // Add an int64_t to the constant area, returning the offset into |
| 785 | // the constant area where the literal resides. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 786 | size_t AddInt64(int64_t v) { return constant_area_.AddInt64(v); } |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 787 | |
| 788 | // Add the contents of the constant area to the assembler buffer. |
| 789 | void AddConstantArea(); |
| 790 | |
| 791 | // Is the constant area empty? Return true if there are no literals in the constant area. |
| 792 | bool IsConstantAreaEmpty() const { return constant_area_.IsEmpty(); } |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 793 | |
| 794 | // Return the current size of the constant area. |
| 795 | size_t ConstantAreaSize() const { return constant_area_.GetSize(); } |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 796 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 797 | private: |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 798 | inline void EmitUint8(uint8_t value); |
| 799 | inline void EmitInt32(int32_t value); |
| 800 | inline void EmitRegisterOperand(int rm, int reg); |
| 801 | inline void EmitXmmRegisterOperand(int rm, XmmRegister reg); |
| 802 | inline void EmitFixup(AssemblerFixup* fixup); |
| 803 | inline void EmitOperandSizeOverride(); |
| 804 | |
| 805 | void EmitOperand(int rm, const Operand& operand); |
| 806 | void EmitImmediate(const Immediate& imm); |
| 807 | void EmitComplex(int rm, const Operand& operand, const Immediate& immediate); |
| 808 | void EmitLabel(Label* label, int instruction_size); |
| 809 | void EmitLabelLink(Label* label); |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 810 | void EmitLabelLink(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 811 | |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 812 | void EmitGenericShift(int rm, const Operand& operand, const Immediate& imm); |
| 813 | void EmitGenericShift(int rm, const Operand& operand, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 814 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 815 | ConstantArea constant_area_; |
| 816 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 817 | DISALLOW_COPY_AND_ASSIGN(X86Assembler); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 818 | }; |
| 819 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 820 | inline void X86Assembler::EmitUint8(uint8_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 821 | buffer_.Emit<uint8_t>(value); |
| 822 | } |
| 823 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 824 | inline void X86Assembler::EmitInt32(int32_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 825 | buffer_.Emit<int32_t>(value); |
| 826 | } |
| 827 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 828 | inline void X86Assembler::EmitRegisterOperand(int rm, int reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 829 | CHECK_GE(rm, 0); |
| 830 | CHECK_LT(rm, 8); |
| 831 | buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg); |
| 832 | } |
| 833 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 834 | inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 835 | EmitRegisterOperand(rm, static_cast<Register>(reg)); |
| 836 | } |
| 837 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 838 | inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 839 | buffer_.EmitFixup(fixup); |
| 840 | } |
| 841 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 842 | inline void X86Assembler::EmitOperandSizeOverride() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 843 | EmitUint8(0x66); |
| 844 | } |
| 845 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 846 | // Slowpath entered when Thread::Current()->_exception is non-null |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 847 | class X86ExceptionSlowPath FINAL : public SlowPath { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 848 | public: |
Brian Carlstrom | 93ba893 | 2013-07-17 21:31:49 -0700 | [diff] [blame] | 849 | explicit X86ExceptionSlowPath(size_t stack_adjust) : stack_adjust_(stack_adjust) {} |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 850 | virtual void Emit(Assembler *sp_asm) OVERRIDE; |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 851 | private: |
| 852 | const size_t stack_adjust_; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 853 | }; |
| 854 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 855 | } // namespace x86 |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 856 | } // namespace art |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 857 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 858 | #endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |