blob: e2abcde62444b5f0e6ae1497900cad758127f07e [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers166db042013-07-26 12:05:57 -070017#ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
18#define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070019
Ian Rogers0d666d82011-08-14 16:03:46 -070020#include <vector>
Vladimir Marko80afd022015-05-19 18:08:00 +010021#include "base/bit_utils.h"
Elliott Hughes76160052012-12-12 16:31:20 -080022#include "base/macros.h"
Elliott Hughes0f3c5532012-03-30 14:51:51 -070023#include "constants_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070024#include "globals.h"
Ian Rogers2c8f6532011-09-02 17:16:34 -070025#include "managed_register_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070026#include "offsets.h"
Ian Rogers166db042013-07-26 12:05:57 -070027#include "utils/assembler.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070028
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070029namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070030namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070031
Ian Rogerscf7f1912014-10-22 22:06:39 -070032class Immediate : public ValueObject {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070033 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -080034 explicit Immediate(int32_t value_in) : value_(value_in) {}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
36 int32_t value() const { return value_; }
37
Andreas Gampeab1eb0d2015-02-13 19:23:55 -080038 bool is_int8() const { return IsInt<8>(value_); }
39 bool is_uint8() const { return IsUint<8>(value_); }
40 bool is_int16() const { return IsInt<16>(value_); }
41 bool is_uint16() const { return IsUint<16>(value_); }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070042
43 private:
44 const int32_t value_;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070045};
46
47
Ian Rogerscf7f1912014-10-22 22:06:39 -070048class Operand : public ValueObject {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070049 public:
50 uint8_t mod() const {
51 return (encoding_at(0) >> 6) & 3;
52 }
53
54 Register rm() const {
55 return static_cast<Register>(encoding_at(0) & 7);
56 }
57
58 ScaleFactor scale() const {
59 return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3);
60 }
61
62 Register index() const {
63 return static_cast<Register>((encoding_at(1) >> 3) & 7);
64 }
65
66 Register base() const {
67 return static_cast<Register>(encoding_at(1) & 7);
68 }
69
70 int8_t disp8() const {
71 CHECK_GE(length_, 2);
72 return static_cast<int8_t>(encoding_[length_ - 1]);
73 }
74
75 int32_t disp32() const {
76 CHECK_GE(length_, 5);
77 int32_t value;
78 memcpy(&value, &encoding_[length_ - 4], sizeof(value));
79 return value;
80 }
81
82 bool IsRegister(Register reg) const {
83 return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only.
84 && ((encoding_[0] & 0x07) == reg); // Register codes match.
85 }
86
87 protected:
88 // Operand can be sub classed (e.g: Address).
89 Operand() : length_(0) { }
90
Andreas Gampe277ccbd2014-11-03 21:36:10 -080091 void SetModRM(int mod_in, Register rm_in) {
92 CHECK_EQ(mod_in & ~3, 0);
93 encoding_[0] = (mod_in << 6) | rm_in;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 length_ = 1;
95 }
96
Andreas Gampe277ccbd2014-11-03 21:36:10 -080097 void SetSIB(ScaleFactor scale_in, Register index_in, Register base_in) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070098 CHECK_EQ(length_, 1);
Andreas Gampe277ccbd2014-11-03 21:36:10 -080099 CHECK_EQ(scale_in & ~3, 0);
100 encoding_[1] = (scale_in << 6) | (index_in << 3) | base_in;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700101 length_ = 2;
102 }
103
104 void SetDisp8(int8_t disp) {
105 CHECK(length_ == 1 || length_ == 2);
106 encoding_[length_++] = static_cast<uint8_t>(disp);
107 }
108
109 void SetDisp32(int32_t disp) {
110 CHECK(length_ == 1 || length_ == 2);
111 int disp_size = sizeof(disp);
112 memmove(&encoding_[length_], &disp, disp_size);
113 length_ += disp_size;
114 }
115
116 private:
Ian Rogers13735952014-10-08 12:43:28 -0700117 uint8_t length_;
118 uint8_t encoding_[6];
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700119
120 explicit Operand(Register reg) { SetModRM(3, reg); }
121
122 // Get the operand encoding byte at the given index.
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800123 uint8_t encoding_at(int index_in) const {
124 CHECK_GE(index_in, 0);
125 CHECK_LT(index_in, length_);
126 return encoding_[index_in];
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700127 }
128
Ian Rogers2c8f6532011-09-02 17:16:34 -0700129 friend class X86Assembler;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700130};
131
132
133class Address : public Operand {
134 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800135 Address(Register base_in, int32_t disp) {
136 Init(base_in, disp);
Ian Rogersb033c752011-07-20 12:22:35 -0700137 }
138
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800139 Address(Register base_in, Offset disp) {
140 Init(base_in, disp.Int32Value());
Ian Rogersa04d3972011-08-17 11:33:44 -0700141 }
142
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800143 Address(Register base_in, FrameOffset disp) {
144 CHECK_EQ(base_in, ESP);
Ian Rogersb033c752011-07-20 12:22:35 -0700145 Init(ESP, disp.Int32Value());
146 }
147
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800148 Address(Register base_in, MemberOffset disp) {
149 Init(base_in, disp.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700150 }
151
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800152 void Init(Register base_in, int32_t disp) {
153 if (disp == 0 && base_in != EBP) {
154 SetModRM(0, base_in);
155 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700156 } else if (disp >= -128 && disp <= 127) {
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800157 SetModRM(1, base_in);
158 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700159 SetDisp8(disp);
160 } else {
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800161 SetModRM(2, base_in);
162 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700163 SetDisp32(disp);
164 }
165 }
166
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800167 Address(Register index_in, ScaleFactor scale_in, int32_t disp) {
168 CHECK_NE(index_in, ESP); // Illegal addressing mode.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700169 SetModRM(0, ESP);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800170 SetSIB(scale_in, index_in, EBP);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700171 SetDisp32(disp);
172 }
173
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800174 Address(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) {
175 CHECK_NE(index_in, ESP); // Illegal addressing mode.
176 if (disp == 0 && base_in != EBP) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700177 SetModRM(0, ESP);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800178 SetSIB(scale_in, index_in, base_in);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700179 } else if (disp >= -128 && disp <= 127) {
180 SetModRM(1, ESP);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800181 SetSIB(scale_in, index_in, base_in);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700182 SetDisp8(disp);
183 } else {
184 SetModRM(2, ESP);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800185 SetSIB(scale_in, index_in, base_in);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 SetDisp32(disp);
187 }
188 }
189
Ian Rogers13735952014-10-08 12:43:28 -0700190 static Address Absolute(uintptr_t addr) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700191 Address result;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700192 result.SetModRM(0, EBP);
193 result.SetDisp32(addr);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700194 return result;
195 }
196
Ian Rogersdd7624d2014-03-14 17:43:00 -0700197 static Address Absolute(ThreadOffset<4> addr) {
198 return Absolute(addr.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700199 }
200
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700201 private:
202 Address() {}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700203};
204
205
Ian Rogersbefbd572014-03-06 01:13:39 -0800206class X86Assembler FINAL : public Assembler {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700207 public:
David Srbecky8c578312015-04-07 19:46:22 +0100208 explicit X86Assembler() {}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700209 virtual ~X86Assembler() {}
buzbeec143c552011-08-20 17:38:58 -0700210
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700211 /*
212 * Emit Machine Instructions.
213 */
214 void call(Register reg);
215 void call(const Address& address);
216 void call(Label* label);
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +0000217 void call(const ExternalLabel& label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218
219 void pushl(Register reg);
220 void pushl(const Address& address);
221 void pushl(const Immediate& imm);
222
223 void popl(Register reg);
224 void popl(const Address& address);
225
226 void movl(Register dst, const Immediate& src);
227 void movl(Register dst, Register src);
228
229 void movl(Register dst, const Address& src);
230 void movl(const Address& dst, Register src);
231 void movl(const Address& dst, const Immediate& imm);
Ian Rogersbdb03912011-09-14 00:55:44 -0700232 void movl(const Address& dst, Label* lbl);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700233
Mark Mendell09ed1a32015-03-25 08:30:06 -0400234 void bswapl(Register dst);
235
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700236 void movzxb(Register dst, ByteRegister src);
237 void movzxb(Register dst, const Address& src);
238 void movsxb(Register dst, ByteRegister src);
239 void movsxb(Register dst, const Address& src);
240 void movb(Register dst, const Address& src);
241 void movb(const Address& dst, ByteRegister src);
242 void movb(const Address& dst, const Immediate& imm);
243
244 void movzxw(Register dst, Register src);
245 void movzxw(Register dst, const Address& src);
246 void movsxw(Register dst, Register src);
247 void movsxw(Register dst, const Address& src);
248 void movw(Register dst, const Address& src);
249 void movw(const Address& dst, Register src);
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100250 void movw(const Address& dst, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700251
252 void leal(Register dst, const Address& src);
253
Ian Rogersb033c752011-07-20 12:22:35 -0700254 void cmovl(Condition condition, Register dst, Register src);
255
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000256 void setb(Condition condition, Register dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700257
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100258 void movaps(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 void movss(XmmRegister dst, const Address& src);
260 void movss(const Address& dst, XmmRegister src);
261 void movss(XmmRegister dst, XmmRegister src);
262
263 void movd(XmmRegister dst, Register src);
264 void movd(Register dst, XmmRegister src);
265
266 void addss(XmmRegister dst, XmmRegister src);
267 void addss(XmmRegister dst, const Address& src);
268 void subss(XmmRegister dst, XmmRegister src);
269 void subss(XmmRegister dst, const Address& src);
270 void mulss(XmmRegister dst, XmmRegister src);
271 void mulss(XmmRegister dst, const Address& src);
272 void divss(XmmRegister dst, XmmRegister src);
273 void divss(XmmRegister dst, const Address& src);
274
275 void movsd(XmmRegister dst, const Address& src);
276 void movsd(const Address& dst, XmmRegister src);
277 void movsd(XmmRegister dst, XmmRegister src);
278
Calin Juravle52c48962014-12-16 17:02:57 +0000279 void psrlq(XmmRegister reg, const Immediate& shift_count);
280 void punpckldq(XmmRegister dst, XmmRegister src);
281
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000282 void movhpd(XmmRegister dst, const Address& src);
283 void movhpd(const Address& dst, XmmRegister src);
284
285 void psrldq(XmmRegister reg, const Immediate& shift_count);
286
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700287 void addsd(XmmRegister dst, XmmRegister src);
288 void addsd(XmmRegister dst, const Address& src);
289 void subsd(XmmRegister dst, XmmRegister src);
290 void subsd(XmmRegister dst, const Address& src);
291 void mulsd(XmmRegister dst, XmmRegister src);
292 void mulsd(XmmRegister dst, const Address& src);
293 void divsd(XmmRegister dst, XmmRegister src);
294 void divsd(XmmRegister dst, const Address& src);
295
296 void cvtsi2ss(XmmRegister dst, Register src);
297 void cvtsi2sd(XmmRegister dst, Register src);
298
299 void cvtss2si(Register dst, XmmRegister src);
300 void cvtss2sd(XmmRegister dst, XmmRegister src);
301
302 void cvtsd2si(Register dst, XmmRegister src);
303 void cvtsd2ss(XmmRegister dst, XmmRegister src);
304
305 void cvttss2si(Register dst, XmmRegister src);
306 void cvttsd2si(Register dst, XmmRegister src);
307
308 void cvtdq2pd(XmmRegister dst, XmmRegister src);
309
310 void comiss(XmmRegister a, XmmRegister b);
311 void comisd(XmmRegister a, XmmRegister b);
Calin Juravleddb7df22014-11-25 20:56:51 +0000312 void ucomiss(XmmRegister a, XmmRegister b);
313 void ucomisd(XmmRegister a, XmmRegister b);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700314
Mark Mendellfb8d2792015-03-31 22:16:59 -0400315 void roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm);
316 void roundss(XmmRegister dst, XmmRegister src, const Immediate& imm);
317
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700318 void sqrtsd(XmmRegister dst, XmmRegister src);
319 void sqrtss(XmmRegister dst, XmmRegister src);
320
321 void xorpd(XmmRegister dst, const Address& src);
322 void xorpd(XmmRegister dst, XmmRegister src);
323 void xorps(XmmRegister dst, const Address& src);
324 void xorps(XmmRegister dst, XmmRegister src);
325
Mark Mendell09ed1a32015-03-25 08:30:06 -0400326 void andpd(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700327 void andpd(XmmRegister dst, const Address& src);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400328 void andps(XmmRegister dst, XmmRegister src);
329 void andps(XmmRegister dst, const Address& src);
330
331 void orpd(XmmRegister dst, XmmRegister src);
332 void orps(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700333
334 void flds(const Address& src);
335 void fstps(const Address& dst);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500336 void fsts(const Address& dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700337
338 void fldl(const Address& src);
339 void fstpl(const Address& dst);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500340 void fstl(const Address& dst);
341
342 void fstsw();
343
344 void fucompp();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700345
346 void fnstcw(const Address& dst);
347 void fldcw(const Address& src);
348
349 void fistpl(const Address& dst);
350 void fistps(const Address& dst);
351 void fildl(const Address& src);
Roland Levillain0a186012015-04-13 17:00:20 +0100352 void filds(const Address& src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700353
354 void fincstp();
355 void ffree(const Immediate& index);
356
357 void fsin();
358 void fcos();
359 void fptan();
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500360 void fprem();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700361
362 void xchgl(Register dst, Register src);
Ian Rogers7caad772012-03-30 01:07:54 -0700363 void xchgl(Register reg, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700364
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100365 void cmpw(const Address& address, const Immediate& imm);
366
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700367 void cmpl(Register reg, const Immediate& imm);
368 void cmpl(Register reg0, Register reg1);
369 void cmpl(Register reg, const Address& address);
370
371 void cmpl(const Address& address, Register reg);
372 void cmpl(const Address& address, const Immediate& imm);
373
374 void testl(Register reg1, Register reg2);
375 void testl(Register reg, const Immediate& imm);
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100376 void testl(Register reg1, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700377
378 void andl(Register dst, const Immediate& imm);
379 void andl(Register dst, Register src);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000380 void andl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700381
382 void orl(Register dst, const Immediate& imm);
383 void orl(Register dst, Register src);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000384 void orl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700385
386 void xorl(Register dst, Register src);
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100387 void xorl(Register dst, const Immediate& imm);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000388 void xorl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700389
390 void addl(Register dst, Register src);
391 void addl(Register reg, const Immediate& imm);
392 void addl(Register reg, const Address& address);
393
394 void addl(const Address& address, Register reg);
395 void addl(const Address& address, const Immediate& imm);
396
397 void adcl(Register dst, Register src);
398 void adcl(Register reg, const Immediate& imm);
399 void adcl(Register dst, const Address& address);
400
401 void subl(Register dst, Register src);
402 void subl(Register reg, const Immediate& imm);
403 void subl(Register reg, const Address& address);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400404 void subl(const Address& address, Register src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700405
406 void cdq();
407
408 void idivl(Register reg);
409
410 void imull(Register dst, Register src);
411 void imull(Register reg, const Immediate& imm);
412 void imull(Register reg, const Address& address);
413
414 void imull(Register reg);
415 void imull(const Address& address);
416
417 void mull(Register reg);
418 void mull(const Address& address);
419
420 void sbbl(Register dst, Register src);
421 void sbbl(Register reg, const Immediate& imm);
422 void sbbl(Register reg, const Address& address);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400423 void sbbl(const Address& address, Register src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700424
425 void incl(Register reg);
426 void incl(const Address& address);
427
428 void decl(Register reg);
429 void decl(const Address& address);
430
431 void shll(Register reg, const Immediate& imm);
432 void shll(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000433 void shll(const Address& address, const Immediate& imm);
434 void shll(const Address& address, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700435 void shrl(Register reg, const Immediate& imm);
436 void shrl(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000437 void shrl(const Address& address, const Immediate& imm);
438 void shrl(const Address& address, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700439 void sarl(Register reg, const Immediate& imm);
440 void sarl(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000441 void sarl(const Address& address, const Immediate& imm);
442 void sarl(const Address& address, Register shifter);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000443 void shld(Register dst, Register src, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000444 void shld(Register dst, Register src, const Immediate& imm);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000445 void shrd(Register dst, Register src, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000446 void shrd(Register dst, Register src, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700447
448 void negl(Register reg);
449 void notl(Register reg);
450
451 void enter(const Immediate& imm);
452 void leave();
453
454 void ret();
455 void ret(const Immediate& imm);
456
457 void nop();
458 void int3();
459 void hlt();
460
461 void j(Condition condition, Label* label);
462
463 void jmp(Register reg);
Ian Rogers7caad772012-03-30 01:07:54 -0700464 void jmp(const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700465 void jmp(Label* label);
466
Andreas Gampe21030dd2015-05-07 14:46:15 -0700467 void repne_scasw();
agicsaki71311f82015-07-27 11:34:13 -0700468 void repe_cmpsw();
Andreas Gampe21030dd2015-05-07 14:46:15 -0700469
Ian Rogers2c8f6532011-09-02 17:16:34 -0700470 X86Assembler* lock();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700471 void cmpxchgl(const Address& address, Register reg);
Mark Mendell58d25fd2015-04-03 14:52:31 -0400472 void cmpxchg8b(const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700473
Elliott Hughes79ab9e32012-03-12 15:41:35 -0700474 void mfence();
475
Ian Rogers2c8f6532011-09-02 17:16:34 -0700476 X86Assembler* fs();
Ian Rogersbefbd572014-03-06 01:13:39 -0800477 X86Assembler* gs();
Ian Rogersb033c752011-07-20 12:22:35 -0700478
479 //
480 // Macros for High-level operations.
481 //
482
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700483 void AddImmediate(Register reg, const Immediate& imm);
484
Roland Levillain647b9ed2014-11-27 12:06:00 +0000485 void LoadLongConstant(XmmRegister dst, int64_t value);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700486 void LoadDoubleConstant(XmmRegister dst, double value);
487
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700488 void LockCmpxchgl(const Address& address, Register reg) {
Ian Rogers0d666d82011-08-14 16:03:46 -0700489 lock()->cmpxchgl(address, reg);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700490 }
491
Mark Mendell58d25fd2015-04-03 14:52:31 -0400492 void LockCmpxchg8b(const Address& address) {
493 lock()->cmpxchg8b(address);
494 }
495
Ian Rogersb033c752011-07-20 12:22:35 -0700496 //
497 // Misc. functionality
498 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700499 int PreferredLoopAlignment() { return 16; }
500 void Align(int alignment, int offset);
501 void Bind(Label* label);
502
Ian Rogers2c8f6532011-09-02 17:16:34 -0700503 //
504 // Overridden common assembler high-level functionality
505 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700506
Ian Rogers2c8f6532011-09-02 17:16:34 -0700507 // Emit code that will create an activation on the stack
Ian Rogersdd7624d2014-03-14 17:43:00 -0700508 void BuildFrame(size_t frame_size, ManagedRegister method_reg,
509 const std::vector<ManagedRegister>& callee_save_regs,
510 const ManagedRegisterEntrySpills& entry_spills) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700511
512 // Emit code that will remove an activation from the stack
Ian Rogersdd7624d2014-03-14 17:43:00 -0700513 void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs)
514 OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700515
Ian Rogersdd7624d2014-03-14 17:43:00 -0700516 void IncreaseFrameSize(size_t adjust) OVERRIDE;
517 void DecreaseFrameSize(size_t adjust) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700518
519 // Store routines
Ian Rogersdd7624d2014-03-14 17:43:00 -0700520 void Store(FrameOffset offs, ManagedRegister src, size_t size) OVERRIDE;
521 void StoreRef(FrameOffset dest, ManagedRegister src) OVERRIDE;
522 void StoreRawPtr(FrameOffset dest, ManagedRegister src) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700523
Ian Rogersdd7624d2014-03-14 17:43:00 -0700524 void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister scratch) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700525
Ian Rogersdd7624d2014-03-14 17:43:00 -0700526 void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister scratch)
527 OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700528
Ian Rogersdd7624d2014-03-14 17:43:00 -0700529 void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs,
530 ManagedRegister scratch) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700531
Ian Rogersdd7624d2014-03-14 17:43:00 -0700532 void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700533
Ian Rogersdd7624d2014-03-14 17:43:00 -0700534 void StoreSpanning(FrameOffset dest, ManagedRegister src, FrameOffset in_off,
535 ManagedRegister scratch) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700536
537 // Load routines
Ian Rogersdd7624d2014-03-14 17:43:00 -0700538 void Load(ManagedRegister dest, FrameOffset src, size_t size) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700539
Ian Rogersdd7624d2014-03-14 17:43:00 -0700540 void LoadFromThread32(ManagedRegister dest, ThreadOffset<4> src, size_t size) OVERRIDE;
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700541
Mathieu Chartiere401d142015-04-22 13:56:20 -0700542 void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700543
Mathieu Chartiere401d142015-04-22 13:56:20 -0700544 void LoadRef(ManagedRegister dest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +0100545 bool unpoison_reference) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700546
Ian Rogersdd7624d2014-03-14 17:43:00 -0700547 void LoadRawPtr(ManagedRegister dest, ManagedRegister base, Offset offs) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700548
Ian Rogersdd7624d2014-03-14 17:43:00 -0700549 void LoadRawPtrFromThread32(ManagedRegister dest, ThreadOffset<4> offs) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700550
551 // Copying routines
Ian Rogersdd7624d2014-03-14 17:43:00 -0700552 void Move(ManagedRegister dest, ManagedRegister src, size_t size) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700553
Ian Rogersdd7624d2014-03-14 17:43:00 -0700554 void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs,
555 ManagedRegister scratch) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700556
Ian Rogersdd7624d2014-03-14 17:43:00 -0700557 void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, ManagedRegister scratch)
558 OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700559
Ian Rogersdd7624d2014-03-14 17:43:00 -0700560 void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister scratch) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700561
Ian Rogersdd7624d2014-03-14 17:43:00 -0700562 void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch, size_t size) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700563
Ian Rogersdd7624d2014-03-14 17:43:00 -0700564 void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister scratch,
565 size_t size) OVERRIDE;
Ian Rogersdc51b792011-09-22 20:41:37 -0700566
Ian Rogersdd7624d2014-03-14 17:43:00 -0700567 void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, ManagedRegister scratch,
568 size_t size) OVERRIDE;
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700569
Ian Rogersdd7624d2014-03-14 17:43:00 -0700570 void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister scratch,
571 size_t size) OVERRIDE;
Ian Rogersdc51b792011-09-22 20:41:37 -0700572
Ian Rogersdd7624d2014-03-14 17:43:00 -0700573 void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset,
574 ManagedRegister scratch, size_t size) OVERRIDE;
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700575
Ian Rogersdd7624d2014-03-14 17:43:00 -0700576 void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
577 ManagedRegister scratch, size_t size) OVERRIDE;
Ian Rogersdc51b792011-09-22 20:41:37 -0700578
Ian Rogersdd7624d2014-03-14 17:43:00 -0700579 void MemoryBarrier(ManagedRegister) OVERRIDE;
Ian Rogerse5de95b2011-09-18 20:31:38 -0700580
jeffhao58136ca2012-05-24 13:40:11 -0700581 // Sign extension
Ian Rogersdd7624d2014-03-14 17:43:00 -0700582 void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhao58136ca2012-05-24 13:40:11 -0700583
jeffhaocee4d0c2012-06-15 14:42:01 -0700584 // Zero extension
Ian Rogersdd7624d2014-03-14 17:43:00 -0700585 void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE;
jeffhaocee4d0c2012-06-15 14:42:01 -0700586
Ian Rogers2c8f6532011-09-02 17:16:34 -0700587 // Exploit fast access in managed code to Thread::Current()
Ian Rogersdd7624d2014-03-14 17:43:00 -0700588 void GetCurrentThread(ManagedRegister tr) OVERRIDE;
589 void GetCurrentThread(FrameOffset dest_offset, ManagedRegister scratch) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700590
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700591 // Set up out_reg to hold a Object** into the handle scope, or to be null if the
Ian Rogers2c8f6532011-09-02 17:16:34 -0700592 // value is null and null_allowed. in_reg holds a possibly stale reference
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700593 // that can be used to avoid loading the handle scope entry to see if the value is
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700594 // null.
595 void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset,
596 ManagedRegister in_reg, bool null_allowed) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700597
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700598 // Set up out_off to hold a Object** into the handle scope, or to be null if the
Ian Rogers2c8f6532011-09-02 17:16:34 -0700599 // value is null and null_allowed.
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700600 void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset,
601 ManagedRegister scratch, bool null_allowed) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700602
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700603 // src holds a handle scope entry (Object**) load this into dst
604 void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700605
606 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
607 // know that src may not be null.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700608 void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE;
609 void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700610
611 // Call to address held at [base+offset]
Ian Rogersdd7624d2014-03-14 17:43:00 -0700612 void Call(ManagedRegister base, Offset offset, ManagedRegister scratch) OVERRIDE;
613 void Call(FrameOffset base, Offset offset, ManagedRegister scratch) OVERRIDE;
614 void CallFromThread32(ThreadOffset<4> offset, ManagedRegister scratch) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700615
Ian Rogers2c8f6532011-09-02 17:16:34 -0700616 // Generate code to check if Thread::Current()->exception_ is non-null
617 // and branch to a ExceptionSlowPath if it is.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700618 void ExceptionPoll(ManagedRegister scratch, size_t stack_adjust) OVERRIDE;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700619
Roland Levillain4d027112015-07-01 15:41:14 +0100620 //
621 // Heap poisoning.
622 //
623
624 // Poison a heap reference contained in `reg`.
625 void PoisonHeapReference(Register reg) { negl(reg); }
626 // Unpoison a heap reference contained in `reg`.
627 void UnpoisonHeapReference(Register reg) { negl(reg); }
628 // Unpoison a heap reference contained in `reg` if heap poisoning is enabled.
629 void MaybeUnpoisonHeapReference(Register reg) {
630 if (kPoisonHeapReferences) {
631 UnpoisonHeapReference(reg);
632 }
633 }
634
Ian Rogers2c8f6532011-09-02 17:16:34 -0700635 private:
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700636 inline void EmitUint8(uint8_t value);
637 inline void EmitInt32(int32_t value);
638 inline void EmitRegisterOperand(int rm, int reg);
639 inline void EmitXmmRegisterOperand(int rm, XmmRegister reg);
640 inline void EmitFixup(AssemblerFixup* fixup);
641 inline void EmitOperandSizeOverride();
642
643 void EmitOperand(int rm, const Operand& operand);
644 void EmitImmediate(const Immediate& imm);
645 void EmitComplex(int rm, const Operand& operand, const Immediate& immediate);
646 void EmitLabel(Label* label, int instruction_size);
647 void EmitLabelLink(Label* label);
648 void EmitNearLabelLink(Label* label);
649
Mark P Mendell73945692015-04-29 14:56:17 +0000650 void EmitGenericShift(int rm, const Operand& operand, const Immediate& imm);
651 void EmitGenericShift(int rm, const Operand& operand, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700652
Ian Rogers2c8f6532011-09-02 17:16:34 -0700653 DISALLOW_COPY_AND_ASSIGN(X86Assembler);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700654};
655
Ian Rogers2c8f6532011-09-02 17:16:34 -0700656inline void X86Assembler::EmitUint8(uint8_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700657 buffer_.Emit<uint8_t>(value);
658}
659
Ian Rogers2c8f6532011-09-02 17:16:34 -0700660inline void X86Assembler::EmitInt32(int32_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700661 buffer_.Emit<int32_t>(value);
662}
663
Ian Rogers2c8f6532011-09-02 17:16:34 -0700664inline void X86Assembler::EmitRegisterOperand(int rm, int reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700665 CHECK_GE(rm, 0);
666 CHECK_LT(rm, 8);
667 buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg);
668}
669
Ian Rogers2c8f6532011-09-02 17:16:34 -0700670inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700671 EmitRegisterOperand(rm, static_cast<Register>(reg));
672}
673
Ian Rogers2c8f6532011-09-02 17:16:34 -0700674inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700675 buffer_.EmitFixup(fixup);
676}
677
Ian Rogers2c8f6532011-09-02 17:16:34 -0700678inline void X86Assembler::EmitOperandSizeOverride() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700679 EmitUint8(0x66);
680}
681
Ian Rogers2c8f6532011-09-02 17:16:34 -0700682// Slowpath entered when Thread::Current()->_exception is non-null
Ian Rogersdd7624d2014-03-14 17:43:00 -0700683class X86ExceptionSlowPath FINAL : public SlowPath {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700684 public:
Brian Carlstrom93ba8932013-07-17 21:31:49 -0700685 explicit X86ExceptionSlowPath(size_t stack_adjust) : stack_adjust_(stack_adjust) {}
Ian Rogersdd7624d2014-03-14 17:43:00 -0700686 virtual void Emit(Assembler *sp_asm) OVERRIDE;
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700687 private:
688 const size_t stack_adjust_;
Ian Rogers2c8f6532011-09-02 17:16:34 -0700689};
690
Ian Rogers2c8f6532011-09-02 17:16:34 -0700691} // namespace x86
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700692} // namespace art
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700693
Ian Rogers166db042013-07-26 12:05:57 -0700694#endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_