blob: c13e79715a58a84130181b3bdbf6b454a7f93e4a [file] [log] [blame]
buzbee31a4a6f2012-02-28 15:36:15 -08001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
buzbee395116c2013-02-27 14:30:25 -080017#include "compiler/dex/compiler_ir.h"
buzbee311ca162013-02-28 15:56:43 -080018#include "compiler/dex/compiler_internals.h"
Brian Carlstrom641ce032013-01-31 15:21:37 -080019#include "oat/runtime/oat_support_entrypoints.h"
Ian Rogers57b86d42012-03-27 16:05:41 -070020
buzbee31a4a6f2012-02-28 15:36:15 -080021namespace art {
22
23/*
24 * This source files contains "gen" codegen routines that should
25 * be applicable to most targets. Only mid-level support utilities
26 * and "op" calls may be used here.
27 */
buzbee31a4a6f2012-02-28 15:36:15 -080028
buzbee31a4a6f2012-02-28 15:36:15 -080029/*
30 * Generate an kPseudoBarrier marker to indicate the boundary of special
31 * blocks.
32 */
buzbee1fd33462013-03-25 13:40:45 -070033void Mir2Lir::GenBarrier()
buzbee31a4a6f2012-02-28 15:36:15 -080034{
buzbee1fd33462013-03-25 13:40:45 -070035 LIR* barrier = NewLIR0(kPseudoBarrier);
Bill Buzbeea114add2012-05-03 15:00:40 -070036 /* Mark all resources as being clobbered */
buzbeefa57c472012-11-21 12:06:18 -080037 barrier->def_mask = -1;
buzbee31a4a6f2012-02-28 15:36:15 -080038}
39
buzbee5de34942012-03-01 14:51:57 -080040// FIXME: need to do some work to split out targets with
41// condition codes and those without
buzbee1fd33462013-03-25 13:40:45 -070042LIR* Mir2Lir::GenCheck(ConditionCode c_code, ThrowKind kind)
buzbee31a4a6f2012-02-28 15:36:15 -080043{
buzbee1fd33462013-03-25 13:40:45 -070044 DCHECK_NE(cu_->instruction_set, kMips);
45 LIR* tgt = RawLIR(0, kPseudoThrowTarget, kind, current_dalvik_offset_);
46 LIR* branch = OpCondBranch(c_code, tgt);
Bill Buzbeea114add2012-05-03 15:00:40 -070047 // Remember branch target - will process later
buzbee1fd33462013-03-25 13:40:45 -070048 InsertGrowableList(cu_, &throw_launchpads_, reinterpret_cast<uintptr_t>(tgt));
Bill Buzbeea114add2012-05-03 15:00:40 -070049 return branch;
buzbee31a4a6f2012-02-28 15:36:15 -080050}
51
buzbee1fd33462013-03-25 13:40:45 -070052LIR* Mir2Lir::GenImmedCheck(ConditionCode c_code, int reg, int imm_val, ThrowKind kind)
buzbee31a4a6f2012-02-28 15:36:15 -080053{
buzbee1fd33462013-03-25 13:40:45 -070054 LIR* tgt = RawLIR(0, kPseudoThrowTarget, kind, current_dalvik_offset_, reg, imm_val);
Bill Buzbeea114add2012-05-03 15:00:40 -070055 LIR* branch;
buzbeefa57c472012-11-21 12:06:18 -080056 if (c_code == kCondAl) {
buzbee1fd33462013-03-25 13:40:45 -070057 branch = OpUnconditionalBranch(tgt);
Bill Buzbeea114add2012-05-03 15:00:40 -070058 } else {
buzbee1fd33462013-03-25 13:40:45 -070059 branch = OpCmpImmBranch(c_code, reg, imm_val, tgt);
Bill Buzbeea114add2012-05-03 15:00:40 -070060 }
61 // Remember branch target - will process later
buzbee1fd33462013-03-25 13:40:45 -070062 InsertGrowableList(cu_, &throw_launchpads_, reinterpret_cast<uintptr_t>(tgt));
Bill Buzbeea114add2012-05-03 15:00:40 -070063 return branch;
buzbee31a4a6f2012-02-28 15:36:15 -080064}
65
66/* Perform null-check on a register. */
buzbee1fd33462013-03-25 13:40:45 -070067LIR* Mir2Lir::GenNullCheck(int s_reg, int m_reg, int opt_flags)
buzbee31a4a6f2012-02-28 15:36:15 -080068{
buzbee1fd33462013-03-25 13:40:45 -070069 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) &&
buzbeefa57c472012-11-21 12:06:18 -080070 opt_flags & MIR_IGNORE_NULL_CHECK) {
Bill Buzbeea114add2012-05-03 15:00:40 -070071 return NULL;
72 }
buzbee1fd33462013-03-25 13:40:45 -070073 return GenImmedCheck(kCondEq, m_reg, 0, kThrowNullPointer);
buzbee31a4a6f2012-02-28 15:36:15 -080074}
75
76/* Perform check on two registers */
buzbee1fd33462013-03-25 13:40:45 -070077LIR* Mir2Lir::GenRegRegCheck(ConditionCode c_code, int reg1, int reg2,
buzbee02031b12012-11-23 09:41:35 -080078 ThrowKind kind)
buzbee31a4a6f2012-02-28 15:36:15 -080079{
buzbee1fd33462013-03-25 13:40:45 -070080 LIR* tgt = RawLIR(0, kPseudoThrowTarget, kind, current_dalvik_offset_, reg1, reg2);
81 LIR* branch = OpCmpBranch(c_code, reg1, reg2, tgt);
Bill Buzbeea114add2012-05-03 15:00:40 -070082 // Remember branch target - will process later
buzbee1fd33462013-03-25 13:40:45 -070083 InsertGrowableList(cu_, &throw_launchpads_, reinterpret_cast<uintptr_t>(tgt));
Bill Buzbeea114add2012-05-03 15:00:40 -070084 return branch;
buzbee31a4a6f2012-02-28 15:36:15 -080085}
86
buzbee1fd33462013-03-25 13:40:45 -070087void Mir2Lir::GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
88 RegLocation rl_src2, LIR* taken,
buzbee02031b12012-11-23 09:41:35 -080089 LIR* fall_through)
buzbee31a4a6f2012-02-28 15:36:15 -080090{
Bill Buzbeea114add2012-05-03 15:00:40 -070091 ConditionCode cond;
Bill Buzbeea114add2012-05-03 15:00:40 -070092 switch (opcode) {
93 case Instruction::IF_EQ:
94 cond = kCondEq;
95 break;
96 case Instruction::IF_NE:
97 cond = kCondNe;
98 break;
99 case Instruction::IF_LT:
100 cond = kCondLt;
101 break;
102 case Instruction::IF_GE:
103 cond = kCondGe;
104 break;
105 case Instruction::IF_GT:
106 cond = kCondGt;
107 break;
108 case Instruction::IF_LE:
109 cond = kCondLe;
110 break;
111 default:
buzbeecbd6d442012-11-17 14:11:25 -0800112 cond = static_cast<ConditionCode>(0);
113 LOG(FATAL) << "Unexpected opcode " << opcode;
Bill Buzbeea114add2012-05-03 15:00:40 -0700114 }
buzbeee6285f92012-12-06 15:57:46 -0800115
116 // Normalize such that if either operand is constant, src2 will be constant
117 if (rl_src1.is_const) {
118 RegLocation rl_temp = rl_src1;
119 rl_src1 = rl_src2;
120 rl_src2 = rl_temp;
121 cond = FlipComparisonOrder(cond);
122 }
123
buzbee1fd33462013-03-25 13:40:45 -0700124 rl_src1 = LoadValue(rl_src1, kCoreReg);
buzbeee6285f92012-12-06 15:57:46 -0800125 // Is this really an immediate comparison?
126 if (rl_src2.is_const) {
buzbeee6285f92012-12-06 15:57:46 -0800127 // If it's already live in a register or not easily materialized, just keep going
buzbee1fd33462013-03-25 13:40:45 -0700128 RegLocation rl_temp = UpdateLoc(rl_src2);
buzbee4ef3e452012-12-14 13:35:28 -0800129 if ((rl_temp.location == kLocDalvikFrame) &&
buzbee1fd33462013-03-25 13:40:45 -0700130 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src2))) {
buzbeee6285f92012-12-06 15:57:46 -0800131 // OK - convert this to a compare immediate and branch
buzbee1fd33462013-03-25 13:40:45 -0700132 OpCmpImmBranch(cond, rl_src1.low_reg, mir_graph_->ConstantValue(rl_src2), taken);
133 OpUnconditionalBranch(fall_through);
buzbeee6285f92012-12-06 15:57:46 -0800134 return;
135 }
136 }
buzbee1fd33462013-03-25 13:40:45 -0700137 rl_src2 = LoadValue(rl_src2, kCoreReg);
138 OpCmpBranch(cond, rl_src1.low_reg, rl_src2.low_reg, taken);
139 OpUnconditionalBranch(fall_through);
buzbee31a4a6f2012-02-28 15:36:15 -0800140}
141
buzbee1fd33462013-03-25 13:40:45 -0700142void Mir2Lir::GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken,
143 LIR* fall_through)
buzbee31a4a6f2012-02-28 15:36:15 -0800144{
Bill Buzbeea114add2012-05-03 15:00:40 -0700145 ConditionCode cond;
buzbee1fd33462013-03-25 13:40:45 -0700146 rl_src = LoadValue(rl_src, kCoreReg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700147 switch (opcode) {
148 case Instruction::IF_EQZ:
149 cond = kCondEq;
150 break;
151 case Instruction::IF_NEZ:
152 cond = kCondNe;
153 break;
154 case Instruction::IF_LTZ:
155 cond = kCondLt;
156 break;
157 case Instruction::IF_GEZ:
158 cond = kCondGe;
159 break;
160 case Instruction::IF_GTZ:
161 cond = kCondGt;
162 break;
163 case Instruction::IF_LEZ:
164 cond = kCondLe;
165 break;
166 default:
buzbeecbd6d442012-11-17 14:11:25 -0800167 cond = static_cast<ConditionCode>(0);
168 LOG(FATAL) << "Unexpected opcode " << opcode;
Bill Buzbeea114add2012-05-03 15:00:40 -0700169 }
buzbee1fd33462013-03-25 13:40:45 -0700170 OpCmpImmBranch(cond, rl_src.low_reg, 0, taken);
171 OpUnconditionalBranch(fall_through);
buzbee31a4a6f2012-02-28 15:36:15 -0800172}
173
buzbee1fd33462013-03-25 13:40:45 -0700174void Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src)
buzbee31a4a6f2012-02-28 15:36:15 -0800175{
buzbee1fd33462013-03-25 13:40:45 -0700176 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbeefa57c472012-11-21 12:06:18 -0800177 if (rl_src.location == kLocPhysReg) {
buzbee1fd33462013-03-25 13:40:45 -0700178 OpRegCopy(rl_result.low_reg, rl_src.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700179 } else {
buzbee1fd33462013-03-25 13:40:45 -0700180 LoadValueDirect(rl_src, rl_result.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700181 }
buzbee1fd33462013-03-25 13:40:45 -0700182 OpRegRegImm(kOpAsr, rl_result.high_reg, rl_result.low_reg, 31);
183 StoreValueWide(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -0800184}
185
buzbee1fd33462013-03-25 13:40:45 -0700186void Mir2Lir::GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -0800187 RegLocation rl_src)
buzbee31a4a6f2012-02-28 15:36:15 -0800188{
buzbee1fd33462013-03-25 13:40:45 -0700189 rl_src = LoadValue(rl_src, kCoreReg);
190 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbeea114add2012-05-03 15:00:40 -0700191 OpKind op = kOpInvalid;
buzbee408ad162012-06-06 16:45:18 -0700192 switch (opcode) {
Bill Buzbeea114add2012-05-03 15:00:40 -0700193 case Instruction::INT_TO_BYTE:
194 op = kOp2Byte;
195 break;
196 case Instruction::INT_TO_SHORT:
197 op = kOp2Short;
198 break;
199 case Instruction::INT_TO_CHAR:
200 op = kOp2Char;
201 break;
202 default:
203 LOG(ERROR) << "Bad int conversion type";
204 }
buzbee1fd33462013-03-25 13:40:45 -0700205 OpRegReg(op, rl_result.low_reg, rl_src.low_reg);
206 StoreValue(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -0800207}
208
209/*
210 * Let helper function take care of everything. Will call
211 * Array::AllocFromCode(type_idx, method, count);
212 * Note: AllocFromCode will handle checks for errNegativeArraySize.
213 */
buzbee1fd33462013-03-25 13:40:45 -0700214void Mir2Lir::GenNewArray(uint32_t type_idx, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -0800215 RegLocation rl_src)
buzbee31a4a6f2012-02-28 15:36:15 -0800216{
buzbee1fd33462013-03-25 13:40:45 -0700217 FlushAllRegs(); /* Everything to home location */
buzbeefa57c472012-11-21 12:06:18 -0800218 int func_offset;
buzbee1fd33462013-03-25 13:40:45 -0700219 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *cu_->dex_file,
220 type_idx)) {
buzbeefa57c472012-11-21 12:06:18 -0800221 func_offset = ENTRYPOINT_OFFSET(pAllocArrayFromCode);
Bill Buzbeea114add2012-05-03 15:00:40 -0700222 } else {
buzbeefa57c472012-11-21 12:06:18 -0800223 func_offset= ENTRYPOINT_OFFSET(pAllocArrayFromCodeWithAccessCheck);
Bill Buzbeea114add2012-05-03 15:00:40 -0700224 }
buzbee1fd33462013-03-25 13:40:45 -0700225 CallRuntimeHelperImmMethodRegLocation(func_offset, type_idx, rl_src, true);
226 RegLocation rl_result = GetReturn(false);
227 StoreValue(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -0800228}
229
230/*
buzbee52a77fc2012-11-20 19:50:46 -0800231 * Similar to GenNewArray, but with post-allocation initialization.
buzbee31a4a6f2012-02-28 15:36:15 -0800232 * Verifier guarantees we're dealing with an array class. Current
233 * code throws runtime exception "bad Filled array req" for 'D' and 'J'.
234 * Current code also throws internal unimp if not 'L', '[' or 'I'.
235 */
buzbee1fd33462013-03-25 13:40:45 -0700236void Mir2Lir::GenFilledNewArray(CallInfo* info)
buzbee31a4a6f2012-02-28 15:36:15 -0800237{
buzbeefa57c472012-11-21 12:06:18 -0800238 int elems = info->num_arg_words;
239 int type_idx = info->index;
buzbee1fd33462013-03-25 13:40:45 -0700240 FlushAllRegs(); /* Everything to home location */
buzbeefa57c472012-11-21 12:06:18 -0800241 int func_offset;
buzbee1fd33462013-03-25 13:40:45 -0700242 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *cu_->dex_file,
243 type_idx)) {
buzbeefa57c472012-11-21 12:06:18 -0800244 func_offset = ENTRYPOINT_OFFSET(pCheckAndAllocArrayFromCode);
Bill Buzbeea114add2012-05-03 15:00:40 -0700245 } else {
buzbeefa57c472012-11-21 12:06:18 -0800246 func_offset = ENTRYPOINT_OFFSET(pCheckAndAllocArrayFromCodeWithAccessCheck);
Bill Buzbeea114add2012-05-03 15:00:40 -0700247 }
buzbee1fd33462013-03-25 13:40:45 -0700248 CallRuntimeHelperImmMethodImm(func_offset, type_idx, elems, true);
249 FreeTemp(TargetReg(kArg2));
250 FreeTemp(TargetReg(kArg1));
Bill Buzbeea114add2012-05-03 15:00:40 -0700251 /*
252 * NOTE: the implicit target for Instruction::FILLED_NEW_ARRAY is the
253 * return region. Because AllocFromCode placed the new array
buzbeef0504cd2012-11-13 16:31:10 -0800254 * in kRet0, we'll just lock it into place. When debugger support is
Bill Buzbeea114add2012-05-03 15:00:40 -0700255 * added, it may be necessary to additionally copy all return
256 * values to a home location in thread-local storage
257 */
buzbee1fd33462013-03-25 13:40:45 -0700258 LockTemp(TargetReg(kRet0));
Bill Buzbeea114add2012-05-03 15:00:40 -0700259
260 // TODO: use the correct component size, currently all supported types
261 // share array alignment with ints (see comment at head of function)
262 size_t component_size = sizeof(int32_t);
263
264 // Having a range of 0 is legal
buzbeefa57c472012-11-21 12:06:18 -0800265 if (info->is_range && (elems > 0)) {
buzbee31a4a6f2012-02-28 15:36:15 -0800266 /*
Bill Buzbeea114add2012-05-03 15:00:40 -0700267 * Bit of ugliness here. We're going generate a mem copy loop
268 * on the register range, but it is possible that some regs
269 * in the range have been promoted. This is unlikely, but
270 * before generating the copy, we'll just force a flush
271 * of any regs in the source range that have been promoted to
272 * home location.
buzbee31a4a6f2012-02-28 15:36:15 -0800273 */
buzbee3b3dbdd2012-06-13 13:39:34 -0700274 for (int i = 0; i < elems; i++) {
buzbee1fd33462013-03-25 13:40:45 -0700275 RegLocation loc = UpdateLoc(info->args[i]);
Bill Buzbeea114add2012-05-03 15:00:40 -0700276 if (loc.location == kLocPhysReg) {
buzbee1fd33462013-03-25 13:40:45 -0700277 StoreBaseDisp(TargetReg(kSp), SRegOffset(loc.s_reg_low),
buzbeefa57c472012-11-21 12:06:18 -0800278 loc.low_reg, kWord);
Bill Buzbeea114add2012-05-03 15:00:40 -0700279 }
buzbee31a4a6f2012-02-28 15:36:15 -0800280 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700281 /*
282 * TUNING note: generated code here could be much improved, but
283 * this is an uncommon operation and isn't especially performance
284 * critical.
285 */
buzbee1fd33462013-03-25 13:40:45 -0700286 int r_src = AllocTemp();
287 int r_dst = AllocTemp();
288 int r_idx = AllocTemp();
buzbeefa57c472012-11-21 12:06:18 -0800289 int r_val = INVALID_REG;
buzbee1fd33462013-03-25 13:40:45 -0700290 switch(cu_->instruction_set) {
buzbeeb046e162012-10-30 15:48:42 -0700291 case kThumb2:
buzbeefa57c472012-11-21 12:06:18 -0800292 r_val = TargetReg(kLr);
buzbeeb046e162012-10-30 15:48:42 -0700293 break;
294 case kX86:
buzbee1fd33462013-03-25 13:40:45 -0700295 FreeTemp(TargetReg(kRet0));
296 r_val = AllocTemp();
buzbeeb046e162012-10-30 15:48:42 -0700297 break;
298 case kMips:
buzbee1fd33462013-03-25 13:40:45 -0700299 r_val = AllocTemp();
buzbeeb046e162012-10-30 15:48:42 -0700300 break;
buzbee1fd33462013-03-25 13:40:45 -0700301 default: LOG(FATAL) << "Unexpected instruction set: " << cu_->instruction_set;
buzbeeb046e162012-10-30 15:48:42 -0700302 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700303 // Set up source pointer
buzbeefa57c472012-11-21 12:06:18 -0800304 RegLocation rl_first = info->args[0];
buzbee1fd33462013-03-25 13:40:45 -0700305 OpRegRegImm(kOpAdd, r_src, TargetReg(kSp), SRegOffset(rl_first.s_reg_low));
Bill Buzbeea114add2012-05-03 15:00:40 -0700306 // Set up the target pointer
buzbee1fd33462013-03-25 13:40:45 -0700307 OpRegRegImm(kOpAdd, r_dst, TargetReg(kRet0),
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800308 mirror::Array::DataOffset(component_size).Int32Value());
Bill Buzbeea114add2012-05-03 15:00:40 -0700309 // Set up the loop counter (known to be > 0)
buzbee1fd33462013-03-25 13:40:45 -0700310 LoadConstant(r_idx, elems - 1);
Bill Buzbeea114add2012-05-03 15:00:40 -0700311 // Generate the copy loop. Going backwards for convenience
buzbee1fd33462013-03-25 13:40:45 -0700312 LIR* target = NewLIR0(kPseudoTargetLabel);
Bill Buzbeea114add2012-05-03 15:00:40 -0700313 // Copy next element
buzbee1fd33462013-03-25 13:40:45 -0700314 LoadBaseIndexed(r_src, r_idx, r_val, 2, kWord);
315 StoreBaseIndexed(r_dst, r_idx, r_val, 2, kWord);
316 FreeTemp(r_val);
317 OpDecAndBranch(kCondGe, r_idx, target);
318 if (cu_->instruction_set == kX86) {
buzbeeb046e162012-10-30 15:48:42 -0700319 // Restore the target pointer
buzbee1fd33462013-03-25 13:40:45 -0700320 OpRegRegImm(kOpAdd, TargetReg(kRet0), r_dst,
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800321 -mirror::Array::DataOffset(component_size).Int32Value());
buzbeeb046e162012-10-30 15:48:42 -0700322 }
buzbeefa57c472012-11-21 12:06:18 -0800323 } else if (!info->is_range) {
Bill Buzbeea114add2012-05-03 15:00:40 -0700324 // TUNING: interleave
buzbee3b3dbdd2012-06-13 13:39:34 -0700325 for (int i = 0; i < elems; i++) {
buzbee1fd33462013-03-25 13:40:45 -0700326 RegLocation rl_arg = LoadValue(info->args[i], kCoreReg);
327 StoreBaseDisp(TargetReg(kRet0),
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800328 mirror::Array::DataOffset(component_size).Int32Value() +
buzbeefa57c472012-11-21 12:06:18 -0800329 i * 4, rl_arg.low_reg, kWord);
buzbee52a77fc2012-11-20 19:50:46 -0800330 // If the LoadValue caused a temp to be allocated, free it
buzbee1fd33462013-03-25 13:40:45 -0700331 if (IsTemp(rl_arg.low_reg)) {
332 FreeTemp(rl_arg.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700333 }
334 }
335 }
buzbeee5f01222012-06-14 15:19:35 -0700336 if (info->result.location != kLocInvalid) {
buzbee1fd33462013-03-25 13:40:45 -0700337 StoreValue(info->result, GetReturn(false /* not fp */));
buzbeee5f01222012-06-14 15:19:35 -0700338 }
buzbee31a4a6f2012-02-28 15:36:15 -0800339}
340
buzbee1fd33462013-03-25 13:40:45 -0700341void Mir2Lir::GenSput(uint32_t field_idx, RegLocation rl_src, bool is_long_or_double,
342 bool is_object)
buzbee31a4a6f2012-02-28 15:36:15 -0800343{
buzbeefa57c472012-11-21 12:06:18 -0800344 int field_offset;
345 int ssb_index;
346 bool is_volatile;
347 bool is_referrers_class;
buzbee1fd33462013-03-25 13:40:45 -0700348 bool fast_path = cu_->compiler_driver->ComputeStaticFieldInfo(
349 field_idx, mir_graph_->GetCurrentDexCompilationUnit(), field_offset, ssb_index,
buzbee311ca162013-02-28 15:56:43 -0800350 is_referrers_class, is_volatile, true);
buzbeefa57c472012-11-21 12:06:18 -0800351 if (fast_path && !SLOW_FIELD_PATH) {
352 DCHECK_GE(field_offset, 0);
Bill Buzbeea114add2012-05-03 15:00:40 -0700353 int rBase;
buzbeefa57c472012-11-21 12:06:18 -0800354 if (is_referrers_class) {
Bill Buzbeea114add2012-05-03 15:00:40 -0700355 // Fast path, static storage base is this method's class
buzbee1fd33462013-03-25 13:40:45 -0700356 RegLocation rl_method = LoadCurrMethod();
357 rBase = AllocTemp();
358 LoadWordDisp(rl_method.low_reg,
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800359 mirror::AbstractMethod::DeclaringClassOffset().Int32Value(), rBase);
buzbee1fd33462013-03-25 13:40:45 -0700360 if (IsTemp(rl_method.low_reg)) {
361 FreeTemp(rl_method.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700362 }
buzbee31a4a6f2012-02-28 15:36:15 -0800363 } else {
Ian Rogersaed07162013-03-15 12:00:53 -0700364 // Medium path, static storage base in a different class which requires checks that the other
365 // class is initialized.
366 // TODO: remove initialized check now that we are initializing classes in the compiler driver.
buzbeefa57c472012-11-21 12:06:18 -0800367 DCHECK_GE(ssb_index, 0);
Bill Buzbeea114add2012-05-03 15:00:40 -0700368 // May do runtime call so everything to home locations.
buzbee1fd33462013-03-25 13:40:45 -0700369 FlushAllRegs();
Ian Rogersaed07162013-03-15 12:00:53 -0700370 // Using fixed register to sync with possible call to runtime support.
buzbeefa57c472012-11-21 12:06:18 -0800371 int r_method = TargetReg(kArg1);
buzbee1fd33462013-03-25 13:40:45 -0700372 LockTemp(r_method);
373 LoadCurrMethodDirect(r_method);
buzbee52a77fc2012-11-20 19:50:46 -0800374 rBase = TargetReg(kArg0);
buzbee1fd33462013-03-25 13:40:45 -0700375 LockTemp(rBase);
376 LoadWordDisp(r_method,
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800377 mirror::AbstractMethod::DexCacheInitializedStaticStorageOffset().Int32Value(),
Bill Buzbeea114add2012-05-03 15:00:40 -0700378 rBase);
buzbee1fd33462013-03-25 13:40:45 -0700379 LoadWordDisp(rBase,
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800380 mirror::Array::DataOffset(sizeof(mirror::Object*)).Int32Value() +
buzbeefa57c472012-11-21 12:06:18 -0800381 sizeof(int32_t*) * ssb_index, rBase);
Bill Buzbeea114add2012-05-03 15:00:40 -0700382 // rBase now points at appropriate static storage base (Class*)
383 // or NULL if not initialized. Check for NULL and call helper if NULL.
384 // TUNING: fast path should fall through
buzbee1fd33462013-03-25 13:40:45 -0700385 LIR* branch_over = OpCmpImmBranch(kCondNe, rBase, 0, NULL);
386 LoadConstant(TargetReg(kArg0), ssb_index);
387 CallRuntimeHelperImm(ENTRYPOINT_OFFSET(pInitializeStaticStorage), ssb_index, true);
388 if (cu_->instruction_set == kMips) {
buzbeef0504cd2012-11-13 16:31:10 -0800389 // For Arm, kRet0 = kArg0 = rBase, for Mips, we need to copy
buzbee1fd33462013-03-25 13:40:45 -0700390 OpRegCopy(rBase, TargetReg(kRet0));
buzbeeb046e162012-10-30 15:48:42 -0700391 }
buzbee1fd33462013-03-25 13:40:45 -0700392 LIR* skip_target = NewLIR0(kPseudoTargetLabel);
buzbeefa57c472012-11-21 12:06:18 -0800393 branch_over->target = skip_target;
buzbee1fd33462013-03-25 13:40:45 -0700394 FreeTemp(r_method);
buzbee31a4a6f2012-02-28 15:36:15 -0800395 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700396 // rBase now holds static storage base
buzbeefa57c472012-11-21 12:06:18 -0800397 if (is_long_or_double) {
buzbee1fd33462013-03-25 13:40:45 -0700398 rl_src = LoadValueWide(rl_src, kAnyReg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700399 } else {
buzbee1fd33462013-03-25 13:40:45 -0700400 rl_src = LoadValue(rl_src, kAnyReg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700401 }
buzbeefa57c472012-11-21 12:06:18 -0800402 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700403 GenMemBarrier(kStoreStore);
Bill Buzbeea114add2012-05-03 15:00:40 -0700404 }
buzbeefa57c472012-11-21 12:06:18 -0800405 if (is_long_or_double) {
buzbee1fd33462013-03-25 13:40:45 -0700406 StoreBaseDispWide(rBase, field_offset, rl_src.low_reg,
buzbeefa57c472012-11-21 12:06:18 -0800407 rl_src.high_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700408 } else {
buzbee1fd33462013-03-25 13:40:45 -0700409 StoreWordDisp(rBase, field_offset, rl_src.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700410 }
buzbeefa57c472012-11-21 12:06:18 -0800411 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700412 GenMemBarrier(kStoreLoad);
Bill Buzbeea114add2012-05-03 15:00:40 -0700413 }
buzbee1fd33462013-03-25 13:40:45 -0700414 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
415 MarkGCCard(rl_src.low_reg, rBase);
Bill Buzbeea114add2012-05-03 15:00:40 -0700416 }
buzbee1fd33462013-03-25 13:40:45 -0700417 FreeTemp(rBase);
Bill Buzbeea114add2012-05-03 15:00:40 -0700418 } else {
buzbee1fd33462013-03-25 13:40:45 -0700419 FlushAllRegs(); // Everything to home locations
buzbeefa57c472012-11-21 12:06:18 -0800420 int setter_offset = is_long_or_double ? ENTRYPOINT_OFFSET(pSet64Static) :
421 (is_object ? ENTRYPOINT_OFFSET(pSetObjStatic)
Bill Buzbeea114add2012-05-03 15:00:40 -0700422 : ENTRYPOINT_OFFSET(pSet32Static));
buzbee1fd33462013-03-25 13:40:45 -0700423 CallRuntimeHelperImmRegLocation(setter_offset, field_idx, rl_src, true);
Bill Buzbeea114add2012-05-03 15:00:40 -0700424 }
buzbee31a4a6f2012-02-28 15:36:15 -0800425}
426
buzbee1fd33462013-03-25 13:40:45 -0700427void Mir2Lir::GenSget(uint32_t field_idx, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -0800428 bool is_long_or_double, bool is_object)
buzbee31a4a6f2012-02-28 15:36:15 -0800429{
buzbeefa57c472012-11-21 12:06:18 -0800430 int field_offset;
431 int ssb_index;
432 bool is_volatile;
433 bool is_referrers_class;
buzbee1fd33462013-03-25 13:40:45 -0700434 bool fast_path = cu_->compiler_driver->ComputeStaticFieldInfo(
435 field_idx, mir_graph_->GetCurrentDexCompilationUnit(), field_offset, ssb_index,
buzbee311ca162013-02-28 15:56:43 -0800436 is_referrers_class, is_volatile, false);
buzbeefa57c472012-11-21 12:06:18 -0800437 if (fast_path && !SLOW_FIELD_PATH) {
438 DCHECK_GE(field_offset, 0);
Bill Buzbeea114add2012-05-03 15:00:40 -0700439 int rBase;
buzbeefa57c472012-11-21 12:06:18 -0800440 if (is_referrers_class) {
Bill Buzbeea114add2012-05-03 15:00:40 -0700441 // Fast path, static storage base is this method's class
buzbee1fd33462013-03-25 13:40:45 -0700442 RegLocation rl_method = LoadCurrMethod();
443 rBase = AllocTemp();
444 LoadWordDisp(rl_method.low_reg,
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800445 mirror::AbstractMethod::DeclaringClassOffset().Int32Value(), rBase);
buzbee31a4a6f2012-02-28 15:36:15 -0800446 } else {
Ian Rogersaed07162013-03-15 12:00:53 -0700447 // Medium path, static storage base in a different class which requires checks that the other
448 // class is initialized
449 // TODO: remove initialized check now that we are initializing classes in the compiler driver.
buzbeefa57c472012-11-21 12:06:18 -0800450 DCHECK_GE(ssb_index, 0);
Bill Buzbeea114add2012-05-03 15:00:40 -0700451 // May do runtime call so everything to home locations.
buzbee1fd33462013-03-25 13:40:45 -0700452 FlushAllRegs();
Ian Rogersaed07162013-03-15 12:00:53 -0700453 // Using fixed register to sync with possible call to runtime support.
buzbeefa57c472012-11-21 12:06:18 -0800454 int r_method = TargetReg(kArg1);
buzbee1fd33462013-03-25 13:40:45 -0700455 LockTemp(r_method);
456 LoadCurrMethodDirect(r_method);
buzbee52a77fc2012-11-20 19:50:46 -0800457 rBase = TargetReg(kArg0);
buzbee1fd33462013-03-25 13:40:45 -0700458 LockTemp(rBase);
459 LoadWordDisp(r_method,
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800460 mirror::AbstractMethod::DexCacheInitializedStaticStorageOffset().Int32Value(),
Bill Buzbeea114add2012-05-03 15:00:40 -0700461 rBase);
buzbee1fd33462013-03-25 13:40:45 -0700462 LoadWordDisp(rBase, mirror::Array::DataOffset(sizeof(mirror::Object*)).Int32Value() +
buzbeefa57c472012-11-21 12:06:18 -0800463 sizeof(int32_t*) * ssb_index, rBase);
Bill Buzbeea114add2012-05-03 15:00:40 -0700464 // rBase now points at appropriate static storage base (Class*)
465 // or NULL if not initialized. Check for NULL and call helper if NULL.
466 // TUNING: fast path should fall through
buzbee1fd33462013-03-25 13:40:45 -0700467 LIR* branch_over = OpCmpImmBranch(kCondNe, rBase, 0, NULL);
468 CallRuntimeHelperImm(ENTRYPOINT_OFFSET(pInitializeStaticStorage), ssb_index, true);
469 if (cu_->instruction_set == kMips) {
buzbeef0504cd2012-11-13 16:31:10 -0800470 // For Arm, kRet0 = kArg0 = rBase, for Mips, we need to copy
buzbee1fd33462013-03-25 13:40:45 -0700471 OpRegCopy(rBase, TargetReg(kRet0));
buzbeeb046e162012-10-30 15:48:42 -0700472 }
buzbee1fd33462013-03-25 13:40:45 -0700473 LIR* skip_target = NewLIR0(kPseudoTargetLabel);
buzbeefa57c472012-11-21 12:06:18 -0800474 branch_over->target = skip_target;
buzbee1fd33462013-03-25 13:40:45 -0700475 FreeTemp(r_method);
buzbee31a4a6f2012-02-28 15:36:15 -0800476 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700477 // rBase now holds static storage base
buzbee1fd33462013-03-25 13:40:45 -0700478 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
buzbeefa57c472012-11-21 12:06:18 -0800479 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700480 GenMemBarrier(kLoadLoad);
Bill Buzbeea114add2012-05-03 15:00:40 -0700481 }
buzbeefa57c472012-11-21 12:06:18 -0800482 if (is_long_or_double) {
buzbee1fd33462013-03-25 13:40:45 -0700483 LoadBaseDispWide(rBase, field_offset, rl_result.low_reg,
buzbeefa57c472012-11-21 12:06:18 -0800484 rl_result.high_reg, INVALID_SREG);
Bill Buzbeea114add2012-05-03 15:00:40 -0700485 } else {
buzbee1fd33462013-03-25 13:40:45 -0700486 LoadWordDisp(rBase, field_offset, rl_result.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700487 }
buzbee1fd33462013-03-25 13:40:45 -0700488 FreeTemp(rBase);
buzbeefa57c472012-11-21 12:06:18 -0800489 if (is_long_or_double) {
buzbee1fd33462013-03-25 13:40:45 -0700490 StoreValueWide(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700491 } else {
buzbee1fd33462013-03-25 13:40:45 -0700492 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700493 }
494 } else {
buzbee1fd33462013-03-25 13:40:45 -0700495 FlushAllRegs(); // Everything to home locations
buzbeefa57c472012-11-21 12:06:18 -0800496 int getterOffset = is_long_or_double ? ENTRYPOINT_OFFSET(pGet64Static) :
497 (is_object ? ENTRYPOINT_OFFSET(pGetObjStatic)
Bill Buzbeea114add2012-05-03 15:00:40 -0700498 : ENTRYPOINT_OFFSET(pGet32Static));
buzbee1fd33462013-03-25 13:40:45 -0700499 CallRuntimeHelperImm(getterOffset, field_idx, true);
buzbeefa57c472012-11-21 12:06:18 -0800500 if (is_long_or_double) {
buzbee1fd33462013-03-25 13:40:45 -0700501 RegLocation rl_result = GetReturnWide(rl_dest.fp);
502 StoreValueWide(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700503 } else {
buzbee1fd33462013-03-25 13:40:45 -0700504 RegLocation rl_result = GetReturn(rl_dest.fp);
505 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700506 }
507 }
buzbee31a4a6f2012-02-28 15:36:15 -0800508}
509
510
511// Debugging routine - if null target, branch to DebugMe
buzbee1fd33462013-03-25 13:40:45 -0700512void Mir2Lir::GenShowTarget()
buzbee31a4a6f2012-02-28 15:36:15 -0800513{
buzbee1fd33462013-03-25 13:40:45 -0700514 DCHECK_NE(cu_->instruction_set, kX86) << "unimplemented GenShowTarget";
515 LIR* branch_over = OpCmpImmBranch(kCondNe, TargetReg(kInvokeTgt), 0, NULL);
516 LoadWordDisp(TargetReg(kSelf), ENTRYPOINT_OFFSET(pDebugMe), TargetReg(kInvokeTgt));
517 LIR* target = NewLIR0(kPseudoTargetLabel);
buzbeefa57c472012-11-21 12:06:18 -0800518 branch_over->target = target;
buzbee31a4a6f2012-02-28 15:36:15 -0800519}
520
buzbee1fd33462013-03-25 13:40:45 -0700521void Mir2Lir::HandleSuspendLaunchPads()
buzbee31a4a6f2012-02-28 15:36:15 -0800522{
buzbee1fd33462013-03-25 13:40:45 -0700523 LIR** suspend_label = reinterpret_cast<LIR**>(suspend_launchpads_.elem_list);
524 int num_elems = suspend_launchpads_.num_used;
buzbeefa57c472012-11-21 12:06:18 -0800525 int helper_offset = ENTRYPOINT_OFFSET(pTestSuspendFromCode);
526 for (int i = 0; i < num_elems; i++) {
buzbee1fd33462013-03-25 13:40:45 -0700527 ResetRegPool();
528 ResetDefTracking();
buzbeefa57c472012-11-21 12:06:18 -0800529 LIR* lab = suspend_label[i];
530 LIR* resume_lab = reinterpret_cast<LIR*>(lab->operands[0]);
buzbee1fd33462013-03-25 13:40:45 -0700531 current_dalvik_offset_ = lab->operands[1];
532 AppendLIR(lab);
533 int r_tgt = CallHelperSetup(helper_offset);
534 CallHelper(r_tgt, helper_offset, true /* MarkSafepointPC */);
535 OpUnconditionalBranch(resume_lab);
Bill Buzbeea114add2012-05-03 15:00:40 -0700536 }
buzbee31a4a6f2012-02-28 15:36:15 -0800537}
538
buzbee1fd33462013-03-25 13:40:45 -0700539void Mir2Lir::HandleIntrinsicLaunchPads()
buzbeefc9e6fa2012-03-23 15:14:29 -0700540{
buzbee1fd33462013-03-25 13:40:45 -0700541 LIR** intrinsic_label = reinterpret_cast<LIR**>(intrinsic_launchpads_.elem_list);
542 int num_elems = intrinsic_launchpads_.num_used;
buzbeefa57c472012-11-21 12:06:18 -0800543 for (int i = 0; i < num_elems; i++) {
buzbee1fd33462013-03-25 13:40:45 -0700544 ResetRegPool();
545 ResetDefTracking();
buzbeefa57c472012-11-21 12:06:18 -0800546 LIR* lab = intrinsic_label[i];
buzbeecbd6d442012-11-17 14:11:25 -0800547 CallInfo* info = reinterpret_cast<CallInfo*>(lab->operands[0]);
buzbee1fd33462013-03-25 13:40:45 -0700548 current_dalvik_offset_ = info->offset;
549 AppendLIR(lab);
buzbee52a77fc2012-11-20 19:50:46 -0800550 // NOTE: GenInvoke handles MarkSafepointPC
buzbee1fd33462013-03-25 13:40:45 -0700551 GenInvoke(info);
buzbeefa57c472012-11-21 12:06:18 -0800552 LIR* resume_lab = reinterpret_cast<LIR*>(lab->operands[2]);
553 if (resume_lab != NULL) {
buzbee1fd33462013-03-25 13:40:45 -0700554 OpUnconditionalBranch(resume_lab);
buzbeefc9e6fa2012-03-23 15:14:29 -0700555 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700556 }
buzbeefc9e6fa2012-03-23 15:14:29 -0700557}
558
buzbee1fd33462013-03-25 13:40:45 -0700559void Mir2Lir::HandleThrowLaunchPads()
buzbee31a4a6f2012-02-28 15:36:15 -0800560{
buzbee1fd33462013-03-25 13:40:45 -0700561 LIR** throw_label = reinterpret_cast<LIR**>(throw_launchpads_.elem_list);
562 int num_elems = throw_launchpads_.num_used;
buzbeefa57c472012-11-21 12:06:18 -0800563 for (int i = 0; i < num_elems; i++) {
buzbee1fd33462013-03-25 13:40:45 -0700564 ResetRegPool();
565 ResetDefTracking();
buzbeefa57c472012-11-21 12:06:18 -0800566 LIR* lab = throw_label[i];
buzbee1fd33462013-03-25 13:40:45 -0700567 current_dalvik_offset_ = lab->operands[1];
568 AppendLIR(lab);
buzbeefa57c472012-11-21 12:06:18 -0800569 int func_offset = 0;
Bill Buzbeea114add2012-05-03 15:00:40 -0700570 int v1 = lab->operands[2];
571 int v2 = lab->operands[3];
buzbee1fd33462013-03-25 13:40:45 -0700572 bool target_x86 = (cu_->instruction_set == kX86);
Bill Buzbeea114add2012-05-03 15:00:40 -0700573 switch (lab->operands[0]) {
574 case kThrowNullPointer:
buzbeefa57c472012-11-21 12:06:18 -0800575 func_offset = ENTRYPOINT_OFFSET(pThrowNullPointerFromCode);
Bill Buzbeea114add2012-05-03 15:00:40 -0700576 break;
buzbee4ef3e452012-12-14 13:35:28 -0800577 case kThrowConstantArrayBounds: // v1 is length reg (for Arm/Mips), v2 constant index
578 // v1 holds the constant array index. Mips/Arm uses v2 for length, x86 reloads.
579 if (target_x86) {
buzbee1fd33462013-03-25 13:40:45 -0700580 OpRegMem(kOpMov, TargetReg(kArg1), v1, mirror::Array::LengthOffset().Int32Value());
buzbee4ef3e452012-12-14 13:35:28 -0800581 } else {
buzbee1fd33462013-03-25 13:40:45 -0700582 OpRegCopy(TargetReg(kArg1), v1);
buzbee4ef3e452012-12-14 13:35:28 -0800583 }
584 // Make sure the following LoadConstant doesn't mess with kArg1.
buzbee1fd33462013-03-25 13:40:45 -0700585 LockTemp(TargetReg(kArg1));
586 LoadConstant(TargetReg(kArg0), v2);
buzbee4ef3e452012-12-14 13:35:28 -0800587 func_offset = ENTRYPOINT_OFFSET(pThrowArrayBoundsFromCode);
588 break;
Bill Buzbeea114add2012-05-03 15:00:40 -0700589 case kThrowArrayBounds:
buzbeef0504cd2012-11-13 16:31:10 -0800590 // Move v1 (array index) to kArg0 and v2 (array length) to kArg1
buzbee52a77fc2012-11-20 19:50:46 -0800591 if (v2 != TargetReg(kArg0)) {
buzbee1fd33462013-03-25 13:40:45 -0700592 OpRegCopy(TargetReg(kArg0), v1);
buzbeefa57c472012-11-21 12:06:18 -0800593 if (target_x86) {
buzbeeb046e162012-10-30 15:48:42 -0700594 // x86 leaves the array pointer in v2, so load the array length that the handler expects
buzbee1fd33462013-03-25 13:40:45 -0700595 OpRegMem(kOpMov, TargetReg(kArg1), v2, mirror::Array::LengthOffset().Int32Value());
buzbeeb046e162012-10-30 15:48:42 -0700596 } else {
buzbee1fd33462013-03-25 13:40:45 -0700597 OpRegCopy(TargetReg(kArg1), v2);
buzbeeb046e162012-10-30 15:48:42 -0700598 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700599 } else {
buzbee52a77fc2012-11-20 19:50:46 -0800600 if (v1 == TargetReg(kArg1)) {
buzbeef0504cd2012-11-13 16:31:10 -0800601 // Swap v1 and v2, using kArg2 as a temp
buzbee1fd33462013-03-25 13:40:45 -0700602 OpRegCopy(TargetReg(kArg2), v1);
buzbeefa57c472012-11-21 12:06:18 -0800603 if (target_x86) {
buzbeeb046e162012-10-30 15:48:42 -0700604 // x86 leaves the array pointer in v2; load the array length that the handler expects
buzbee1fd33462013-03-25 13:40:45 -0700605 OpRegMem(kOpMov, TargetReg(kArg1), v2, mirror::Array::LengthOffset().Int32Value());
buzbeeb046e162012-10-30 15:48:42 -0700606 } else {
buzbee1fd33462013-03-25 13:40:45 -0700607 OpRegCopy(TargetReg(kArg1), v2);
buzbeeb046e162012-10-30 15:48:42 -0700608 }
buzbee1fd33462013-03-25 13:40:45 -0700609 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
Bill Buzbeea114add2012-05-03 15:00:40 -0700610 } else {
buzbeefa57c472012-11-21 12:06:18 -0800611 if (target_x86) {
buzbeeb046e162012-10-30 15:48:42 -0700612 // x86 leaves the array pointer in v2; load the array length that the handler expects
buzbee1fd33462013-03-25 13:40:45 -0700613 OpRegMem(kOpMov, TargetReg(kArg1), v2, mirror::Array::LengthOffset().Int32Value());
buzbeeb046e162012-10-30 15:48:42 -0700614 } else {
buzbee1fd33462013-03-25 13:40:45 -0700615 OpRegCopy(TargetReg(kArg1), v2);
buzbeeb046e162012-10-30 15:48:42 -0700616 }
buzbee1fd33462013-03-25 13:40:45 -0700617 OpRegCopy(TargetReg(kArg0), v1);
Bill Buzbeea114add2012-05-03 15:00:40 -0700618 }
buzbee31a4a6f2012-02-28 15:36:15 -0800619 }
buzbeefa57c472012-11-21 12:06:18 -0800620 func_offset = ENTRYPOINT_OFFSET(pThrowArrayBoundsFromCode);
Bill Buzbeea114add2012-05-03 15:00:40 -0700621 break;
622 case kThrowDivZero:
buzbeefa57c472012-11-21 12:06:18 -0800623 func_offset = ENTRYPOINT_OFFSET(pThrowDivZeroFromCode);
Bill Buzbeea114add2012-05-03 15:00:40 -0700624 break;
Bill Buzbeea114add2012-05-03 15:00:40 -0700625 case kThrowNoSuchMethod:
buzbee1fd33462013-03-25 13:40:45 -0700626 OpRegCopy(TargetReg(kArg0), v1);
buzbeefa57c472012-11-21 12:06:18 -0800627 func_offset =
Bill Buzbeea114add2012-05-03 15:00:40 -0700628 ENTRYPOINT_OFFSET(pThrowNoSuchMethodFromCode);
629 break;
630 case kThrowStackOverflow:
buzbeefa57c472012-11-21 12:06:18 -0800631 func_offset = ENTRYPOINT_OFFSET(pThrowStackOverflowFromCode);
Bill Buzbeea114add2012-05-03 15:00:40 -0700632 // Restore stack alignment
buzbeefa57c472012-11-21 12:06:18 -0800633 if (target_x86) {
buzbee1fd33462013-03-25 13:40:45 -0700634 OpRegImm(kOpAdd, TargetReg(kSp), frame_size_);
buzbeeb046e162012-10-30 15:48:42 -0700635 } else {
buzbee1fd33462013-03-25 13:40:45 -0700636 OpRegImm(kOpAdd, TargetReg(kSp), (num_core_spills_ + num_fp_spills_) * 4);
buzbeeb046e162012-10-30 15:48:42 -0700637 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700638 break;
639 default:
640 LOG(FATAL) << "Unexpected throw kind: " << lab->operands[0];
buzbee31a4a6f2012-02-28 15:36:15 -0800641 }
buzbee1fd33462013-03-25 13:40:45 -0700642 ClobberCalleeSave();
643 int r_tgt = CallHelperSetup(func_offset);
644 CallHelper(r_tgt, func_offset, true /* MarkSafepointPC */);
Bill Buzbeea114add2012-05-03 15:00:40 -0700645 }
buzbee31a4a6f2012-02-28 15:36:15 -0800646}
647
buzbee1fd33462013-03-25 13:40:45 -0700648void Mir2Lir::GenIGet(uint32_t field_idx, int opt_flags, OpSize size,
buzbee02031b12012-11-23 09:41:35 -0800649 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double,
650 bool is_object)
buzbee31a4a6f2012-02-28 15:36:15 -0800651{
buzbeefa57c472012-11-21 12:06:18 -0800652 int field_offset;
653 bool is_volatile;
buzbee31a4a6f2012-02-28 15:36:15 -0800654
buzbee1fd33462013-03-25 13:40:45 -0700655 bool fast_path = FastInstance(field_idx, field_offset, is_volatile, false);
buzbee31a4a6f2012-02-28 15:36:15 -0800656
buzbeefa57c472012-11-21 12:06:18 -0800657 if (fast_path && !SLOW_FIELD_PATH) {
658 RegLocation rl_result;
659 RegisterClass reg_class = oat_reg_class_by_size(size);
660 DCHECK_GE(field_offset, 0);
buzbee1fd33462013-03-25 13:40:45 -0700661 rl_obj = LoadValue(rl_obj, kCoreReg);
buzbeefa57c472012-11-21 12:06:18 -0800662 if (is_long_or_double) {
663 DCHECK(rl_dest.wide);
buzbee1fd33462013-03-25 13:40:45 -0700664 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
665 if (cu_->instruction_set == kX86) {
666 rl_result = EvalLoc(rl_dest, reg_class, true);
667 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
668 LoadBaseDispWide(rl_obj.low_reg, field_offset, rl_result.low_reg,
buzbeefa57c472012-11-21 12:06:18 -0800669 rl_result.high_reg, rl_obj.s_reg_low);
670 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700671 GenMemBarrier(kLoadLoad);
buzbeeb046e162012-10-30 15:48:42 -0700672 }
673 } else {
buzbee1fd33462013-03-25 13:40:45 -0700674 int reg_ptr = AllocTemp();
675 OpRegRegImm(kOpAdd, reg_ptr, rl_obj.low_reg, field_offset);
676 rl_result = EvalLoc(rl_dest, reg_class, true);
677 LoadBaseDispWide(reg_ptr, 0, rl_result.low_reg, rl_result.high_reg, INVALID_SREG);
buzbeefa57c472012-11-21 12:06:18 -0800678 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700679 GenMemBarrier(kLoadLoad);
buzbeeb046e162012-10-30 15:48:42 -0700680 }
buzbee1fd33462013-03-25 13:40:45 -0700681 FreeTemp(reg_ptr);
Bill Buzbeea114add2012-05-03 15:00:40 -0700682 }
buzbee1fd33462013-03-25 13:40:45 -0700683 StoreValueWide(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -0800684 } else {
buzbee1fd33462013-03-25 13:40:45 -0700685 rl_result = EvalLoc(rl_dest, reg_class, true);
686 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
687 LoadBaseDisp(rl_obj.low_reg, field_offset, rl_result.low_reg,
buzbeefa57c472012-11-21 12:06:18 -0800688 kWord, rl_obj.s_reg_low);
689 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700690 GenMemBarrier(kLoadLoad);
Bill Buzbeea114add2012-05-03 15:00:40 -0700691 }
buzbee1fd33462013-03-25 13:40:45 -0700692 StoreValue(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -0800693 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700694 } else {
buzbeefa57c472012-11-21 12:06:18 -0800695 int getterOffset = is_long_or_double ? ENTRYPOINT_OFFSET(pGet64Instance) :
696 (is_object ? ENTRYPOINT_OFFSET(pGetObjInstance)
Bill Buzbeea114add2012-05-03 15:00:40 -0700697 : ENTRYPOINT_OFFSET(pGet32Instance));
buzbee1fd33462013-03-25 13:40:45 -0700698 CallRuntimeHelperImmRegLocation(getterOffset, field_idx, rl_obj, true);
buzbeefa57c472012-11-21 12:06:18 -0800699 if (is_long_or_double) {
buzbee1fd33462013-03-25 13:40:45 -0700700 RegLocation rl_result = GetReturnWide(rl_dest.fp);
701 StoreValueWide(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700702 } else {
buzbee1fd33462013-03-25 13:40:45 -0700703 RegLocation rl_result = GetReturn(rl_dest.fp);
704 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700705 }
706 }
buzbee31a4a6f2012-02-28 15:36:15 -0800707}
708
buzbee1fd33462013-03-25 13:40:45 -0700709void Mir2Lir::GenIPut(uint32_t field_idx, int opt_flags, OpSize size,
buzbee02031b12012-11-23 09:41:35 -0800710 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double,
711 bool is_object)
buzbee31a4a6f2012-02-28 15:36:15 -0800712{
buzbeefa57c472012-11-21 12:06:18 -0800713 int field_offset;
714 bool is_volatile;
buzbee31a4a6f2012-02-28 15:36:15 -0800715
buzbee1fd33462013-03-25 13:40:45 -0700716 bool fast_path = FastInstance(field_idx, field_offset, is_volatile,
Bill Buzbeea114add2012-05-03 15:00:40 -0700717 true);
buzbeefa57c472012-11-21 12:06:18 -0800718 if (fast_path && !SLOW_FIELD_PATH) {
719 RegisterClass reg_class = oat_reg_class_by_size(size);
720 DCHECK_GE(field_offset, 0);
buzbee1fd33462013-03-25 13:40:45 -0700721 rl_obj = LoadValue(rl_obj, kCoreReg);
buzbeefa57c472012-11-21 12:06:18 -0800722 if (is_long_or_double) {
723 int reg_ptr;
buzbee1fd33462013-03-25 13:40:45 -0700724 rl_src = LoadValueWide(rl_src, kAnyReg);
725 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
726 reg_ptr = AllocTemp();
727 OpRegRegImm(kOpAdd, reg_ptr, rl_obj.low_reg, field_offset);
buzbeefa57c472012-11-21 12:06:18 -0800728 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700729 GenMemBarrier(kStoreStore);
Bill Buzbeea114add2012-05-03 15:00:40 -0700730 }
buzbee1fd33462013-03-25 13:40:45 -0700731 StoreBaseDispWide(reg_ptr, 0, rl_src.low_reg, rl_src.high_reg);
buzbeefa57c472012-11-21 12:06:18 -0800732 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700733 GenMemBarrier(kLoadLoad);
Bill Buzbeea114add2012-05-03 15:00:40 -0700734 }
buzbee1fd33462013-03-25 13:40:45 -0700735 FreeTemp(reg_ptr);
buzbee31a4a6f2012-02-28 15:36:15 -0800736 } else {
buzbee1fd33462013-03-25 13:40:45 -0700737 rl_src = LoadValue(rl_src, reg_class);
738 GenNullCheck(rl_obj.s_reg_low, rl_obj.low_reg, opt_flags);
buzbeefa57c472012-11-21 12:06:18 -0800739 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700740 GenMemBarrier(kStoreStore);
Bill Buzbeea114add2012-05-03 15:00:40 -0700741 }
buzbee1fd33462013-03-25 13:40:45 -0700742 StoreBaseDisp(rl_obj.low_reg, field_offset, rl_src.low_reg, kWord);
buzbeefa57c472012-11-21 12:06:18 -0800743 if (is_volatile) {
buzbee1fd33462013-03-25 13:40:45 -0700744 GenMemBarrier(kLoadLoad);
Bill Buzbeea114add2012-05-03 15:00:40 -0700745 }
buzbee1fd33462013-03-25 13:40:45 -0700746 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
747 MarkGCCard(rl_src.low_reg, rl_obj.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700748 }
buzbee31a4a6f2012-02-28 15:36:15 -0800749 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700750 } else {
buzbeefa57c472012-11-21 12:06:18 -0800751 int setter_offset = is_long_or_double ? ENTRYPOINT_OFFSET(pSet64Instance) :
752 (is_object ? ENTRYPOINT_OFFSET(pSetObjInstance)
Bill Buzbeea114add2012-05-03 15:00:40 -0700753 : ENTRYPOINT_OFFSET(pSet32Instance));
buzbee1fd33462013-03-25 13:40:45 -0700754 CallRuntimeHelperImmRegLocationRegLocation(setter_offset, field_idx, rl_obj, rl_src, true);
Bill Buzbeea114add2012-05-03 15:00:40 -0700755 }
buzbee31a4a6f2012-02-28 15:36:15 -0800756}
757
buzbee1fd33462013-03-25 13:40:45 -0700758void Mir2Lir::GenConstClass(uint32_t type_idx, RegLocation rl_dest)
buzbee31a4a6f2012-02-28 15:36:15 -0800759{
buzbee1fd33462013-03-25 13:40:45 -0700760 RegLocation rl_method = LoadCurrMethod();
761 int res_reg = AllocTemp();
762 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
763 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
764 *cu_->dex_file,
Bill Buzbeea114add2012-05-03 15:00:40 -0700765 type_idx)) {
766 // Call out to helper which resolves type and verifies access.
buzbeef0504cd2012-11-13 16:31:10 -0800767 // Resolved type returned in kRet0.
buzbee1fd33462013-03-25 13:40:45 -0700768 CallRuntimeHelperImmReg(ENTRYPOINT_OFFSET(pInitializeTypeAndVerifyAccessFromCode),
buzbeefa57c472012-11-21 12:06:18 -0800769 type_idx, rl_method.low_reg, true);
buzbee1fd33462013-03-25 13:40:45 -0700770 RegLocation rl_result = GetReturn(false);
771 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700772 } else {
773 // We're don't need access checks, load type from dex cache
774 int32_t dex_cache_offset =
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800775 mirror::AbstractMethod::DexCacheResolvedTypesOffset().Int32Value();
buzbee1fd33462013-03-25 13:40:45 -0700776 LoadWordDisp(rl_method.low_reg, dex_cache_offset, res_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700777 int32_t offset_of_type =
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800778 mirror::Array::DataOffset(sizeof(mirror::Class*)).Int32Value() + (sizeof(mirror::Class*)
Bill Buzbeea114add2012-05-03 15:00:40 -0700779 * type_idx);
buzbee1fd33462013-03-25 13:40:45 -0700780 LoadWordDisp(res_reg, offset_of_type, rl_result.low_reg);
781 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file,
Bill Buzbeea114add2012-05-03 15:00:40 -0700782 type_idx) || SLOW_TYPE_PATH) {
783 // Slow path, at runtime test if type is null and if so initialize
buzbee1fd33462013-03-25 13:40:45 -0700784 FlushAllRegs();
785 LIR* branch1 = OpCmpImmBranch(kCondEq, rl_result.low_reg, 0, NULL);
Bill Buzbeea114add2012-05-03 15:00:40 -0700786 // Resolved, store and hop over following code
buzbee1fd33462013-03-25 13:40:45 -0700787 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700788 /*
789 * Because we have stores of the target value on two paths,
790 * clobber temp tracking for the destination using the ssa name
791 */
buzbee1fd33462013-03-25 13:40:45 -0700792 ClobberSReg(rl_dest.s_reg_low);
793 LIR* branch2 = OpUnconditionalBranch(0);
Bill Buzbeea114add2012-05-03 15:00:40 -0700794 // TUNING: move slow path to end & remove unconditional branch
buzbee1fd33462013-03-25 13:40:45 -0700795 LIR* target1 = NewLIR0(kPseudoTargetLabel);
buzbeef0504cd2012-11-13 16:31:10 -0800796 // Call out to helper, which will return resolved type in kArg0
buzbee1fd33462013-03-25 13:40:45 -0700797 CallRuntimeHelperImmReg(ENTRYPOINT_OFFSET(pInitializeTypeFromCode), type_idx,
buzbeefa57c472012-11-21 12:06:18 -0800798 rl_method.low_reg, true);
buzbee1fd33462013-03-25 13:40:45 -0700799 RegLocation rl_result = GetReturn(false);
800 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700801 /*
802 * Because we have stores of the target value on two paths,
803 * clobber temp tracking for the destination using the ssa name
804 */
buzbee1fd33462013-03-25 13:40:45 -0700805 ClobberSReg(rl_dest.s_reg_low);
Bill Buzbeea114add2012-05-03 15:00:40 -0700806 // Rejoin code paths
buzbee1fd33462013-03-25 13:40:45 -0700807 LIR* target2 = NewLIR0(kPseudoTargetLabel);
buzbeecbd6d442012-11-17 14:11:25 -0800808 branch1->target = target1;
809 branch2->target = target2;
buzbee31a4a6f2012-02-28 15:36:15 -0800810 } else {
Bill Buzbeea114add2012-05-03 15:00:40 -0700811 // Fast path, we're done - just store result
buzbee1fd33462013-03-25 13:40:45 -0700812 StoreValue(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -0800813 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700814 }
buzbee31a4a6f2012-02-28 15:36:15 -0800815}
Ian Rogersab2b55d2012-03-18 00:06:11 -0700816
buzbee1fd33462013-03-25 13:40:45 -0700817void Mir2Lir::GenConstString(uint32_t string_idx, RegLocation rl_dest)
buzbee31a4a6f2012-02-28 15:36:15 -0800818{
Bill Buzbeea114add2012-05-03 15:00:40 -0700819 /* NOTE: Most strings should be available at compile time */
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800820 int32_t offset_of_string = mirror::Array::DataOffset(sizeof(mirror::String*)).Int32Value() +
821 (sizeof(mirror::String*) * string_idx);
buzbee1fd33462013-03-25 13:40:45 -0700822 if (!cu_->compiler_driver->CanAssumeStringIsPresentInDexCache(
823 *cu_->dex_file, string_idx) || SLOW_STRING_PATH) {
Bill Buzbeea114add2012-05-03 15:00:40 -0700824 // slow path, resolve string if not in dex cache
buzbee1fd33462013-03-25 13:40:45 -0700825 FlushAllRegs();
826 LockCallTemps(); // Using explicit registers
827 LoadCurrMethodDirect(TargetReg(kArg2));
828 LoadWordDisp(TargetReg(kArg2),
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800829 mirror::AbstractMethod::DexCacheStringsOffset().Int32Value(), TargetReg(kArg0));
buzbeef0504cd2012-11-13 16:31:10 -0800830 // Might call out to helper, which will return resolved string in kRet0
buzbee1fd33462013-03-25 13:40:45 -0700831 int r_tgt = CallHelperSetup(ENTRYPOINT_OFFSET(pResolveStringFromCode));
832 LoadWordDisp(TargetReg(kArg0), offset_of_string, TargetReg(kRet0));
833 LoadConstant(TargetReg(kArg1), string_idx);
834 if (cu_->instruction_set == kThumb2) {
835 OpRegImm(kOpCmp, TargetReg(kRet0), 0); // Is resolved?
836 GenBarrier();
buzbeeb046e162012-10-30 15:48:42 -0700837 // For testing, always force through helper
838 if (!EXERCISE_SLOWEST_STRING_PATH) {
buzbee1fd33462013-03-25 13:40:45 -0700839 OpIT(kCondEq, "T");
buzbeeb046e162012-10-30 15:48:42 -0700840 }
buzbee1fd33462013-03-25 13:40:45 -0700841 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .eq
842 LIR* call_inst = OpReg(kOpBlx, r_tgt); // .eq, helper(Method*, string_idx)
843 MarkSafepointPC(call_inst);
844 FreeTemp(r_tgt);
845 } else if (cu_->instruction_set == kMips) {
846 LIR* branch = OpCmpImmBranch(kCondNe, TargetReg(kRet0), 0, NULL);
847 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .eq
848 LIR* call_inst = OpReg(kOpBlx, r_tgt);
849 MarkSafepointPC(call_inst);
850 FreeTemp(r_tgt);
851 LIR* target = NewLIR0(kPseudoTargetLabel);
buzbeeb046e162012-10-30 15:48:42 -0700852 branch->target = target;
853 } else {
buzbee1fd33462013-03-25 13:40:45 -0700854 DCHECK_EQ(cu_->instruction_set, kX86);
855 CallRuntimeHelperRegReg(ENTRYPOINT_OFFSET(pResolveStringFromCode), TargetReg(kArg2), TargetReg(kArg1), true);
buzbee31a4a6f2012-02-28 15:36:15 -0800856 }
buzbee1fd33462013-03-25 13:40:45 -0700857 GenBarrier();
858 StoreValue(rl_dest, GetReturn(false));
Bill Buzbeea114add2012-05-03 15:00:40 -0700859 } else {
buzbee1fd33462013-03-25 13:40:45 -0700860 RegLocation rl_method = LoadCurrMethod();
861 int res_reg = AllocTemp();
862 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
863 LoadWordDisp(rl_method.low_reg,
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800864 mirror::AbstractMethod::DexCacheStringsOffset().Int32Value(), res_reg);
buzbee1fd33462013-03-25 13:40:45 -0700865 LoadWordDisp(res_reg, offset_of_string, rl_result.low_reg);
866 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700867 }
buzbee31a4a6f2012-02-28 15:36:15 -0800868}
869
870/*
871 * Let helper function take care of everything. Will
872 * call Class::NewInstanceFromCode(type_idx, method);
873 */
buzbee1fd33462013-03-25 13:40:45 -0700874void Mir2Lir::GenNewInstance(uint32_t type_idx, RegLocation rl_dest)
buzbee31a4a6f2012-02-28 15:36:15 -0800875{
buzbee1fd33462013-03-25 13:40:45 -0700876 FlushAllRegs(); /* Everything to home location */
Bill Buzbeea114add2012-05-03 15:00:40 -0700877 // alloc will always check for resolution, do we also need to verify
878 // access because the verifier was unable to?
buzbeefa57c472012-11-21 12:06:18 -0800879 int func_offset;
buzbee1fd33462013-03-25 13:40:45 -0700880 if (cu_->compiler_driver->CanAccessInstantiableTypeWithoutChecks(
881 cu_->method_idx, *cu_->dex_file, type_idx)) {
buzbeefa57c472012-11-21 12:06:18 -0800882 func_offset = ENTRYPOINT_OFFSET(pAllocObjectFromCode);
Bill Buzbeea114add2012-05-03 15:00:40 -0700883 } else {
buzbeefa57c472012-11-21 12:06:18 -0800884 func_offset = ENTRYPOINT_OFFSET(pAllocObjectFromCodeWithAccessCheck);
Bill Buzbeea114add2012-05-03 15:00:40 -0700885 }
buzbee1fd33462013-03-25 13:40:45 -0700886 CallRuntimeHelperImmMethod(func_offset, type_idx, true);
887 RegLocation rl_result = GetReturn(false);
888 StoreValue(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -0800889}
890
buzbee1fd33462013-03-25 13:40:45 -0700891void Mir2Lir::GenThrow(RegLocation rl_src)
Ian Rogersab2b55d2012-03-18 00:06:11 -0700892{
buzbee1fd33462013-03-25 13:40:45 -0700893 FlushAllRegs();
894 CallRuntimeHelperRegLocation(ENTRYPOINT_OFFSET(pDeliverException), rl_src, true);
Ian Rogersab2b55d2012-03-18 00:06:11 -0700895}
896
buzbee1fd33462013-03-25 13:40:45 -0700897void Mir2Lir::GenInstanceof(uint32_t type_idx, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -0800898 RegLocation rl_src)
buzbee31a4a6f2012-02-28 15:36:15 -0800899{
buzbee1fd33462013-03-25 13:40:45 -0700900 FlushAllRegs();
Bill Buzbeea114add2012-05-03 15:00:40 -0700901 // May generate a call - use explicit registers
buzbee1fd33462013-03-25 13:40:45 -0700902 LockCallTemps();
903 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 <= current Method*
buzbeefa57c472012-11-21 12:06:18 -0800904 int class_reg = TargetReg(kArg2); // kArg2 will hold the Class*
buzbee1fd33462013-03-25 13:40:45 -0700905 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
906 *cu_->dex_file,
Bill Buzbeea114add2012-05-03 15:00:40 -0700907 type_idx)) {
908 // Check we have access to type_idx and if not throw IllegalAccessError,
buzbeef0504cd2012-11-13 16:31:10 -0800909 // returns Class* in kArg0
buzbee1fd33462013-03-25 13:40:45 -0700910 CallRuntimeHelperImm(ENTRYPOINT_OFFSET(pInitializeTypeAndVerifyAccessFromCode),
buzbee8320f382012-09-11 16:29:42 -0700911 type_idx, true);
buzbee1fd33462013-03-25 13:40:45 -0700912 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
913 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
Bill Buzbeea114add2012-05-03 15:00:40 -0700914 } else {
buzbeefa57c472012-11-21 12:06:18 -0800915 // Load dex cache entry into class_reg (kArg2)
buzbee1fd33462013-03-25 13:40:45 -0700916 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
917 LoadWordDisp(TargetReg(kArg1),
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800918 mirror::AbstractMethod::DexCacheResolvedTypesOffset().Int32Value(), class_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -0700919 int32_t offset_of_type =
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800920 mirror::Array::DataOffset(sizeof(mirror::Class*)).Int32Value() + (sizeof(mirror::Class*)
Bill Buzbeea114add2012-05-03 15:00:40 -0700921 * type_idx);
buzbee1fd33462013-03-25 13:40:45 -0700922 LoadWordDisp(class_reg, offset_of_type, class_reg);
923 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(
924 *cu_->dex_file, type_idx)) {
Bill Buzbeea114add2012-05-03 15:00:40 -0700925 // Need to test presence of type in dex cache at runtime
buzbee1fd33462013-03-25 13:40:45 -0700926 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
Bill Buzbeea114add2012-05-03 15:00:40 -0700927 // Not resolved
buzbeef0504cd2012-11-13 16:31:10 -0800928 // Call out to helper, which will return resolved type in kRet0
buzbee1fd33462013-03-25 13:40:45 -0700929 CallRuntimeHelperImm(ENTRYPOINT_OFFSET(pInitializeTypeFromCode), type_idx, true);
930 OpRegCopy(TargetReg(kArg2), TargetReg(kRet0)); // Align usage with fast path
931 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); /* reload Ref */
Bill Buzbeea114add2012-05-03 15:00:40 -0700932 // Rejoin code paths
buzbee1fd33462013-03-25 13:40:45 -0700933 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
buzbeefa57c472012-11-21 12:06:18 -0800934 hop_branch->target = hop_target;
buzbee31a4a6f2012-02-28 15:36:15 -0800935 }
Bill Buzbeea114add2012-05-03 15:00:40 -0700936 }
buzbeef0504cd2012-11-13 16:31:10 -0800937 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result */
buzbee1fd33462013-03-25 13:40:45 -0700938 RegLocation rl_result = GetReturn(false);
939 if (cu_->instruction_set == kMips) {
940 LoadConstant(rl_result.low_reg, 0); // store false result for if branch is taken
buzbeeb046e162012-10-30 15:48:42 -0700941 }
buzbee1fd33462013-03-25 13:40:45 -0700942 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
Bill Buzbeea114add2012-05-03 15:00:40 -0700943 /* load object->klass_ */
Ian Rogers2dd0e2c2013-01-24 12:42:14 -0800944 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee1fd33462013-03-25 13:40:45 -0700945 LoadWordDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
buzbeef0504cd2012-11-13 16:31:10 -0800946 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class */
buzbeefa57c472012-11-21 12:06:18 -0800947 LIR* call_inst;
buzbeeb046e162012-10-30 15:48:42 -0700948 LIR* branchover = NULL;
buzbee1fd33462013-03-25 13:40:45 -0700949 if (cu_->instruction_set == kThumb2) {
buzbeeb046e162012-10-30 15:48:42 -0700950 /* Uses conditional nullification */
buzbee1fd33462013-03-25 13:40:45 -0700951 int r_tgt = LoadHelper(ENTRYPOINT_OFFSET(pInstanceofNonTrivialFromCode));
952 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2)); // Same?
953 OpIT(kCondEq, "EE"); // if-convert the test
954 LoadConstant(TargetReg(kArg0), 1); // .eq case - load true
955 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .ne case - arg0 <= class
956 call_inst = OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
957 FreeTemp(r_tgt);
buzbeeb046e162012-10-30 15:48:42 -0700958 } else {
959 /* Uses branchovers */
buzbee1fd33462013-03-25 13:40:45 -0700960 LoadConstant(rl_result.low_reg, 1); // assume true
961 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1), TargetReg(kArg2), NULL);
962 if (cu_->instruction_set != kX86) {
963 int r_tgt = LoadHelper(ENTRYPOINT_OFFSET(pInstanceofNonTrivialFromCode));
964 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .ne case - arg0 <= class
965 call_inst = OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
966 FreeTemp(r_tgt);
buzbeeb046e162012-10-30 15:48:42 -0700967 } else {
buzbee1fd33462013-03-25 13:40:45 -0700968 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2));
969 call_inst = OpThreadMem(kOpBlx, ENTRYPOINT_OFFSET(pInstanceofNonTrivialFromCode));
buzbeeb046e162012-10-30 15:48:42 -0700970 }
971 }
buzbee1fd33462013-03-25 13:40:45 -0700972 MarkSafepointPC(call_inst);
973 ClobberCalleeSave();
Bill Buzbeea114add2012-05-03 15:00:40 -0700974 /* branch targets here */
buzbee1fd33462013-03-25 13:40:45 -0700975 LIR* target = NewLIR0(kPseudoTargetLabel);
976 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -0700977 branch1->target = target;
buzbee1fd33462013-03-25 13:40:45 -0700978 if (cu_->instruction_set != kThumb2) {
buzbeeb046e162012-10-30 15:48:42 -0700979 branchover->target = target;
980 }
buzbee31a4a6f2012-02-28 15:36:15 -0800981}
982
buzbee1fd33462013-03-25 13:40:45 -0700983void Mir2Lir::GenCheckCast(uint32_t type_idx, RegLocation rl_src)
buzbee31a4a6f2012-02-28 15:36:15 -0800984{
buzbee1fd33462013-03-25 13:40:45 -0700985 FlushAllRegs();
Bill Buzbeea114add2012-05-03 15:00:40 -0700986 // May generate a call - use explicit registers
buzbee1fd33462013-03-25 13:40:45 -0700987 LockCallTemps();
988 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 <= current Method*
buzbeefa57c472012-11-21 12:06:18 -0800989 int class_reg = TargetReg(kArg2); // kArg2 will hold the Class*
buzbee1fd33462013-03-25 13:40:45 -0700990 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
991 *cu_->dex_file,
Bill Buzbeea114add2012-05-03 15:00:40 -0700992 type_idx)) {
993 // Check we have access to type_idx and if not throw IllegalAccessError,
buzbeef0504cd2012-11-13 16:31:10 -0800994 // returns Class* in kRet0
Bill Buzbeea114add2012-05-03 15:00:40 -0700995 // InitializeTypeAndVerifyAccess(idx, method)
buzbee1fd33462013-03-25 13:40:45 -0700996 CallRuntimeHelperImmReg(ENTRYPOINT_OFFSET(pInitializeTypeAndVerifyAccessFromCode),
buzbee52a77fc2012-11-20 19:50:46 -0800997 type_idx, TargetReg(kArg1), true);
buzbee1fd33462013-03-25 13:40:45 -0700998 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
Bill Buzbeea114add2012-05-03 15:00:40 -0700999 } else {
buzbeefa57c472012-11-21 12:06:18 -08001000 // Load dex cache entry into class_reg (kArg2)
buzbee1fd33462013-03-25 13:40:45 -07001001 LoadWordDisp(TargetReg(kArg1),
Ian Rogers2dd0e2c2013-01-24 12:42:14 -08001002 mirror::AbstractMethod::DexCacheResolvedTypesOffset().Int32Value(), class_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001003 int32_t offset_of_type =
Ian Rogers2dd0e2c2013-01-24 12:42:14 -08001004 mirror::Array::DataOffset(sizeof(mirror::Class*)).Int32Value() +
1005 (sizeof(mirror::Class*) * type_idx);
buzbee1fd33462013-03-25 13:40:45 -07001006 LoadWordDisp(class_reg, offset_of_type, class_reg);
1007 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(
1008 *cu_->dex_file, type_idx)) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001009 // Need to test presence of type in dex cache at runtime
buzbee1fd33462013-03-25 13:40:45 -07001010 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
Bill Buzbeea114add2012-05-03 15:00:40 -07001011 // Not resolved
buzbeef0504cd2012-11-13 16:31:10 -08001012 // Call out to helper, which will return resolved type in kArg0
Bill Buzbeea114add2012-05-03 15:00:40 -07001013 // InitializeTypeFromCode(idx, method)
buzbee1fd33462013-03-25 13:40:45 -07001014 CallRuntimeHelperImmReg(ENTRYPOINT_OFFSET(pInitializeTypeFromCode), type_idx, TargetReg(kArg1),
buzbee8320f382012-09-11 16:29:42 -07001015 true);
buzbee1fd33462013-03-25 13:40:45 -07001016 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
Bill Buzbeea114add2012-05-03 15:00:40 -07001017 // Rejoin code paths
buzbee1fd33462013-03-25 13:40:45 -07001018 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
buzbeefa57c472012-11-21 12:06:18 -08001019 hop_branch->target = hop_target;
buzbee31a4a6f2012-02-28 15:36:15 -08001020 }
Bill Buzbeea114add2012-05-03 15:00:40 -07001021 }
buzbeefa57c472012-11-21 12:06:18 -08001022 // At this point, class_reg (kArg2) has class
buzbee1fd33462013-03-25 13:40:45 -07001023 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
Bill Buzbeea114add2012-05-03 15:00:40 -07001024 /* Null is OK - continue */
buzbee1fd33462013-03-25 13:40:45 -07001025 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
Bill Buzbeea114add2012-05-03 15:00:40 -07001026 /* load object->klass_ */
Ian Rogers2dd0e2c2013-01-24 12:42:14 -08001027 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee1fd33462013-03-25 13:40:45 -07001028 LoadWordDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
buzbeef0504cd2012-11-13 16:31:10 -08001029 /* kArg1 now contains object->klass_ */
buzbeeb046e162012-10-30 15:48:42 -07001030 LIR* branch2;
buzbee1fd33462013-03-25 13:40:45 -07001031 if (cu_->instruction_set == kThumb2) {
1032 int r_tgt = LoadHelper(ENTRYPOINT_OFFSET(pCheckCastFromCode));
1033 OpRegReg(kOpCmp, TargetReg(kArg1), class_reg);
1034 branch2 = OpCondBranch(kCondEq, NULL); /* If eq, trivial yes */
1035 OpRegCopy(TargetReg(kArg0), TargetReg(kArg1));
1036 OpRegCopy(TargetReg(kArg1), TargetReg(kArg2));
1037 ClobberCalleeSave();
1038 LIR* call_inst = OpReg(kOpBlx, r_tgt);
1039 MarkSafepointPC(call_inst);
1040 FreeTemp(r_tgt);
buzbeeb046e162012-10-30 15:48:42 -07001041 } else {
buzbee1fd33462013-03-25 13:40:45 -07001042 branch2 = OpCmpBranch(kCondEq, TargetReg(kArg1), class_reg, NULL);
1043 CallRuntimeHelperRegReg(ENTRYPOINT_OFFSET(pCheckCastFromCode), TargetReg(kArg1), TargetReg(kArg2), true);
buzbeeb046e162012-10-30 15:48:42 -07001044 }
Bill Buzbeea114add2012-05-03 15:00:40 -07001045 /* branch target here */
buzbee1fd33462013-03-25 13:40:45 -07001046 LIR* target = NewLIR0(kPseudoTargetLabel);
Bill Buzbeea114add2012-05-03 15:00:40 -07001047 branch1->target = target;
1048 branch2->target = target;
buzbee31a4a6f2012-02-28 15:36:15 -08001049}
1050
buzbee1fd33462013-03-25 13:40:45 -07001051void Mir2Lir::GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
1052 RegLocation rl_src1, RegLocation rl_src2)
buzbee31a4a6f2012-02-28 15:36:15 -08001053{
buzbeefa57c472012-11-21 12:06:18 -08001054 RegLocation rl_result;
buzbee1fd33462013-03-25 13:40:45 -07001055 if (cu_->instruction_set == kThumb2) {
buzbeeb046e162012-10-30 15:48:42 -07001056 /*
1057 * NOTE: This is the one place in the code in which we might have
1058 * as many as six live temporary registers. There are 5 in the normal
1059 * set for Arm. Until we have spill capabilities, temporarily add
1060 * lr to the temp set. It is safe to do this locally, but note that
1061 * lr is used explicitly elsewhere in the code generator and cannot
1062 * normally be used as a general temp register.
1063 */
buzbee1fd33462013-03-25 13:40:45 -07001064 MarkTemp(TargetReg(kLr)); // Add lr to the temp pool
1065 FreeTemp(TargetReg(kLr)); // and make it available
buzbeeb046e162012-10-30 15:48:42 -07001066 }
buzbee1fd33462013-03-25 13:40:45 -07001067 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1068 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1069 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbeea114add2012-05-03 15:00:40 -07001070 // The longs may overlap - use intermediate temp if so
buzbeefa57c472012-11-21 12:06:18 -08001071 if ((rl_result.low_reg == rl_src1.high_reg) || (rl_result.low_reg == rl_src2.high_reg)){
buzbee1fd33462013-03-25 13:40:45 -07001072 int t_reg = AllocTemp();
1073 OpRegRegReg(first_op, t_reg, rl_src1.low_reg, rl_src2.low_reg);
1074 OpRegRegReg(second_op, rl_result.high_reg, rl_src1.high_reg, rl_src2.high_reg);
1075 OpRegCopy(rl_result.low_reg, t_reg);
1076 FreeTemp(t_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001077 } else {
buzbee1fd33462013-03-25 13:40:45 -07001078 OpRegRegReg(first_op, rl_result.low_reg, rl_src1.low_reg, rl_src2.low_reg);
1079 OpRegRegReg(second_op, rl_result.high_reg, rl_src1.high_reg,
buzbeefa57c472012-11-21 12:06:18 -08001080 rl_src2.high_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001081 }
1082 /*
buzbeefa57c472012-11-21 12:06:18 -08001083 * NOTE: If rl_dest refers to a frame variable in a large frame, the
buzbee52a77fc2012-11-20 19:50:46 -08001084 * following StoreValueWide might need to allocate a temp register.
Bill Buzbeea114add2012-05-03 15:00:40 -07001085 * To further work around the lack of a spill capability, explicitly
buzbeefa57c472012-11-21 12:06:18 -08001086 * free any temps from rl_src1 & rl_src2 that aren't still live in rl_result.
Bill Buzbeea114add2012-05-03 15:00:40 -07001087 * Remove when spill is functional.
1088 */
buzbee1fd33462013-03-25 13:40:45 -07001089 FreeRegLocTemps(rl_result, rl_src1);
1090 FreeRegLocTemps(rl_result, rl_src2);
1091 StoreValueWide(rl_dest, rl_result);
1092 if (cu_->instruction_set == kThumb2) {
1093 Clobber(TargetReg(kLr));
1094 UnmarkTemp(TargetReg(kLr)); // Remove lr from the temp pool
buzbeeb046e162012-10-30 15:48:42 -07001095 }
buzbee31a4a6f2012-02-28 15:36:15 -08001096}
1097
1098
buzbee1fd33462013-03-25 13:40:45 -07001099void Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -08001100 RegLocation rl_src1, RegLocation rl_shift)
buzbee31a4a6f2012-02-28 15:36:15 -08001101{
buzbeea5954be2013-02-07 10:41:40 -08001102 int func_offset = -1; // Make gcc happy
buzbee31a4a6f2012-02-28 15:36:15 -08001103
buzbee408ad162012-06-06 16:45:18 -07001104 switch (opcode) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001105 case Instruction::SHL_LONG:
1106 case Instruction::SHL_LONG_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001107 func_offset = ENTRYPOINT_OFFSET(pShlLong);
Bill Buzbeea114add2012-05-03 15:00:40 -07001108 break;
1109 case Instruction::SHR_LONG:
1110 case Instruction::SHR_LONG_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001111 func_offset = ENTRYPOINT_OFFSET(pShrLong);
Bill Buzbeea114add2012-05-03 15:00:40 -07001112 break;
1113 case Instruction::USHR_LONG:
1114 case Instruction::USHR_LONG_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001115 func_offset = ENTRYPOINT_OFFSET(pUshrLong);
Bill Buzbeea114add2012-05-03 15:00:40 -07001116 break;
1117 default:
1118 LOG(FATAL) << "Unexpected case";
Bill Buzbeea114add2012-05-03 15:00:40 -07001119 }
buzbee1fd33462013-03-25 13:40:45 -07001120 FlushAllRegs(); /* Send everything to home location */
1121 CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_shift, false);
1122 RegLocation rl_result = GetReturnWide(false);
1123 StoreValueWide(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -08001124}
1125
1126
buzbee1fd33462013-03-25 13:40:45 -07001127void Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -08001128 RegLocation rl_src1, RegLocation rl_src2)
buzbee31a4a6f2012-02-28 15:36:15 -08001129{
Bill Buzbeea114add2012-05-03 15:00:40 -07001130 OpKind op = kOpBkpt;
buzbeefa57c472012-11-21 12:06:18 -08001131 bool is_div_rem = false;
1132 bool check_zero = false;
Bill Buzbeea114add2012-05-03 15:00:40 -07001133 bool unary = false;
buzbeefa57c472012-11-21 12:06:18 -08001134 RegLocation rl_result;
1135 bool shift_op = false;
buzbee408ad162012-06-06 16:45:18 -07001136 switch (opcode) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001137 case Instruction::NEG_INT:
1138 op = kOpNeg;
1139 unary = true;
1140 break;
1141 case Instruction::NOT_INT:
1142 op = kOpMvn;
1143 unary = true;
1144 break;
1145 case Instruction::ADD_INT:
1146 case Instruction::ADD_INT_2ADDR:
1147 op = kOpAdd;
1148 break;
1149 case Instruction::SUB_INT:
1150 case Instruction::SUB_INT_2ADDR:
1151 op = kOpSub;
1152 break;
1153 case Instruction::MUL_INT:
1154 case Instruction::MUL_INT_2ADDR:
1155 op = kOpMul;
1156 break;
1157 case Instruction::DIV_INT:
1158 case Instruction::DIV_INT_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001159 check_zero = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001160 op = kOpDiv;
buzbeefa57c472012-11-21 12:06:18 -08001161 is_div_rem = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001162 break;
buzbeef0504cd2012-11-13 16:31:10 -08001163 /* NOTE: returns in kArg1 */
Bill Buzbeea114add2012-05-03 15:00:40 -07001164 case Instruction::REM_INT:
1165 case Instruction::REM_INT_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001166 check_zero = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001167 op = kOpRem;
buzbeefa57c472012-11-21 12:06:18 -08001168 is_div_rem = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001169 break;
1170 case Instruction::AND_INT:
1171 case Instruction::AND_INT_2ADDR:
1172 op = kOpAnd;
1173 break;
1174 case Instruction::OR_INT:
1175 case Instruction::OR_INT_2ADDR:
1176 op = kOpOr;
1177 break;
1178 case Instruction::XOR_INT:
1179 case Instruction::XOR_INT_2ADDR:
1180 op = kOpXor;
1181 break;
1182 case Instruction::SHL_INT:
1183 case Instruction::SHL_INT_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001184 shift_op = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001185 op = kOpLsl;
1186 break;
1187 case Instruction::SHR_INT:
1188 case Instruction::SHR_INT_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001189 shift_op = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001190 op = kOpAsr;
1191 break;
1192 case Instruction::USHR_INT:
1193 case Instruction::USHR_INT_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001194 shift_op = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001195 op = kOpLsr;
1196 break;
1197 default:
buzbeecbd6d442012-11-17 14:11:25 -08001198 LOG(FATAL) << "Invalid word arith op: " << opcode;
Bill Buzbeea114add2012-05-03 15:00:40 -07001199 }
buzbeefa57c472012-11-21 12:06:18 -08001200 if (!is_div_rem) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001201 if (unary) {
buzbee1fd33462013-03-25 13:40:45 -07001202 rl_src1 = LoadValue(rl_src1, kCoreReg);
1203 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1204 OpRegReg(op, rl_result.low_reg, rl_src1.low_reg);
buzbee31a4a6f2012-02-28 15:36:15 -08001205 } else {
buzbeefa57c472012-11-21 12:06:18 -08001206 if (shift_op) {
1207 int t_reg = INVALID_REG;
buzbee1fd33462013-03-25 13:40:45 -07001208 if (cu_->instruction_set == kX86) {
buzbeeb046e162012-10-30 15:48:42 -07001209 // X86 doesn't require masking and must use ECX
buzbeefa57c472012-11-21 12:06:18 -08001210 t_reg = TargetReg(kCount); // rCX
buzbee1fd33462013-03-25 13:40:45 -07001211 LoadValueDirectFixed(rl_src2, t_reg);
buzbeeb046e162012-10-30 15:48:42 -07001212 } else {
buzbee1fd33462013-03-25 13:40:45 -07001213 rl_src2 = LoadValue(rl_src2, kCoreReg);
1214 t_reg = AllocTemp();
1215 OpRegRegImm(kOpAnd, t_reg, rl_src2.low_reg, 31);
buzbeeb046e162012-10-30 15:48:42 -07001216 }
buzbee1fd33462013-03-25 13:40:45 -07001217 rl_src1 = LoadValue(rl_src1, kCoreReg);
1218 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1219 OpRegRegReg(op, rl_result.low_reg, rl_src1.low_reg, t_reg);
1220 FreeTemp(t_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001221 } else {
buzbee1fd33462013-03-25 13:40:45 -07001222 rl_src1 = LoadValue(rl_src1, kCoreReg);
1223 rl_src2 = LoadValue(rl_src2, kCoreReg);
1224 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1225 OpRegRegReg(op, rl_result.low_reg, rl_src1.low_reg, rl_src2.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001226 }
buzbee31a4a6f2012-02-28 15:36:15 -08001227 }
buzbee1fd33462013-03-25 13:40:45 -07001228 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -07001229 } else {
buzbee1fd33462013-03-25 13:40:45 -07001230 if (cu_->instruction_set == kMips) {
1231 rl_src1 = LoadValue(rl_src1, kCoreReg);
1232 rl_src2 = LoadValue(rl_src2, kCoreReg);
buzbeefa57c472012-11-21 12:06:18 -08001233 if (check_zero) {
buzbee1fd33462013-03-25 13:40:45 -07001234 GenImmedCheck(kCondEq, rl_src2.low_reg, 0, kThrowDivZero);
buzbeeb046e162012-10-30 15:48:42 -07001235 }
buzbee1fd33462013-03-25 13:40:45 -07001236 rl_result = GenDivRem(rl_dest, rl_src1.low_reg, rl_src2.low_reg, op == kOpDiv);
jeffhao4f8f04a2012-10-02 18:10:35 -07001237 } else {
buzbeefa57c472012-11-21 12:06:18 -08001238 int func_offset = ENTRYPOINT_OFFSET(pIdivmod);
buzbee1fd33462013-03-25 13:40:45 -07001239 FlushAllRegs(); /* Send everything to home location */
1240 LoadValueDirectFixed(rl_src2, TargetReg(kArg1));
1241 int r_tgt = CallHelperSetup(func_offset);
1242 LoadValueDirectFixed(rl_src1, TargetReg(kArg0));
buzbeefa57c472012-11-21 12:06:18 -08001243 if (check_zero) {
buzbee1fd33462013-03-25 13:40:45 -07001244 GenImmedCheck(kCondEq, TargetReg(kArg1), 0, kThrowDivZero);
buzbeeb046e162012-10-30 15:48:42 -07001245 }
1246 // NOTE: callout here is not a safepoint
buzbee1fd33462013-03-25 13:40:45 -07001247 CallHelper(r_tgt, func_offset, false /* not a safepoint */ );
buzbeeb046e162012-10-30 15:48:42 -07001248 if (op == kOpDiv)
buzbee1fd33462013-03-25 13:40:45 -07001249 rl_result = GetReturn(false);
buzbeeb046e162012-10-30 15:48:42 -07001250 else
buzbee1fd33462013-03-25 13:40:45 -07001251 rl_result = GetReturnAlt();
jeffhao4f8f04a2012-10-02 18:10:35 -07001252 }
buzbee1fd33462013-03-25 13:40:45 -07001253 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -07001254 }
buzbee31a4a6f2012-02-28 15:36:15 -08001255}
1256
1257/*
1258 * The following are the first-level codegen routines that analyze the format
1259 * of each bytecode then either dispatch special purpose codegen routines
1260 * or produce corresponding Thumb instructions directly.
1261 */
1262
buzbeeaad94382012-11-21 07:40:50 -08001263static bool IsPowerOfTwo(int x)
buzbee31a4a6f2012-02-28 15:36:15 -08001264{
Bill Buzbeea114add2012-05-03 15:00:40 -07001265 return (x & (x - 1)) == 0;
buzbee31a4a6f2012-02-28 15:36:15 -08001266}
1267
1268// Returns true if no more than two bits are set in 'x'.
buzbeeaad94382012-11-21 07:40:50 -08001269static bool IsPopCountLE2(unsigned int x)
buzbee31a4a6f2012-02-28 15:36:15 -08001270{
Bill Buzbeea114add2012-05-03 15:00:40 -07001271 x &= x - 1;
1272 return (x & (x - 1)) == 0;
buzbee31a4a6f2012-02-28 15:36:15 -08001273}
1274
1275// Returns the index of the lowest set bit in 'x'.
buzbeeaad94382012-11-21 07:40:50 -08001276static int LowestSetBit(unsigned int x) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001277 int bit_posn = 0;
1278 while ((x & 0xf) == 0) {
1279 bit_posn += 4;
1280 x >>= 4;
1281 }
1282 while ((x & 1) == 0) {
1283 bit_posn++;
1284 x >>= 1;
1285 }
1286 return bit_posn;
buzbee31a4a6f2012-02-28 15:36:15 -08001287}
1288
buzbeefa57c472012-11-21 12:06:18 -08001289// Returns true if it added instructions to 'cu' to divide 'rl_src' by 'lit'
1290// and store the result in 'rl_dest'.
buzbee1fd33462013-03-25 13:40:45 -07001291bool Mir2Lir::HandleEasyDivide(Instruction::Code dalvik_opcode,
1292 RegLocation rl_src, RegLocation rl_dest, int lit)
buzbee31a4a6f2012-02-28 15:36:15 -08001293{
buzbee1fd33462013-03-25 13:40:45 -07001294 if ((lit < 2) || ((cu_->instruction_set != kThumb2) && !IsPowerOfTwo(lit))) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001295 return false;
buzbee0f79d722012-11-01 15:35:27 -07001296 }
buzbeeb046e162012-10-30 15:48:42 -07001297 // No divide instruction for Arm, so check for more special cases
buzbee1fd33462013-03-25 13:40:45 -07001298 if ((cu_->instruction_set == kThumb2) && !IsPowerOfTwo(lit)) {
1299 return SmallLiteralDivide(dalvik_opcode, rl_src, rl_dest, lit);
Bill Buzbeea114add2012-05-03 15:00:40 -07001300 }
buzbee52a77fc2012-11-20 19:50:46 -08001301 int k = LowestSetBit(lit);
Bill Buzbeea114add2012-05-03 15:00:40 -07001302 if (k >= 30) {
1303 // Avoid special cases.
1304 return false;
1305 }
buzbeefa57c472012-11-21 12:06:18 -08001306 bool div = (dalvik_opcode == Instruction::DIV_INT_LIT8 ||
1307 dalvik_opcode == Instruction::DIV_INT_LIT16);
buzbee1fd33462013-03-25 13:40:45 -07001308 rl_src = LoadValue(rl_src, kCoreReg);
1309 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbeea114add2012-05-03 15:00:40 -07001310 if (div) {
buzbee1fd33462013-03-25 13:40:45 -07001311 int t_reg = AllocTemp();
Bill Buzbeea114add2012-05-03 15:00:40 -07001312 if (lit == 2) {
1313 // Division by 2 is by far the most common division by constant.
buzbee1fd33462013-03-25 13:40:45 -07001314 OpRegRegImm(kOpLsr, t_reg, rl_src.low_reg, 32 - k);
1315 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.low_reg);
1316 OpRegRegImm(kOpAsr, rl_result.low_reg, t_reg, k);
buzbee31a4a6f2012-02-28 15:36:15 -08001317 } else {
buzbee1fd33462013-03-25 13:40:45 -07001318 OpRegRegImm(kOpAsr, t_reg, rl_src.low_reg, 31);
1319 OpRegRegImm(kOpLsr, t_reg, t_reg, 32 - k);
1320 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.low_reg);
1321 OpRegRegImm(kOpAsr, rl_result.low_reg, t_reg, k);
buzbee31a4a6f2012-02-28 15:36:15 -08001322 }
Bill Buzbeea114add2012-05-03 15:00:40 -07001323 } else {
buzbee1fd33462013-03-25 13:40:45 -07001324 int t_reg1 = AllocTemp();
1325 int t_reg2 = AllocTemp();
Bill Buzbeea114add2012-05-03 15:00:40 -07001326 if (lit == 2) {
buzbee1fd33462013-03-25 13:40:45 -07001327 OpRegRegImm(kOpLsr, t_reg1, rl_src.low_reg, 32 - k);
1328 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.low_reg);
1329 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit -1);
1330 OpRegRegReg(kOpSub, rl_result.low_reg, t_reg2, t_reg1);
Bill Buzbeea114add2012-05-03 15:00:40 -07001331 } else {
buzbee1fd33462013-03-25 13:40:45 -07001332 OpRegRegImm(kOpAsr, t_reg1, rl_src.low_reg, 31);
1333 OpRegRegImm(kOpLsr, t_reg1, t_reg1, 32 - k);
1334 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.low_reg);
1335 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit - 1);
1336 OpRegRegReg(kOpSub, rl_result.low_reg, t_reg2, t_reg1);
Bill Buzbeea114add2012-05-03 15:00:40 -07001337 }
1338 }
buzbee1fd33462013-03-25 13:40:45 -07001339 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -07001340 return true;
buzbee31a4a6f2012-02-28 15:36:15 -08001341}
1342
buzbeefa57c472012-11-21 12:06:18 -08001343// Returns true if it added instructions to 'cu' to multiply 'rl_src' by 'lit'
1344// and store the result in 'rl_dest'.
buzbee1fd33462013-03-25 13:40:45 -07001345bool Mir2Lir::HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit)
buzbee31a4a6f2012-02-28 15:36:15 -08001346{
Bill Buzbeea114add2012-05-03 15:00:40 -07001347 // Can we simplify this multiplication?
buzbeefa57c472012-11-21 12:06:18 -08001348 bool power_of_two = false;
1349 bool pop_count_le2 = false;
1350 bool power_of_two_minus_one = false;
Bill Buzbeea114add2012-05-03 15:00:40 -07001351 if (lit < 2) {
1352 // Avoid special cases.
1353 return false;
buzbee52a77fc2012-11-20 19:50:46 -08001354 } else if (IsPowerOfTwo(lit)) {
buzbeefa57c472012-11-21 12:06:18 -08001355 power_of_two = true;
buzbee52a77fc2012-11-20 19:50:46 -08001356 } else if (IsPopCountLE2(lit)) {
buzbeefa57c472012-11-21 12:06:18 -08001357 pop_count_le2 = true;
buzbee52a77fc2012-11-20 19:50:46 -08001358 } else if (IsPowerOfTwo(lit + 1)) {
buzbeefa57c472012-11-21 12:06:18 -08001359 power_of_two_minus_one = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001360 } else {
1361 return false;
1362 }
buzbee1fd33462013-03-25 13:40:45 -07001363 rl_src = LoadValue(rl_src, kCoreReg);
1364 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbeefa57c472012-11-21 12:06:18 -08001365 if (power_of_two) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001366 // Shift.
buzbee1fd33462013-03-25 13:40:45 -07001367 OpRegRegImm(kOpLsl, rl_result.low_reg, rl_src.low_reg, LowestSetBit(lit));
buzbeefa57c472012-11-21 12:06:18 -08001368 } else if (pop_count_le2) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001369 // Shift and add and shift.
buzbeefa57c472012-11-21 12:06:18 -08001370 int first_bit = LowestSetBit(lit);
1371 int second_bit = LowestSetBit(lit ^ (1 << first_bit));
buzbee1fd33462013-03-25 13:40:45 -07001372 GenMultiplyByTwoBitMultiplier(rl_src, rl_result, lit, first_bit, second_bit);
Bill Buzbeea114add2012-05-03 15:00:40 -07001373 } else {
1374 // Reverse subtract: (src << (shift + 1)) - src.
buzbeefa57c472012-11-21 12:06:18 -08001375 DCHECK(power_of_two_minus_one);
buzbee52a77fc2012-11-20 19:50:46 -08001376 // TUNING: rsb dst, src, src lsl#LowestSetBit(lit + 1)
buzbee1fd33462013-03-25 13:40:45 -07001377 int t_reg = AllocTemp();
1378 OpRegRegImm(kOpLsl, t_reg, rl_src.low_reg, LowestSetBit(lit + 1));
1379 OpRegRegReg(kOpSub, rl_result.low_reg, t_reg, rl_src.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001380 }
buzbee1fd33462013-03-25 13:40:45 -07001381 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -07001382 return true;
buzbee31a4a6f2012-02-28 15:36:15 -08001383}
1384
buzbee1fd33462013-03-25 13:40:45 -07001385void Mir2Lir::GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src,
1386 int lit)
buzbee31a4a6f2012-02-28 15:36:15 -08001387{
buzbeefa57c472012-11-21 12:06:18 -08001388 RegLocation rl_result;
buzbeecbd6d442012-11-17 14:11:25 -08001389 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
buzbeefa57c472012-11-21 12:06:18 -08001390 int shift_op = false;
1391 bool is_div = false;
buzbee31a4a6f2012-02-28 15:36:15 -08001392
buzbee408ad162012-06-06 16:45:18 -07001393 switch (opcode) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001394 case Instruction::RSUB_INT_LIT8:
1395 case Instruction::RSUB_INT: {
buzbee1fd33462013-03-25 13:40:45 -07001396 rl_src = LoadValue(rl_src, kCoreReg);
1397 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1398 if (cu_->instruction_set == kThumb2) {
1399 OpRegRegImm(kOpRsub, rl_result.low_reg, rl_src.low_reg, lit);
buzbeec7d1f912013-02-07 15:22:39 -08001400 } else {
buzbee1fd33462013-03-25 13:40:45 -07001401 OpRegReg(kOpNeg, rl_result.low_reg, rl_src.low_reg);
1402 OpRegImm(kOpAdd, rl_result.low_reg, lit);
buzbeec7d1f912013-02-07 15:22:39 -08001403 }
buzbee1fd33462013-03-25 13:40:45 -07001404 StoreValue(rl_dest, rl_result);
buzbeea5954be2013-02-07 10:41:40 -08001405 return;
buzbee31a4a6f2012-02-28 15:36:15 -08001406 }
Bill Buzbeea114add2012-05-03 15:00:40 -07001407
buzbeee6285f92012-12-06 15:57:46 -08001408 case Instruction::SUB_INT:
1409 case Instruction::SUB_INT_2ADDR:
1410 lit = -lit;
1411 // Intended fallthrough
1412 case Instruction::ADD_INT:
1413 case Instruction::ADD_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001414 case Instruction::ADD_INT_LIT8:
1415 case Instruction::ADD_INT_LIT16:
1416 op = kOpAdd;
1417 break;
buzbeee6285f92012-12-06 15:57:46 -08001418 case Instruction::MUL_INT:
1419 case Instruction::MUL_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001420 case Instruction::MUL_INT_LIT8:
1421 case Instruction::MUL_INT_LIT16: {
buzbee1fd33462013-03-25 13:40:45 -07001422 if (HandleEasyMultiply(rl_src, rl_dest, lit)) {
buzbeea5954be2013-02-07 10:41:40 -08001423 return;
Bill Buzbeea114add2012-05-03 15:00:40 -07001424 }
1425 op = kOpMul;
1426 break;
buzbee31a4a6f2012-02-28 15:36:15 -08001427 }
buzbeee6285f92012-12-06 15:57:46 -08001428 case Instruction::AND_INT:
1429 case Instruction::AND_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001430 case Instruction::AND_INT_LIT8:
1431 case Instruction::AND_INT_LIT16:
1432 op = kOpAnd;
1433 break;
buzbeee6285f92012-12-06 15:57:46 -08001434 case Instruction::OR_INT:
1435 case Instruction::OR_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001436 case Instruction::OR_INT_LIT8:
1437 case Instruction::OR_INT_LIT16:
1438 op = kOpOr;
1439 break;
buzbeee6285f92012-12-06 15:57:46 -08001440 case Instruction::XOR_INT:
1441 case Instruction::XOR_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001442 case Instruction::XOR_INT_LIT8:
1443 case Instruction::XOR_INT_LIT16:
1444 op = kOpXor;
1445 break;
1446 case Instruction::SHL_INT_LIT8:
buzbee2a83e8f2012-07-13 16:42:30 -07001447 case Instruction::SHL_INT:
buzbeee6285f92012-12-06 15:57:46 -08001448 case Instruction::SHL_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001449 lit &= 31;
buzbeefa57c472012-11-21 12:06:18 -08001450 shift_op = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001451 op = kOpLsl;
1452 break;
1453 case Instruction::SHR_INT_LIT8:
buzbee2a83e8f2012-07-13 16:42:30 -07001454 case Instruction::SHR_INT:
buzbeee6285f92012-12-06 15:57:46 -08001455 case Instruction::SHR_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001456 lit &= 31;
buzbeefa57c472012-11-21 12:06:18 -08001457 shift_op = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001458 op = kOpAsr;
1459 break;
1460 case Instruction::USHR_INT_LIT8:
buzbee2a83e8f2012-07-13 16:42:30 -07001461 case Instruction::USHR_INT:
buzbeee6285f92012-12-06 15:57:46 -08001462 case Instruction::USHR_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001463 lit &= 31;
buzbeefa57c472012-11-21 12:06:18 -08001464 shift_op = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001465 op = kOpLsr;
1466 break;
1467
buzbeee6285f92012-12-06 15:57:46 -08001468 case Instruction::DIV_INT:
1469 case Instruction::DIV_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001470 case Instruction::DIV_INT_LIT8:
1471 case Instruction::DIV_INT_LIT16:
buzbeee6285f92012-12-06 15:57:46 -08001472 case Instruction::REM_INT:
1473 case Instruction::REM_INT_2ADDR:
Bill Buzbeea114add2012-05-03 15:00:40 -07001474 case Instruction::REM_INT_LIT8:
jeffhao4f8f04a2012-10-02 18:10:35 -07001475 case Instruction::REM_INT_LIT16: {
Bill Buzbeea114add2012-05-03 15:00:40 -07001476 if (lit == 0) {
buzbee1fd33462013-03-25 13:40:45 -07001477 GenImmedCheck(kCondAl, 0, 0, kThrowDivZero);
buzbeea5954be2013-02-07 10:41:40 -08001478 return;
Bill Buzbeea114add2012-05-03 15:00:40 -07001479 }
buzbee1fd33462013-03-25 13:40:45 -07001480 if (HandleEasyDivide(opcode, rl_src, rl_dest, lit)) {
buzbeea5954be2013-02-07 10:41:40 -08001481 return;
Bill Buzbeea114add2012-05-03 15:00:40 -07001482 }
buzbee408ad162012-06-06 16:45:18 -07001483 if ((opcode == Instruction::DIV_INT_LIT8) ||
buzbeee6285f92012-12-06 15:57:46 -08001484 (opcode == Instruction::DIV_INT) ||
1485 (opcode == Instruction::DIV_INT_2ADDR) ||
buzbee408ad162012-06-06 16:45:18 -07001486 (opcode == Instruction::DIV_INT_LIT16)) {
buzbeefa57c472012-11-21 12:06:18 -08001487 is_div = true;
Bill Buzbeea114add2012-05-03 15:00:40 -07001488 } else {
buzbeefa57c472012-11-21 12:06:18 -08001489 is_div = false;
Bill Buzbeea114add2012-05-03 15:00:40 -07001490 }
buzbee1fd33462013-03-25 13:40:45 -07001491 if (cu_->instruction_set == kMips) {
1492 rl_src = LoadValue(rl_src, kCoreReg);
1493 rl_result = GenDivRemLit(rl_dest, rl_src.low_reg, lit, is_div);
jeffhao4f8f04a2012-10-02 18:10:35 -07001494 } else {
buzbee1fd33462013-03-25 13:40:45 -07001495 FlushAllRegs(); /* Everything to home location */
1496 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
1497 Clobber(TargetReg(kArg0));
buzbeefa57c472012-11-21 12:06:18 -08001498 int func_offset = ENTRYPOINT_OFFSET(pIdivmod);
buzbee1fd33462013-03-25 13:40:45 -07001499 CallRuntimeHelperRegImm(func_offset, TargetReg(kArg0), lit, false);
buzbeefa57c472012-11-21 12:06:18 -08001500 if (is_div)
buzbee1fd33462013-03-25 13:40:45 -07001501 rl_result = GetReturn(false);
buzbeeb046e162012-10-30 15:48:42 -07001502 else
buzbee1fd33462013-03-25 13:40:45 -07001503 rl_result = GetReturnAlt();
jeffhao4f8f04a2012-10-02 18:10:35 -07001504 }
buzbee1fd33462013-03-25 13:40:45 -07001505 StoreValue(rl_dest, rl_result);
buzbeea5954be2013-02-07 10:41:40 -08001506 return;
jeffhao4f8f04a2012-10-02 18:10:35 -07001507 }
Bill Buzbeea114add2012-05-03 15:00:40 -07001508 default:
buzbeee6285f92012-12-06 15:57:46 -08001509 LOG(FATAL) << "Unexpected opcode " << opcode;
Bill Buzbeea114add2012-05-03 15:00:40 -07001510 }
buzbee1fd33462013-03-25 13:40:45 -07001511 rl_src = LoadValue(rl_src, kCoreReg);
1512 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbeea114add2012-05-03 15:00:40 -07001513 // Avoid shifts by literal 0 - no support in Thumb. Change to copy
buzbeefa57c472012-11-21 12:06:18 -08001514 if (shift_op && (lit == 0)) {
buzbee1fd33462013-03-25 13:40:45 -07001515 OpRegCopy(rl_result.low_reg, rl_src.low_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001516 } else {
buzbee1fd33462013-03-25 13:40:45 -07001517 OpRegRegImm(op, rl_result.low_reg, rl_src.low_reg, lit);
Bill Buzbeea114add2012-05-03 15:00:40 -07001518 }
buzbee1fd33462013-03-25 13:40:45 -07001519 StoreValue(rl_dest, rl_result);
buzbee31a4a6f2012-02-28 15:36:15 -08001520}
1521
buzbee1fd33462013-03-25 13:40:45 -07001522void Mir2Lir::GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
buzbee02031b12012-11-23 09:41:35 -08001523 RegLocation rl_src1, RegLocation rl_src2)
buzbee31a4a6f2012-02-28 15:36:15 -08001524{
buzbeefa57c472012-11-21 12:06:18 -08001525 RegLocation rl_result;
1526 OpKind first_op = kOpBkpt;
1527 OpKind second_op = kOpBkpt;
1528 bool call_out = false;
1529 bool check_zero = false;
1530 int func_offset;
1531 int ret_reg = TargetReg(kRet0);
buzbee31a4a6f2012-02-28 15:36:15 -08001532
buzbee408ad162012-06-06 16:45:18 -07001533 switch (opcode) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001534 case Instruction::NOT_LONG:
buzbee1fd33462013-03-25 13:40:45 -07001535 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1536 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbeea114add2012-05-03 15:00:40 -07001537 // Check for destructive overlap
buzbeefa57c472012-11-21 12:06:18 -08001538 if (rl_result.low_reg == rl_src2.high_reg) {
buzbee1fd33462013-03-25 13:40:45 -07001539 int t_reg = AllocTemp();
1540 OpRegCopy(t_reg, rl_src2.high_reg);
1541 OpRegReg(kOpMvn, rl_result.low_reg, rl_src2.low_reg);
1542 OpRegReg(kOpMvn, rl_result.high_reg, t_reg);
1543 FreeTemp(t_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001544 } else {
buzbee1fd33462013-03-25 13:40:45 -07001545 OpRegReg(kOpMvn, rl_result.low_reg, rl_src2.low_reg);
1546 OpRegReg(kOpMvn, rl_result.high_reg, rl_src2.high_reg);
Bill Buzbeea114add2012-05-03 15:00:40 -07001547 }
buzbee1fd33462013-03-25 13:40:45 -07001548 StoreValueWide(rl_dest, rl_result);
buzbeea5954be2013-02-07 10:41:40 -08001549 return;
Bill Buzbeea114add2012-05-03 15:00:40 -07001550 case Instruction::ADD_LONG:
1551 case Instruction::ADD_LONG_2ADDR:
buzbee1fd33462013-03-25 13:40:45 -07001552 if (cu_->instruction_set != kThumb2) {
1553 GenAddLong(rl_dest, rl_src1, rl_src2);
buzbeea5954be2013-02-07 10:41:40 -08001554 return;
buzbeeb046e162012-10-30 15:48:42 -07001555 }
buzbeefa57c472012-11-21 12:06:18 -08001556 first_op = kOpAdd;
1557 second_op = kOpAdc;
Bill Buzbeea114add2012-05-03 15:00:40 -07001558 break;
Bill Buzbeea114add2012-05-03 15:00:40 -07001559 case Instruction::SUB_LONG:
1560 case Instruction::SUB_LONG_2ADDR:
buzbee1fd33462013-03-25 13:40:45 -07001561 if (cu_->instruction_set != kThumb2) {
1562 GenSubLong(rl_dest, rl_src1, rl_src2);
buzbeea5954be2013-02-07 10:41:40 -08001563 return;
buzbeeb046e162012-10-30 15:48:42 -07001564 }
buzbeefa57c472012-11-21 12:06:18 -08001565 first_op = kOpSub;
1566 second_op = kOpSbc;
Bill Buzbeea114add2012-05-03 15:00:40 -07001567 break;
Bill Buzbeea114add2012-05-03 15:00:40 -07001568 case Instruction::MUL_LONG:
1569 case Instruction::MUL_LONG_2ADDR:
buzbee1fd33462013-03-25 13:40:45 -07001570 if (cu_->instruction_set == kThumb2) {
1571 GenMulLong(rl_dest, rl_src1, rl_src2);
buzbeea5954be2013-02-07 10:41:40 -08001572 return;
buzbee4ef3e452012-12-14 13:35:28 -08001573 } else {
1574 call_out = true;
1575 ret_reg = TargetReg(kRet0);
1576 func_offset = ENTRYPOINT_OFFSET(pLmul);
1577 }
Bill Buzbeea114add2012-05-03 15:00:40 -07001578 break;
1579 case Instruction::DIV_LONG:
1580 case Instruction::DIV_LONG_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001581 call_out = true;
1582 check_zero = true;
1583 ret_reg = TargetReg(kRet0);
1584 func_offset = ENTRYPOINT_OFFSET(pLdiv);
Bill Buzbeea114add2012-05-03 15:00:40 -07001585 break;
1586 case Instruction::REM_LONG:
1587 case Instruction::REM_LONG_2ADDR:
buzbeefa57c472012-11-21 12:06:18 -08001588 call_out = true;
1589 check_zero = true;
1590 func_offset = ENTRYPOINT_OFFSET(pLdivmod);
buzbeef0504cd2012-11-13 16:31:10 -08001591 /* NOTE - for Arm, result is in kArg2/kArg3 instead of kRet0/kRet1 */
buzbee1fd33462013-03-25 13:40:45 -07001592 ret_reg = (cu_->instruction_set == kThumb2) ? TargetReg(kArg2) : TargetReg(kRet0);
Bill Buzbeea114add2012-05-03 15:00:40 -07001593 break;
1594 case Instruction::AND_LONG_2ADDR:
1595 case Instruction::AND_LONG:
buzbee1fd33462013-03-25 13:40:45 -07001596 if (cu_->instruction_set == kX86) {
1597 return GenAndLong(rl_dest, rl_src1, rl_src2);
buzbeeb046e162012-10-30 15:48:42 -07001598 }
buzbeefa57c472012-11-21 12:06:18 -08001599 first_op = kOpAnd;
1600 second_op = kOpAnd;
Bill Buzbeea114add2012-05-03 15:00:40 -07001601 break;
Bill Buzbeea114add2012-05-03 15:00:40 -07001602 case Instruction::OR_LONG:
1603 case Instruction::OR_LONG_2ADDR:
buzbee1fd33462013-03-25 13:40:45 -07001604 if (cu_->instruction_set == kX86) {
1605 GenOrLong(rl_dest, rl_src1, rl_src2);
buzbeea5954be2013-02-07 10:41:40 -08001606 return;
buzbeeb046e162012-10-30 15:48:42 -07001607 }
buzbeefa57c472012-11-21 12:06:18 -08001608 first_op = kOpOr;
1609 second_op = kOpOr;
Bill Buzbeea114add2012-05-03 15:00:40 -07001610 break;
Bill Buzbeea114add2012-05-03 15:00:40 -07001611 case Instruction::XOR_LONG:
1612 case Instruction::XOR_LONG_2ADDR:
buzbee1fd33462013-03-25 13:40:45 -07001613 if (cu_->instruction_set == kX86) {
1614 GenXorLong(rl_dest, rl_src1, rl_src2);
buzbeea5954be2013-02-07 10:41:40 -08001615 return;
buzbeeb046e162012-10-30 15:48:42 -07001616 }
buzbeefa57c472012-11-21 12:06:18 -08001617 first_op = kOpXor;
1618 second_op = kOpXor;
Bill Buzbeea114add2012-05-03 15:00:40 -07001619 break;
Bill Buzbeea114add2012-05-03 15:00:40 -07001620 case Instruction::NEG_LONG: {
buzbee1fd33462013-03-25 13:40:45 -07001621 GenNegLong(rl_dest, rl_src2);
buzbeea5954be2013-02-07 10:41:40 -08001622 return;
buzbee31a4a6f2012-02-28 15:36:15 -08001623 }
Bill Buzbeea114add2012-05-03 15:00:40 -07001624 default:
1625 LOG(FATAL) << "Invalid long arith op";
1626 }
buzbeefa57c472012-11-21 12:06:18 -08001627 if (!call_out) {
buzbee1fd33462013-03-25 13:40:45 -07001628 GenLong3Addr(first_op, second_op, rl_dest, rl_src1, rl_src2);
Bill Buzbeea114add2012-05-03 15:00:40 -07001629 } else {
buzbee1fd33462013-03-25 13:40:45 -07001630 FlushAllRegs(); /* Send everything to home location */
buzbeefa57c472012-11-21 12:06:18 -08001631 if (check_zero) {
buzbee1fd33462013-03-25 13:40:45 -07001632 LoadValueDirectWideFixed(rl_src2, TargetReg(kArg2), TargetReg(kArg3));
1633 int r_tgt = CallHelperSetup(func_offset);
1634 GenDivZeroCheck(TargetReg(kArg2), TargetReg(kArg3));
1635 LoadValueDirectWideFixed(rl_src1, TargetReg(kArg0), TargetReg(kArg1));
buzbee8320f382012-09-11 16:29:42 -07001636 // NOTE: callout here is not a safepoint
buzbee1fd33462013-03-25 13:40:45 -07001637 CallHelper(r_tgt, func_offset, false /* not safepoint */);
buzbee31a4a6f2012-02-28 15:36:15 -08001638 } else {
buzbee1fd33462013-03-25 13:40:45 -07001639 CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_src2, false);
buzbee31a4a6f2012-02-28 15:36:15 -08001640 }
buzbeef0504cd2012-11-13 16:31:10 -08001641 // Adjust return regs in to handle case of rem returning kArg2/kArg3
buzbeefa57c472012-11-21 12:06:18 -08001642 if (ret_reg == TargetReg(kRet0))
buzbee1fd33462013-03-25 13:40:45 -07001643 rl_result = GetReturnWide(false);
Bill Buzbeea114add2012-05-03 15:00:40 -07001644 else
buzbee1fd33462013-03-25 13:40:45 -07001645 rl_result = GetReturnWideAlt();
1646 StoreValueWide(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -07001647 }
buzbee31a4a6f2012-02-28 15:36:15 -08001648}
1649
buzbee1fd33462013-03-25 13:40:45 -07001650void Mir2Lir::GenConversionCall(int func_offset,
buzbee02031b12012-11-23 09:41:35 -08001651 RegLocation rl_dest, RegLocation rl_src)
buzbee31a4a6f2012-02-28 15:36:15 -08001652{
Bill Buzbeea114add2012-05-03 15:00:40 -07001653 /*
1654 * Don't optimize the register usage since it calls out to support
1655 * functions
1656 */
buzbee1fd33462013-03-25 13:40:45 -07001657 FlushAllRegs(); /* Send everything to home location */
buzbeefa57c472012-11-21 12:06:18 -08001658 if (rl_src.wide) {
buzbee1fd33462013-03-25 13:40:45 -07001659 LoadValueDirectWideFixed(rl_src, rl_src.fp ? TargetReg(kFArg0) : TargetReg(kArg0),
buzbeefa57c472012-11-21 12:06:18 -08001660 rl_src.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
buzbee408ad162012-06-06 16:45:18 -07001661 } else {
buzbee1fd33462013-03-25 13:40:45 -07001662 LoadValueDirectFixed(rl_src, rl_src.fp ? TargetReg(kFArg0) : TargetReg(kArg0));
Bill Buzbeea114add2012-05-03 15:00:40 -07001663 }
buzbee1fd33462013-03-25 13:40:45 -07001664 CallRuntimeHelperRegLocation(func_offset, rl_src, false);
buzbeefa57c472012-11-21 12:06:18 -08001665 if (rl_dest.wide) {
1666 RegLocation rl_result;
buzbee1fd33462013-03-25 13:40:45 -07001667 rl_result = GetReturnWide(rl_dest.fp);
1668 StoreValueWide(rl_dest, rl_result);
buzbee408ad162012-06-06 16:45:18 -07001669 } else {
buzbeefa57c472012-11-21 12:06:18 -08001670 RegLocation rl_result;
buzbee1fd33462013-03-25 13:40:45 -07001671 rl_result = GetReturn(rl_dest.fp);
1672 StoreValue(rl_dest, rl_result);
Bill Buzbeea114add2012-05-03 15:00:40 -07001673 }
buzbee31a4a6f2012-02-28 15:36:15 -08001674}
1675
buzbee31a4a6f2012-02-28 15:36:15 -08001676/* Check if we need to check for pending suspend request */
buzbee1fd33462013-03-25 13:40:45 -07001677void Mir2Lir::GenSuspendTest(int opt_flags)
buzbee31a4a6f2012-02-28 15:36:15 -08001678{
buzbeefa57c472012-11-21 12:06:18 -08001679 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
Bill Buzbeea114add2012-05-03 15:00:40 -07001680 return;
1681 }
buzbee1fd33462013-03-25 13:40:45 -07001682 FlushAllRegs();
1683 LIR* branch = OpTestSuspend(NULL);
1684 LIR* ret_lab = NewLIR0(kPseudoTargetLabel);
1685 LIR* target = RawLIR(current_dalvik_offset_, kPseudoSuspendTarget,
1686 reinterpret_cast<uintptr_t>(ret_lab), current_dalvik_offset_);
buzbeecbd6d442012-11-17 14:11:25 -08001687 branch->target = target;
buzbee1fd33462013-03-25 13:40:45 -07001688 InsertGrowableList(cu_, &suspend_launchpads_, reinterpret_cast<uintptr_t>(target));
buzbee31a4a6f2012-02-28 15:36:15 -08001689}
1690
buzbeefead2932012-03-30 14:02:01 -07001691/* Check if we need to check for pending suspend request */
buzbee1fd33462013-03-25 13:40:45 -07001692void Mir2Lir::GenSuspendTestAndBranch(int opt_flags, LIR* target)
buzbeefead2932012-03-30 14:02:01 -07001693{
buzbeefa57c472012-11-21 12:06:18 -08001694 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
buzbee1fd33462013-03-25 13:40:45 -07001695 OpUnconditionalBranch(target);
Bill Buzbeea114add2012-05-03 15:00:40 -07001696 return;
1697 }
buzbee1fd33462013-03-25 13:40:45 -07001698 OpTestSuspend(target);
buzbeefa57c472012-11-21 12:06:18 -08001699 LIR* launch_pad =
buzbee1fd33462013-03-25 13:40:45 -07001700 RawLIR(current_dalvik_offset_, kPseudoSuspendTarget,
1701 reinterpret_cast<uintptr_t>(target), current_dalvik_offset_);
1702 FlushAllRegs();
1703 OpUnconditionalBranch(launch_pad);
1704 InsertGrowableList(cu_, &suspend_launchpads_, reinterpret_cast<uintptr_t>(launch_pad));
buzbeefead2932012-03-30 14:02:01 -07001705}
1706
buzbee31a4a6f2012-02-28 15:36:15 -08001707} // namespace art