blob: cc4aa144c01cbee7f9bde55e0578b1fd3b575d02 [file] [log] [blame]
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +00001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM_H_
19
20#include "code_generator.h"
Calin Juravle52c48962014-12-16 17:02:57 +000021#include "dex/compiler_enums.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000022#include "driver/compiler_options.h"
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +000023#include "nodes.h"
Nicolas Geoffraye27f31a2014-06-12 17:53:14 +010024#include "parallel_move_resolver.h"
Nicolas Geoffray8d486732014-07-16 16:23:40 +010025#include "utils/arm/assembler_thumb2.h"
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +000026
27namespace art {
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +000028namespace arm {
29
Nicolas Geoffray01bc96d2014-04-11 17:43:50 +010030class CodeGeneratorARM;
31
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000032// Use a local definition to prevent copying mistakes.
33static constexpr size_t kArmWordSize = kArmPointerSize;
Nicolas Geoffraya4f35812015-06-22 23:12:45 +010034static constexpr size_t kArmBitsPerWord = kArmWordSize * kBitsPerByte;
Nicolas Geoffray707c8092014-04-04 10:50:14 +010035
Nicolas Geoffraya747a392014-04-17 14:56:23 +010036static constexpr Register kParameterCoreRegisters[] = { R1, R2, R3 };
Nicolas Geoffraya747a392014-04-17 14:56:23 +010037static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Nicolas Geoffray1ba0f592014-10-27 15:14:55 +000038static constexpr SRegister kParameterFpuRegisters[] =
39 { S0, S1, S2, S3, S4, S5, S6, S7, S8, S9, S10, S11, S12, S13, S14, S15 };
40static constexpr size_t kParameterFpuRegistersLength = arraysize(kParameterFpuRegisters);
Nicolas Geoffraya747a392014-04-17 14:56:23 +010041
Andreas Gampe2bcf9bf2015-01-29 09:56:07 -080042static constexpr Register kArtMethodRegister = R0;
43
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +000044static constexpr Register kRuntimeParameterCoreRegisters[] = { R0, R1, R2, R3 };
45static constexpr size_t kRuntimeParameterCoreRegistersLength =
46 arraysize(kRuntimeParameterCoreRegisters);
47static constexpr SRegister kRuntimeParameterFpuRegisters[] = { S0, S1, S2, S3 };
48static constexpr size_t kRuntimeParameterFpuRegistersLength =
49 arraysize(kRuntimeParameterFpuRegisters);
50
51class InvokeRuntimeCallingConvention : public CallingConvention<Register, SRegister> {
52 public:
53 InvokeRuntimeCallingConvention()
54 : CallingConvention(kRuntimeParameterCoreRegisters,
55 kRuntimeParameterCoreRegistersLength,
56 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -070057 kRuntimeParameterFpuRegistersLength,
58 kArmPointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +000059
60 private:
61 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
62};
63
Andreas Gampe2bcf9bf2015-01-29 09:56:07 -080064static constexpr DRegister FromLowSToD(SRegister reg) {
65 return DCHECK_CONSTEXPR(reg % 2 == 0, , D0)
66 static_cast<DRegister>(reg / 2);
67}
68
69
Nicolas Geoffray1ba0f592014-10-27 15:14:55 +000070class InvokeDexCallingConvention : public CallingConvention<Register, SRegister> {
Nicolas Geoffraya747a392014-04-17 14:56:23 +010071 public:
72 InvokeDexCallingConvention()
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +010073 : CallingConvention(kParameterCoreRegisters,
74 kParameterCoreRegistersLength,
75 kParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -070076 kParameterFpuRegistersLength,
77 kArmPointerSize) {}
Nicolas Geoffraya747a392014-04-17 14:56:23 +010078
Nicolas Geoffraya747a392014-04-17 14:56:23 +010079 private:
80 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
81};
82
Roland Levillain2d27c8e2015-04-28 15:48:45 +010083class InvokeDexCallingConventionVisitorARM : public InvokeDexCallingConventionVisitor {
Nicolas Geoffraya747a392014-04-17 14:56:23 +010084 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +010085 InvokeDexCallingConventionVisitorARM() {}
86 virtual ~InvokeDexCallingConventionVisitorARM() {}
Nicolas Geoffraya747a392014-04-17 14:56:23 +010087
Roland Levillain2d27c8e2015-04-28 15:48:45 +010088 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +010089 Location GetReturnLocation(Primitive::Type type) const OVERRIDE;
90 Location GetMethodLocation() const OVERRIDE;
Nicolas Geoffraya747a392014-04-17 14:56:23 +010091
92 private:
93 InvokeDexCallingConvention calling_convention;
Roland Levillain2d27c8e2015-04-28 15:48:45 +010094 uint32_t double_index_ = 0;
Nicolas Geoffraya747a392014-04-17 14:56:23 +010095
Roland Levillain2d27c8e2015-04-28 15:48:45 +010096 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM);
Nicolas Geoffraya747a392014-04-17 14:56:23 +010097};
98
Calin Juravlee460d1d2015-09-29 04:52:17 +010099class FieldAccessCallingConventionARM : public FieldAccessCallingConvention {
100 public:
101 FieldAccessCallingConventionARM() {}
102
103 Location GetObjectLocation() const OVERRIDE {
104 return Location::RegisterLocation(R1);
105 }
106 Location GetFieldIndexLocation() const OVERRIDE {
107 return Location::RegisterLocation(R0);
108 }
109 Location GetReturnLocation(Primitive::Type type) const OVERRIDE {
110 return Primitive::Is64BitType(type)
111 ? Location::RegisterPairLocation(R0, R1)
112 : Location::RegisterLocation(R0);
113 }
114 Location GetSetValueLocation(Primitive::Type type, bool is_instance) const OVERRIDE {
115 return Primitive::Is64BitType(type)
116 ? Location::RegisterPairLocation(R2, R3)
117 : (is_instance
118 ? Location::RegisterLocation(R2)
119 : Location::RegisterLocation(R1));
120 }
121 Location GetFpuLocation(Primitive::Type type) const OVERRIDE {
122 return Primitive::Is64BitType(type)
123 ? Location::FpuRegisterPairLocation(S0, S1)
124 : Location::FpuRegisterLocation(S0);
125 }
126
127 private:
128 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM);
129};
130
Zheng Xuad4450e2015-04-17 18:48:56 +0800131class ParallelMoveResolverARM : public ParallelMoveResolverWithSwap {
Nicolas Geoffraye27f31a2014-06-12 17:53:14 +0100132 public:
133 ParallelMoveResolverARM(ArenaAllocator* allocator, CodeGeneratorARM* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800134 : ParallelMoveResolverWithSwap(allocator), codegen_(codegen) {}
Nicolas Geoffraye27f31a2014-06-12 17:53:14 +0100135
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000136 void EmitMove(size_t index) OVERRIDE;
137 void EmitSwap(size_t index) OVERRIDE;
138 void SpillScratch(int reg) OVERRIDE;
139 void RestoreScratch(int reg) OVERRIDE;
Nicolas Geoffraye27f31a2014-06-12 17:53:14 +0100140
141 ArmAssembler* GetAssembler() const;
142
143 private:
144 void Exchange(Register reg, int mem);
145 void Exchange(int mem1, int mem2);
146
147 CodeGeneratorARM* const codegen_;
148
149 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM);
150};
151
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000152class LocationsBuilderARM : public HGraphVisitor {
153 public:
Roland Levillain5799fc02014-09-25 12:15:20 +0100154 LocationsBuilderARM(HGraph* graph, CodeGeneratorARM* codegen)
Nicolas Geoffray01bc96d2014-04-11 17:43:50 +0100155 : HGraphVisitor(graph), codegen_(codegen) {}
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000156
Nicolas Geoffray360231a2014-10-08 21:07:48 +0100157#define DECLARE_VISIT_INSTRUCTION(name, super) \
Alexandre Ramesf39e0642015-06-23 11:33:45 +0100158 void Visit##name(H##name* instr) OVERRIDE;
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000159
Alexandre Ramesef20f712015-06-09 10:29:30 +0100160 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
161 FOR_EACH_CONCRETE_INSTRUCTION_ARM(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300162 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000163
164#undef DECLARE_VISIT_INSTRUCTION
165
Alexandre Ramesef20f712015-06-09 10:29:30 +0100166 void VisitInstruction(HInstruction* instruction) OVERRIDE {
167 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
168 << " (id " << instruction->GetId() << ")";
169 }
170
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000171 private:
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000172 void HandleInvoke(HInvoke* invoke);
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100173 void HandleBitwiseOperation(HBinaryOperation* operation, Opcode opcode);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000174 void HandleCondition(HCondition* condition);
Scott Wakeling40a04bf2015-12-11 09:50:36 +0000175 void HandleIntegerRotate(LocationSummary* locations);
176 void HandleLongRotate(LocationSummary* locations);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000177 void HandleShift(HBinaryOperation* operation);
Calin Juravle52c48962014-12-16 17:02:57 +0000178 void HandleFieldSet(HInstruction* instruction, const FieldInfo& field_info);
179 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000180
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100181 Location ArmEncodableConstantOrRegister(HInstruction* constant, Opcode opcode);
182 bool CanEncodeConstantAsImmediate(HConstant* input_cst, Opcode opcode);
183 bool CanEncodeConstantAsImmediate(uint32_t value, Opcode opcode);
184
Nicolas Geoffray01bc96d2014-04-11 17:43:50 +0100185 CodeGeneratorARM* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100186 InvokeDexCallingConventionVisitorARM parameter_visitor_;
Nicolas Geoffray01bc96d2014-04-11 17:43:50 +0100187
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000188 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM);
189};
190
Aart Bik42249c32016-01-07 15:33:50 -0800191class InstructionCodeGeneratorARM : public InstructionCodeGenerator {
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +0000192 public:
Nicolas Geoffray4a34a422014-04-03 10:38:37 +0100193 InstructionCodeGeneratorARM(HGraph* graph, CodeGeneratorARM* codegen);
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +0000194
Nicolas Geoffray360231a2014-10-08 21:07:48 +0100195#define DECLARE_VISIT_INSTRUCTION(name, super) \
Alexandre Ramesf39e0642015-06-23 11:33:45 +0100196 void Visit##name(H##name* instr) OVERRIDE;
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +0000197
Alexandre Ramesef20f712015-06-09 10:29:30 +0100198 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
199 FOR_EACH_CONCRETE_INSTRUCTION_ARM(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300200 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +0000201
202#undef DECLARE_VISIT_INSTRUCTION
203
Alexandre Ramesef20f712015-06-09 10:29:30 +0100204 void VisitInstruction(HInstruction* instruction) OVERRIDE {
205 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
206 << " (id " << instruction->GetId() << ")";
207 }
208
Nicolas Geoffray4a34a422014-04-03 10:38:37 +0100209 ArmAssembler* GetAssembler() const { return assembler_; }
Nicolas Geoffray787c3072014-03-17 10:20:19 +0000210
211 private:
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100212 // Generate code for the given suspend check. If not null, `successor`
213 // is the block to branch to if the suspend check is not needed, and after
214 // the suspend call.
215 void GenerateSuspendCheck(HSuspendCheck* check, HBasicBlock* successor);
Andreas Gampe85b62f22015-09-09 13:15:38 -0700216 void GenerateClassInitializationCheck(SlowPathCode* slow_path, Register class_reg);
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100217 void GenerateAndConst(Register out, Register first, uint32_t value);
218 void GenerateOrrConst(Register out, Register first, uint32_t value);
219 void GenerateEorConst(Register out, Register first, uint32_t value);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000220 void HandleBitwiseOperation(HBinaryOperation* operation);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000221 void HandleCondition(HCondition* condition);
Scott Wakeling40a04bf2015-12-11 09:50:36 +0000222 void HandleIntegerRotate(LocationSummary* locations);
223 void HandleLongRotate(LocationSummary* locations);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000224 void HandleShift(HBinaryOperation* operation);
Roland Levillainc9285912015-12-18 10:38:42 +0000225
Calin Juravle52c48962014-12-16 17:02:57 +0000226 void GenerateWideAtomicStore(Register addr, uint32_t offset,
227 Register value_lo, Register value_hi,
Calin Juravle77520bc2015-01-12 18:45:46 +0000228 Register temp1, Register temp2,
229 HInstruction* instruction);
Calin Juravle52c48962014-12-16 17:02:57 +0000230 void GenerateWideAtomicLoad(Register addr, uint32_t offset,
231 Register out_lo, Register out_hi);
Roland Levillainc9285912015-12-18 10:38:42 +0000232
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100233 void HandleFieldSet(HInstruction* instruction,
234 const FieldInfo& field_info,
235 bool value_can_be_null);
Calin Juravle52c48962014-12-16 17:02:57 +0000236 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Roland Levillainc9285912015-12-18 10:38:42 +0000237
238 // Generate a heap reference load using one register `out`:
239 //
240 // out <- *(out + offset)
241 //
242 // while honoring heap poisoning and/or read barriers (if any).
Roland Levillain95e7ffc2016-01-22 11:57:25 +0000243 //
244 // Location `maybe_temp` is used when generating a read barrier and
245 // shall be a register in that case; it may be an invalid location
246 // otherwise.
Roland Levillainc9285912015-12-18 10:38:42 +0000247 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
248 Location out,
249 uint32_t offset,
Roland Levillain95e7ffc2016-01-22 11:57:25 +0000250 Location maybe_temp);
Roland Levillainc9285912015-12-18 10:38:42 +0000251 // Generate a heap reference load using two different registers
252 // `out` and `obj`:
253 //
254 // out <- *(obj + offset)
255 //
256 // while honoring heap poisoning and/or read barriers (if any).
Roland Levillain95e7ffc2016-01-22 11:57:25 +0000257 //
258 // Location `maybe_temp` is used when generating a Baker's (fast
259 // path) read barrier and shall be a register in that case; it may
260 // be an invalid location otherwise.
Roland Levillainc9285912015-12-18 10:38:42 +0000261 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
262 Location out,
263 Location obj,
264 uint32_t offset,
Roland Levillain95e7ffc2016-01-22 11:57:25 +0000265 Location maybe_temp);
Roland Levillainc9285912015-12-18 10:38:42 +0000266 // Generate a GC root reference load:
267 //
268 // root <- *(obj + offset)
269 //
270 // while honoring read barriers (if any).
271 void GenerateGcRootFieldLoad(HInstruction* instruction,
272 Location root,
273 Register obj,
274 uint32_t offset);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700275 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000276 size_t condition_input_index,
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700277 Label* true_target,
David Brazdil0debae72015-11-12 18:37:00 +0000278 Label* false_target);
David Brazdil0debae72015-11-12 18:37:00 +0000279 void GenerateCompareTestAndBranch(HCondition* condition,
Roland Levillain4fa13f62015-07-06 18:11:54 +0100280 Label* true_target,
David Brazdil0debae72015-11-12 18:37:00 +0000281 Label* false_target);
Roland Levillain4fa13f62015-07-06 18:11:54 +0100282 void GenerateFPJumps(HCondition* cond, Label* true_label, Label* false_label);
283 void GenerateLongComparesAndJumps(HCondition* cond, Label* true_label, Label* false_label);
Zheng Xuc6667102015-05-15 16:08:45 +0800284 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
285 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
286 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
287 void GenerateDivRemConstantIntegral(HBinaryOperation* instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000288 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100289
Nicolas Geoffray4a34a422014-04-03 10:38:37 +0100290 ArmAssembler* const assembler_;
291 CodeGeneratorARM* const codegen_;
Nicolas Geoffray787c3072014-03-17 10:20:19 +0000292
293 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM);
294};
295
296class CodeGeneratorARM : public CodeGenerator {
297 public:
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000298 CodeGeneratorARM(HGraph* graph,
299 const ArmInstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100300 const CompilerOptions& compiler_options,
301 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffray8a16d972014-09-11 10:30:02 +0100302 virtual ~CodeGeneratorARM() {}
Nicolas Geoffray787c3072014-03-17 10:20:19 +0000303
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000304 void GenerateFrameEntry() OVERRIDE;
305 void GenerateFrameExit() OVERRIDE;
306 void Bind(HBasicBlock* block) OVERRIDE;
Calin Juravle175dc732015-08-25 15:42:32 +0100307 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100308 void MoveLocation(Location dst, Location src, Primitive::Type dst_type) OVERRIDE;
309 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
310
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000311 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
312 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000313 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
314 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000315
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000316 size_t GetWordSize() const OVERRIDE {
Nicolas Geoffray707c8092014-04-04 10:50:14 +0100317 return kArmWordSize;
318 }
319
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500320 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
321 // Allocated in S registers, which are word sized.
322 return kArmWordSize;
323 }
324
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000325 HGraphVisitor* GetLocationBuilder() OVERRIDE {
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000326 return &location_builder_;
327 }
328
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000329 HGraphVisitor* GetInstructionVisitor() OVERRIDE {
Nicolas Geoffray787c3072014-03-17 10:20:19 +0000330 return &instruction_visitor_;
331 }
332
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000333 ArmAssembler* GetAssembler() OVERRIDE {
Nicolas Geoffray787c3072014-03-17 10:20:19 +0000334 return &assembler_;
335 }
336
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100337 const ArmAssembler& GetAssembler() const OVERRIDE {
338 return assembler_;
339 }
340
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000341 uintptr_t GetAddressOf(HBasicBlock* block) const OVERRIDE {
342 return GetLabelOf(block)->Position();
343 }
Calin Juravle34bacdf2014-10-07 20:23:36 +0100344
David Brazdil58282f42016-01-14 12:45:10 +0000345 void SetupBlockedRegisters() const OVERRIDE;
Nicolas Geoffray4a34a422014-04-03 10:38:37 +0100346
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000347 Location GetStackLocation(HLoadLocal* load) const OVERRIDE;
348
349 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
350 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Nicolas Geoffraya7062e02014-05-22 12:50:17 +0100351
Calin Juravle34bacdf2014-10-07 20:23:36 +0100352 // Blocks all register pairs made out of blocked core registers.
353 void UpdateBlockedPairRegisters() const;
354
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000355 ParallelMoveResolverARM* GetMoveResolver() OVERRIDE {
Nicolas Geoffraye27f31a2014-06-12 17:53:14 +0100356 return &move_resolver_;
357 }
358
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000359 InstructionSet GetInstructionSet() const OVERRIDE {
Nicolas Geoffray8d486732014-07-16 16:23:40 +0100360 return InstructionSet::kThumb2;
Nicolas Geoffray412f10c2014-06-19 10:00:34 +0100361 }
362
Nicolas Geoffray01bc96d2014-04-11 17:43:50 +0100363 // Helper method to move a 32bits value between two locations.
364 void Move32(Location destination, Location source);
365 // Helper method to move a 64bits value between two locations.
366 void Move64(Location destination, Location source);
367
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100368 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100369 void InvokeRuntime(QuickEntrypointEnum entrypoint,
370 HInstruction* instruction,
371 uint32_t dex_pc,
372 SlowPathCode* slow_path) OVERRIDE;
373
374 void InvokeRuntime(int32_t offset,
375 HInstruction* instruction,
376 uint32_t dex_pc,
377 SlowPathCode* slow_path);
Nicolas Geoffray19a19cf2014-10-22 16:07:05 +0100378
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100379 // Emit a write barrier.
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100380 void MarkGCCard(Register temp, Register card, Register object, Register value, bool can_be_null);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100381
Roland Levillainc9285912015-12-18 10:38:42 +0000382 void GenerateMemoryBarrier(MemBarrierKind kind);
383
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100384 Label* GetLabelOf(HBasicBlock* block) const {
Vladimir Marko225b6462015-09-28 12:17:40 +0100385 return CommonGetLabelOf<Label>(block_labels_, block);
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100386 }
387
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000388 void Initialize() OVERRIDE {
Vladimir Marko225b6462015-09-28 12:17:40 +0100389 block_labels_ = CommonInitializeLabels<Label>();
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100390 }
391
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000392 void Finalize(CodeAllocator* allocator) OVERRIDE;
393
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000394 const ArmInstructionSetFeatures& GetInstructionSetFeatures() const {
Calin Juravle34166012014-12-19 17:22:29 +0000395 return isa_features_;
396 }
397
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000398 bool NeedsTwoRegisters(Primitive::Type type) const OVERRIDE {
399 return type == Primitive::kPrimDouble || type == Primitive::kPrimLong;
400 }
401
Nicolas Geoffray4dee6362015-01-23 18:23:14 +0000402 void ComputeSpillMask() OVERRIDE;
403
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000404 Label* GetFrameEntryLabel() { return &frame_entry_label_; }
405
Vladimir Markodc151b22015-10-15 18:02:30 +0100406 // Check if the desired_dispatch_info is supported. If it is, return it,
407 // otherwise return a fall-back info that should be used instead.
408 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
409 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
410 MethodReference target_method) OVERRIDE;
411
Andreas Gampe85b62f22015-09-09 13:15:38 -0700412 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, Location temp) OVERRIDE;
413 void GenerateVirtualCall(HInvokeVirtual* invoke, Location temp) OVERRIDE;
414
415 void MoveFromReturnRegister(Location trg, Primitive::Type type) OVERRIDE;
Andreas Gampe2bcf9bf2015-01-29 09:56:07 -0800416
Vladimir Marko58155012015-08-19 12:49:41 +0000417 void EmitLinkerPatches(ArenaVector<LinkerPatch>* linker_patches) OVERRIDE;
418
Vladimir Markob4536b72015-11-24 13:45:23 +0000419 // The PC-relative base address is loaded with three instructions, MOVW+MOVT
420 // to load the offset to base_reg and then ADD base_reg, PC. The offset is
421 // calculated from the ADD's effective PC, i.e. PC+4 on Thumb2. Though we
422 // currently emit these 3 instructions together, instruction scheduling could
423 // split this sequence apart, so we keep separate labels for each of them.
424 struct DexCacheArraysBaseLabels {
425 DexCacheArraysBaseLabels() = default;
426 DexCacheArraysBaseLabels(DexCacheArraysBaseLabels&& other) = default;
427
428 Label movw_label;
429 Label movt_label;
430 Label add_pc_label;
431 };
432
433 void AddDexCacheArraysBase(HArmDexCacheArraysBase* base) {
434 DexCacheArraysBaseLabels labels;
435 dex_cache_arrays_base_labels_.Put(base, std::move(labels));
436 }
437
438 DexCacheArraysBaseLabels* GetDexCacheArraysBaseLabels(HArmDexCacheArraysBase* base) {
439 auto it = dex_cache_arrays_base_labels_.find(base);
440 DCHECK(it != dex_cache_arrays_base_labels_.end());
441 return &it->second;
442 }
443
Roland Levillainc9285912015-12-18 10:38:42 +0000444 // Fast path implementation of ReadBarrier::Barrier for a heap
445 // reference field load when Baker's read barriers are used.
446 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
Roland Levillaine3f43ac2016-01-19 15:07:47 +0000447 Location ref,
Roland Levillainc9285912015-12-18 10:38:42 +0000448 Register obj,
449 uint32_t offset,
450 Location temp,
451 bool needs_null_check);
452 // Fast path implementation of ReadBarrier::Barrier for a heap
453 // reference array load when Baker's read barriers are used.
454 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
Roland Levillaine3f43ac2016-01-19 15:07:47 +0000455 Location ref,
Roland Levillainc9285912015-12-18 10:38:42 +0000456 Register obj,
457 uint32_t data_offset,
458 Location index,
459 Location temp,
460 bool needs_null_check);
461
462 // Generate a read barrier for a heap reference within `instruction`
463 // using a slow path.
Roland Levillain3b359c72015-11-17 19:35:12 +0000464 //
465 // A read barrier for an object reference read from the heap is
466 // implemented as a call to the artReadBarrierSlow runtime entry
467 // point, which is passed the values in locations `ref`, `obj`, and
468 // `offset`:
469 //
470 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
471 // mirror::Object* obj,
472 // uint32_t offset);
473 //
474 // The `out` location contains the value returned by
475 // artReadBarrierSlow.
476 //
477 // When `index` is provided (i.e. for array accesses), the offset
478 // value passed to artReadBarrierSlow is adjusted to take `index`
479 // into account.
Roland Levillainc9285912015-12-18 10:38:42 +0000480 void GenerateReadBarrierSlow(HInstruction* instruction,
481 Location out,
482 Location ref,
483 Location obj,
484 uint32_t offset,
485 Location index = Location::NoLocation());
Roland Levillain3b359c72015-11-17 19:35:12 +0000486
Roland Levillainc9285912015-12-18 10:38:42 +0000487 // If read barriers are enabled, generate a read barrier for a heap
488 // reference using a slow path. If heap poisoning is enabled, also
489 // unpoison the reference in `out`.
490 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
491 Location out,
492 Location ref,
493 Location obj,
494 uint32_t offset,
495 Location index = Location::NoLocation());
Roland Levillain3b359c72015-11-17 19:35:12 +0000496
Roland Levillainc9285912015-12-18 10:38:42 +0000497 // Generate a read barrier for a GC root within `instruction` using
498 // a slow path.
Roland Levillain3b359c72015-11-17 19:35:12 +0000499 //
500 // A read barrier for an object reference GC root is implemented as
501 // a call to the artReadBarrierForRootSlow runtime entry point,
502 // which is passed the value in location `root`:
503 //
504 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
505 //
506 // The `out` location contains the value returned by
507 // artReadBarrierForRootSlow.
Roland Levillainc9285912015-12-18 10:38:42 +0000508 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain3b359c72015-11-17 19:35:12 +0000509
David Srbeckyc7098ff2016-02-09 14:30:11 +0000510 void GenerateNop();
511
Calin Juravle2ae48182016-03-16 14:05:09 +0000512 void GenerateImplicitNullCheck(HNullCheck* instruction);
513 void GenerateExplicitNullCheck(HNullCheck* instruction);
514
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100515 private:
Roland Levillainc9285912015-12-18 10:38:42 +0000516 // Factored implementation of GenerateFieldLoadWithBakerReadBarrier
517 // and GenerateArrayLoadWithBakerReadBarrier.
518 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
519 Location ref,
520 Register obj,
521 uint32_t offset,
522 Location index,
523 Location temp,
524 bool needs_null_check);
525
Vladimir Markob4536b72015-11-24 13:45:23 +0000526 Register GetInvokeStaticOrDirectExtraParameter(HInvokeStaticOrDirect* invoke, Register temp);
527
Vladimir Marko58155012015-08-19 12:49:41 +0000528 using MethodToLiteralMap = ArenaSafeMap<MethodReference, Literal*, MethodReferenceComparator>;
Vladimir Markob4536b72015-11-24 13:45:23 +0000529 using DexCacheArraysBaseToLabelsMap = ArenaSafeMap<HArmDexCacheArraysBase*,
530 DexCacheArraysBaseLabels,
531 std::less<HArmDexCacheArraysBase*>>;
Vladimir Marko58155012015-08-19 12:49:41 +0000532
533 Literal* DeduplicateMethodLiteral(MethodReference target_method, MethodToLiteralMap* map);
534 Literal* DeduplicateMethodAddressLiteral(MethodReference target_method);
535 Literal* DeduplicateMethodCodeLiteral(MethodReference target_method);
536
Nicolas Geoffray92a73ae2014-10-16 11:12:52 +0100537 // Labels for each block that will be compiled.
Vladimir Marko225b6462015-09-28 12:17:40 +0100538 Label* block_labels_; // Indexed by block id.
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000539 Label frame_entry_label_;
Nicolas Geoffraybab4ed72014-03-11 17:53:17 +0000540 LocationsBuilderARM location_builder_;
Nicolas Geoffray787c3072014-03-17 10:20:19 +0000541 InstructionCodeGeneratorARM instruction_visitor_;
Nicolas Geoffraye27f31a2014-06-12 17:53:14 +0100542 ParallelMoveResolverARM move_resolver_;
Nicolas Geoffray8d486732014-07-16 16:23:40 +0100543 Thumb2Assembler assembler_;
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000544 const ArmInstructionSetFeatures& isa_features_;
Nicolas Geoffray787c3072014-03-17 10:20:19 +0000545
Vladimir Marko58155012015-08-19 12:49:41 +0000546 // Method patch info, map MethodReference to a literal for method address and method code.
547 MethodToLiteralMap method_patches_;
548 MethodToLiteralMap call_patches_;
549 // Relative call patch info.
550 // Using ArenaDeque<> which retains element addresses on push/emplace_back().
551 ArenaDeque<MethodPatchInfo<Label>> relative_call_patches_;
552
Vladimir Markob4536b72015-11-24 13:45:23 +0000553 DexCacheArraysBaseToLabelsMap dex_cache_arrays_base_labels_;
554
Nicolas Geoffrayd4dd2552014-02-28 10:23:58 +0000555 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM);
556};
557
558} // namespace arm
559} // namespace art
560
561#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM_H_