blob: 365512518265d5e0a5038530873e6221b808c640 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
buzbee311ca162013-02-28 15:56:43 -080022#include "dex_file.h"
23#include "dex_instruction.h"
24#include "compiler_ir.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000025#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000026#include "mir_field_info.h"
27#include "mir_method_info.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000028#include "utils/arena_bit_vector.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000029#include "utils/growable_array.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000030#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080031
32namespace art {
33
buzbeeee17e0a2013-07-31 10:47:37 -070034enum InstructionAnalysisAttributePos {
35 kUninterestingOp = 0,
36 kArithmeticOp,
37 kFPOp,
38 kSingleOp,
39 kDoubleOp,
40 kIntOp,
41 kLongOp,
42 kBranchOp,
43 kInvokeOp,
44 kArrayOp,
45 kHeavyweightOp,
46 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070047 kMoveOp,
48 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070049};
50
51#define AN_NONE (1 << kUninterestingOp)
52#define AN_MATH (1 << kArithmeticOp)
53#define AN_FP (1 << kFPOp)
54#define AN_LONG (1 << kLongOp)
55#define AN_INT (1 << kIntOp)
56#define AN_SINGLE (1 << kSingleOp)
57#define AN_DOUBLE (1 << kDoubleOp)
58#define AN_FLOATMATH (1 << kFPOp)
59#define AN_BRANCH (1 << kBranchOp)
60#define AN_INVOKE (1 << kInvokeOp)
61#define AN_ARRAYOP (1 << kArrayOp)
62#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
63#define AN_SIMPLECONST (1 << kSimpleConstOp)
64#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070065#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070066#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
67
buzbee311ca162013-02-28 15:56:43 -080068enum DataFlowAttributePos {
69 kUA = 0,
70 kUB,
71 kUC,
72 kAWide,
73 kBWide,
74 kCWide,
75 kDA,
76 kIsMove,
77 kSetsConst,
78 kFormat35c,
79 kFormat3rc,
80 kNullCheckSrc0, // Null check of uses[0].
81 kNullCheckSrc1, // Null check of uses[1].
82 kNullCheckSrc2, // Null check of uses[2].
83 kNullCheckOut0, // Null check out outgoing arg0.
84 kDstNonNull, // May assume dst is non-null.
85 kRetNonNull, // May assume retval is non-null.
86 kNullTransferSrc0, // Object copy src[0] -> dst.
87 kNullTransferSrcN, // Phi null check state transfer.
88 kRangeCheckSrc1, // Range check of uses[1].
89 kRangeCheckSrc2, // Range check of uses[2].
90 kRangeCheckSrc3, // Range check of uses[3].
91 kFPA,
92 kFPB,
93 kFPC,
94 kCoreA,
95 kCoreB,
96 kCoreC,
97 kRefA,
98 kRefB,
99 kRefC,
100 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000101 kUsesIField, // Accesses an instance field (IGET/IPUT).
102 kUsesSField, // Accesses a static field (SGET/SPUT).
buzbee1da1e2f2013-11-15 13:37:01 -0800103 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -0800104};
105
Ian Rogers0f678472014-03-10 16:18:37 -0700106#define DF_NOP UINT64_C(0)
107#define DF_UA (UINT64_C(1) << kUA)
108#define DF_UB (UINT64_C(1) << kUB)
109#define DF_UC (UINT64_C(1) << kUC)
110#define DF_A_WIDE (UINT64_C(1) << kAWide)
111#define DF_B_WIDE (UINT64_C(1) << kBWide)
112#define DF_C_WIDE (UINT64_C(1) << kCWide)
113#define DF_DA (UINT64_C(1) << kDA)
114#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
115#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
116#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
117#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
118#define DF_NULL_CHK_0 (UINT64_C(1) << kNullCheckSrc0)
119#define DF_NULL_CHK_1 (UINT64_C(1) << kNullCheckSrc1)
120#define DF_NULL_CHK_2 (UINT64_C(1) << kNullCheckSrc2)
121#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
122#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
123#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
124#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
125#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
126#define DF_RANGE_CHK_1 (UINT64_C(1) << kRangeCheckSrc1)
127#define DF_RANGE_CHK_2 (UINT64_C(1) << kRangeCheckSrc2)
128#define DF_RANGE_CHK_3 (UINT64_C(1) << kRangeCheckSrc3)
129#define DF_FP_A (UINT64_C(1) << kFPA)
130#define DF_FP_B (UINT64_C(1) << kFPB)
131#define DF_FP_C (UINT64_C(1) << kFPC)
132#define DF_CORE_A (UINT64_C(1) << kCoreA)
133#define DF_CORE_B (UINT64_C(1) << kCoreB)
134#define DF_CORE_C (UINT64_C(1) << kCoreC)
135#define DF_REF_A (UINT64_C(1) << kRefA)
136#define DF_REF_B (UINT64_C(1) << kRefB)
137#define DF_REF_C (UINT64_C(1) << kRefC)
138#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000139#define DF_IFIELD (UINT64_C(1) << kUsesIField)
140#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Ian Rogers0f678472014-03-10 16:18:37 -0700141#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800142
143#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
144
145#define DF_HAS_DEFS (DF_DA)
146
147#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
148 DF_NULL_CHK_1 | \
149 DF_NULL_CHK_2 | \
150 DF_NULL_CHK_OUT0)
151
152#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
153 DF_RANGE_CHK_2 | \
154 DF_RANGE_CHK_3)
155
156#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
157 DF_HAS_RANGE_CHKS)
158
159#define DF_A_IS_REG (DF_UA | DF_DA)
160#define DF_B_IS_REG (DF_UB)
161#define DF_C_IS_REG (DF_UC)
162#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
163#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000164#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700165enum OatMethodAttributes {
166 kIsLeaf, // Method is leaf.
167 kHasLoop, // Method contains simple loop.
168};
169
170#define METHOD_IS_LEAF (1 << kIsLeaf)
171#define METHOD_HAS_LOOP (1 << kHasLoop)
172
173// Minimum field size to contain Dalvik v_reg number.
174#define VREG_NUM_WIDTH 16
175
176#define INVALID_SREG (-1)
177#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700178#define INVALID_OFFSET (0xDEADF00FU)
179
buzbee1fd33462013-03-25 13:40:45 -0700180#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
181#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
182#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
183#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
Vladimir Markobfea9c22014-01-17 17:49:33 +0000184#define MIR_IGNORE_CLINIT_CHECK (1 << kMIRIgnoreClInitCheck)
buzbee1fd33462013-03-25 13:40:45 -0700185#define MIR_INLINED (1 << kMIRInlined)
186#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
187#define MIR_CALLEE (1 << kMIRCallee)
188#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
189#define MIR_DUP (1 << kMIRDup)
190
buzbee862a7602013-04-05 10:58:54 -0700191#define BLOCK_NAME_LEN 80
192
buzbee0d829482013-10-11 15:24:55 -0700193typedef uint16_t BasicBlockId;
194static const BasicBlockId NullBasicBlockId = 0;
195
buzbee1fd33462013-03-25 13:40:45 -0700196/*
197 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
198 * it is useful to have compiler-generated temporary registers and have them treated
199 * in the same manner as dx-generated virtual registers. This struct records the SSA
200 * name of compiler-introduced temporaries.
201 */
202struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800203 int32_t v_reg; // Virtual register number for temporary.
204 int32_t s_reg_low; // SSA name for low Dalvik word.
205};
206
207enum CompilerTempType {
208 kCompilerTempVR, // A virtual register temporary.
209 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
buzbee1fd33462013-03-25 13:40:45 -0700210};
211
212// When debug option enabled, records effectiveness of null and range check elimination.
213struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700214 int32_t null_checks;
215 int32_t null_checks_eliminated;
216 int32_t range_checks;
217 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700218};
219
220// Dataflow attributes of a basic block.
221struct BasicBlockDataFlow {
222 ArenaBitVector* use_v;
223 ArenaBitVector* def_v;
224 ArenaBitVector* live_in_v;
225 ArenaBitVector* phi_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700226 int32_t* vreg_to_ssa_map_exit;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000227 ArenaBitVector* ending_check_v; // For null check and class init check elimination.
buzbee1fd33462013-03-25 13:40:45 -0700228};
229
230/*
231 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
232 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
233 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
234 * Following SSA renaming, this is the primary struct used by code generators to locate
235 * operand and result registers. This is a somewhat confusing and unhelpful convention that
236 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700237 *
238 * TODO:
239 * 1. Add accessors for uses/defs and make data private
240 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
241 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700242 */
243struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700244 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700245 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700246 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700247 bool* fp_def;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700248 int16_t num_uses_allocated;
249 int16_t num_defs_allocated;
250 int16_t num_uses;
251 int16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700252
253 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700254};
255
256/*
257 * The Midlevel Intermediate Representation node, which may be largely considered a
258 * wrapper around a Dalvik byte code.
259 */
260struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700261 /*
262 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
263 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
264 * need to carry aux data pointer.
265 */
Ian Rogers29a26482014-05-02 15:27:29 -0700266 struct DecodedInstruction {
267 uint32_t vA;
268 uint32_t vB;
269 uint64_t vB_wide; /* for k51l */
270 uint32_t vC;
271 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
272 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700273
274 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
275 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700276
277 /*
278 * Given a decoded instruction representing a const bytecode, it updates
279 * the out arguments with proper values as dictated by the constant bytecode.
280 */
281 bool GetConstant(int64_t* ptr_value, bool* wide) const;
282
283 bool IsStore() const {
284 return ((Instruction::FlagsOf(opcode) & Instruction::kStore) == Instruction::kStore);
285 }
286
287 bool IsLoad() const {
288 return ((Instruction::FlagsOf(opcode) & Instruction::kLoad) == Instruction::kLoad);
289 }
290
291 bool IsConditionalBranch() const {
292 return (Instruction::FlagsOf(opcode) == (Instruction::kContinue | Instruction::kBranch));
293 }
294
295 /**
296 * @brief Is the register C component of the decoded instruction a constant?
297 */
298 bool IsCFieldOrConstant() const {
299 return ((Instruction::FlagsOf(opcode) & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
300 }
301
302 /**
303 * @brief Is the register C component of the decoded instruction a constant?
304 */
305 bool IsBFieldOrConstant() const {
306 return ((Instruction::FlagsOf(opcode) & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
307 }
308
309 bool IsCast() const {
310 return ((Instruction::FlagsOf(opcode) & Instruction::kCast) == Instruction::kCast);
311 }
312
313 /**
314 * @brief Does the instruction clobber memory?
315 * @details Clobber means that the instruction changes the memory not in a punctual way.
316 * Therefore any supposition on memory aliasing or memory contents should be disregarded
317 * when crossing such an instruction.
318 */
319 bool Clobbers() const {
320 return ((Instruction::FlagsOf(opcode) & Instruction::kClobber) == Instruction::kClobber);
321 }
322
323 bool IsLinear() const {
324 return (Instruction::FlagsOf(opcode) & (Instruction::kAdd | Instruction::kSubtract)) != 0;
325 }
Ian Rogers29a26482014-05-02 15:27:29 -0700326 } dalvikInsn;
327
buzbee0d829482013-10-11 15:24:55 -0700328 NarrowDexOffset offset; // Offset of the instruction in code units.
329 uint16_t optimization_flags;
330 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700331 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700332 MIR* next;
333 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700334 union {
buzbee0d829482013-10-11 15:24:55 -0700335 // Incoming edges for phi node.
336 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000337 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700338 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000339 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000340 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000341 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
342 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
343 uint32_t ifield_lowering_info;
344 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
345 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
346 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000347 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
348 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700349 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700350
351 explicit MIR():offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
352 next(nullptr), ssa_rep(nullptr) {
353 memset(&meta, 0, sizeof(meta));
354 }
355
356 uint32_t GetStartUseIndex() const {
357 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
358 }
359
360 MIR* Copy(CompilationUnit *c_unit);
361 MIR* Copy(MIRGraph* mir_Graph);
362
363 static void* operator new(size_t size, ArenaAllocator* arena) {
364 return arena->Alloc(sizeof(MIR), kArenaAllocMIR);
365 }
366 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700367};
368
buzbee862a7602013-04-05 10:58:54 -0700369struct SuccessorBlockInfo;
370
buzbee1fd33462013-03-25 13:40:45 -0700371struct BasicBlock {
buzbee0d829482013-10-11 15:24:55 -0700372 BasicBlockId id;
373 BasicBlockId dfs_id;
374 NarrowDexOffset start_offset; // Offset in code units.
375 BasicBlockId fall_through;
376 BasicBlockId taken;
377 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700378 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700379 BBType block_type:4;
380 BlockListType successor_block_list_type:4;
381 bool visited:1;
382 bool hidden:1;
383 bool catch_entry:1;
384 bool explicit_throw:1;
385 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800386 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
387 bool dominates_return:1; // Is a member of return extended basic block.
388 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700389 MIR* first_mir_insn;
390 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700391 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700392 ArenaBitVector* dominators;
393 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
394 ArenaBitVector* dom_frontier; // Dominance frontier.
buzbee0d829482013-10-11 15:24:55 -0700395 GrowableArray<BasicBlockId>* predecessors;
396 GrowableArray<SuccessorBlockInfo*>* successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700397
398 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700399 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
400 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700401 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700402 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
403 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700404 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700405 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700406 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700407 void InsertMIRBefore(MIR* insert_before, MIR* list);
408 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
409 bool RemoveMIR(MIR* mir);
410 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
411
412 BasicBlock* Copy(CompilationUnit* c_unit);
413 BasicBlock* Copy(MIRGraph* mir_graph);
414
415 /**
416 * @brief Reset the optimization_flags field of each MIR.
417 */
418 void ResetOptimizationFlags(uint16_t reset_flags);
419
420 /**
421 * @brief Hide the BasicBlock.
422 * @details Set it to kDalvikByteCode, set hidden to true, remove all MIRs,
423 * remove itself from any predecessor edges, remove itself from any
424 * child's predecessor growable array.
425 */
426 void Hide(CompilationUnit* c_unit);
427
428 /**
429 * @brief Is ssa_reg the last SSA definition of that VR in the block?
430 */
431 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
432
433 /**
434 * @brief Replace the edge going to old_bb to now go towards new_bb.
435 */
436 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
437
438 /**
439 * @brief Update the predecessor growable array from old_pred to new_pred.
440 */
441 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700442
443 /**
444 * @brief Used to obtain the next MIR that follows unconditionally.
445 * @details The implementation does not guarantee that a MIR does not
446 * follow even if this method returns nullptr.
447 * @param mir_graph the MIRGraph.
448 * @param current The MIR for which to find an unconditional follower.
449 * @return Returns the following MIR if one can be found.
450 */
451 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700452 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700453
454 static void* operator new(size_t size, ArenaAllocator* arena) {
455 return arena->Alloc(sizeof(BasicBlock), kArenaAllocBB);
456 }
457 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700458};
459
460/*
461 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700462 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700463 * blocks, key is the case value.
464 */
465struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700466 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700467 int key;
468};
469
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700470/**
471 * @class ChildBlockIterator
472 * @brief Enable an easy iteration of the children.
473 */
474class ChildBlockIterator {
475 public:
476 /**
477 * @brief Constructs a child iterator.
478 * @param bb The basic whose children we need to iterate through.
479 * @param mir_graph The MIRGraph used to get the basic block during iteration.
480 */
481 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
482 BasicBlock* Next();
483
484 private:
485 BasicBlock* basic_block_;
486 MIRGraph* mir_graph_;
487 bool visited_fallthrough_;
488 bool visited_taken_;
489 bool have_successors_;
490 GrowableArray<SuccessorBlockInfo*>::Iterator successor_iter_;
491};
492
buzbee1fd33462013-03-25 13:40:45 -0700493/*
494 * Whereas a SSA name describes a definition of a Dalvik vreg, the RegLocation describes
495 * the type of an SSA name (and, can also be used by code generators to record where the
496 * value is located (i.e. - physical register, frame, spill, etc.). For each SSA name (SReg)
497 * there is a RegLocation.
buzbee0d829482013-10-11 15:24:55 -0700498 * A note on SSA names:
499 * o SSA names for Dalvik vRegs v0..vN will be assigned 0..N. These represent the "vN_0"
500 * names. Negative SSA names represent special values not present in the Dalvik byte code.
501 * For example, SSA name -1 represents an invalid SSA name, and SSA name -2 represents the
502 * the Method pointer. SSA names < -2 are reserved for future use.
503 * o The vN_0 names for non-argument Dalvik should in practice never be used (as they would
504 * represent the read of an undefined local variable). The first definition of the
505 * underlying Dalvik vReg will result in a vN_1 name.
506 *
buzbee1fd33462013-03-25 13:40:45 -0700507 * FIXME: The orig_sreg field was added as a workaround for llvm bitcode generation. With
508 * the latest restructuring, we should be able to remove it and rely on s_reg_low throughout.
509 */
510struct RegLocation {
511 RegLocationType location:3;
512 unsigned wide:1;
513 unsigned defined:1; // Do we know the type?
514 unsigned is_const:1; // Constant, value in mir_graph->constant_values[].
515 unsigned fp:1; // Floating point?
516 unsigned core:1; // Non-floating point?
517 unsigned ref:1; // Something GC cares about.
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700518 unsigned high_word:1; // High word of pair?
buzbee1fd33462013-03-25 13:40:45 -0700519 unsigned home:1; // Does this represent the home location?
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000520 RegStorage reg; // Encoded physical registers.
buzbee0d829482013-10-11 15:24:55 -0700521 int16_t s_reg_low; // SSA name for low Dalvik word.
522 int16_t orig_sreg; // TODO: remove after Bitcode gen complete
523 // and consolidate usage w/ s_reg_low.
buzbee1fd33462013-03-25 13:40:45 -0700524};
525
526/*
527 * Collection of information describing an invoke, and the destination of
528 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
529 * more efficient invoke code generation.
530 */
531struct CallInfo {
532 int num_arg_words; // Note: word count, not arg count.
533 RegLocation* args; // One for each word of arguments.
534 RegLocation result; // Eventual target of MOVE_RESULT.
535 int opt_flags;
536 InvokeType type;
537 uint32_t dex_idx;
538 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
539 uintptr_t direct_code;
540 uintptr_t direct_method;
541 RegLocation target; // Target of following move_result.
542 bool skip_this;
543 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700544 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000545 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700546};
547
548
buzbee091cc402014-03-31 10:14:40 -0700549const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
550 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800551
552class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700553 public:
buzbee862a7602013-04-05 10:58:54 -0700554 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700555 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800556
Ian Rogers71fe2672013-03-19 20:45:02 -0700557 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700558 * Examine the graph to determine whether it's worthwile to spend the time compiling
559 * this method.
560 */
Brian Carlstrom6449c622014-02-10 23:48:36 -0800561 bool SkipCompilation();
buzbeeee17e0a2013-07-31 10:47:37 -0700562
563 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800564 * Should we skip the compilation of this method based on its name?
565 */
566 bool SkipCompilation(const std::string& methodname);
567
568 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700569 * Parse dex method and add MIR at current insert point. Returns id (which is
570 * actually the index of the method in the m_units_ array).
571 */
572 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700573 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700574 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800575
Ian Rogers71fe2672013-03-19 20:45:02 -0700576 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700577 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700578 return FindBlock(code_offset, false, false, NULL);
579 }
buzbee311ca162013-02-28 15:56:43 -0800580
Ian Rogers71fe2672013-03-19 20:45:02 -0700581 const uint16_t* GetCurrentInsns() const {
582 return current_code_item_->insns_;
583 }
buzbee311ca162013-02-28 15:56:43 -0800584
Ian Rogers71fe2672013-03-19 20:45:02 -0700585 const uint16_t* GetInsns(int m_unit_index) const {
586 return m_units_[m_unit_index]->GetCodeItem()->insns_;
587 }
buzbee311ca162013-02-28 15:56:43 -0800588
Ian Rogers71fe2672013-03-19 20:45:02 -0700589 int GetNumBlocks() const {
590 return num_blocks_;
591 }
buzbee311ca162013-02-28 15:56:43 -0800592
buzbeeee17e0a2013-07-31 10:47:37 -0700593 size_t GetNumDalvikInsns() const {
594 return cu_->code_item->insns_size_in_code_units_;
595 }
596
Ian Rogers71fe2672013-03-19 20:45:02 -0700597 ArenaBitVector* GetTryBlockAddr() const {
598 return try_block_addr_;
599 }
buzbee311ca162013-02-28 15:56:43 -0800600
Ian Rogers71fe2672013-03-19 20:45:02 -0700601 BasicBlock* GetEntryBlock() const {
602 return entry_block_;
603 }
buzbee311ca162013-02-28 15:56:43 -0800604
Ian Rogers71fe2672013-03-19 20:45:02 -0700605 BasicBlock* GetExitBlock() const {
606 return exit_block_;
607 }
buzbee311ca162013-02-28 15:56:43 -0800608
Ian Rogers71fe2672013-03-19 20:45:02 -0700609 BasicBlock* GetBasicBlock(int block_id) const {
buzbee0d829482013-10-11 15:24:55 -0700610 return (block_id == NullBasicBlockId) ? NULL : block_list_.Get(block_id);
Ian Rogers71fe2672013-03-19 20:45:02 -0700611 }
buzbee311ca162013-02-28 15:56:43 -0800612
Ian Rogers71fe2672013-03-19 20:45:02 -0700613 size_t GetBasicBlockListCount() const {
buzbee862a7602013-04-05 10:58:54 -0700614 return block_list_.Size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700615 }
buzbee311ca162013-02-28 15:56:43 -0800616
buzbee862a7602013-04-05 10:58:54 -0700617 GrowableArray<BasicBlock*>* GetBlockList() {
Ian Rogers71fe2672013-03-19 20:45:02 -0700618 return &block_list_;
619 }
buzbee311ca162013-02-28 15:56:43 -0800620
buzbee0d829482013-10-11 15:24:55 -0700621 GrowableArray<BasicBlockId>* GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700622 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700623 }
buzbee311ca162013-02-28 15:56:43 -0800624
buzbee0d829482013-10-11 15:24:55 -0700625 GrowableArray<BasicBlockId>* GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700626 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700627 }
buzbee311ca162013-02-28 15:56:43 -0800628
buzbee0d829482013-10-11 15:24:55 -0700629 GrowableArray<BasicBlockId>* GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700630 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700631 }
buzbee311ca162013-02-28 15:56:43 -0800632
Ian Rogers71fe2672013-03-19 20:45:02 -0700633 int GetDefCount() const {
634 return def_count_;
635 }
buzbee311ca162013-02-28 15:56:43 -0800636
buzbee862a7602013-04-05 10:58:54 -0700637 ArenaAllocator* GetArena() {
638 return arena_;
639 }
640
Ian Rogers71fe2672013-03-19 20:45:02 -0700641 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700642 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000643 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700644 }
buzbee311ca162013-02-28 15:56:43 -0800645
Ian Rogers71fe2672013-03-19 20:45:02 -0700646 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800647
Ian Rogers71fe2672013-03-19 20:45:02 -0700648 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
649 return m_units_[current_method_];
650 }
buzbee311ca162013-02-28 15:56:43 -0800651
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800652 /**
653 * @brief Dump a CFG into a dot file format.
654 * @param dir_prefix the directory the file will be created in.
655 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
656 * @param suffix does the filename require a suffix or not (default = nullptr).
657 */
658 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800659
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000660 bool HasFieldAccess() const {
661 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
662 }
663
Vladimir Markobfea9c22014-01-17 17:49:33 +0000664 bool HasStaticFieldAccess() const {
665 return (merged_df_flags_ & DF_SFIELD) != 0u;
666 }
667
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000668 bool HasInvokes() const {
669 // NOTE: These formats include the rare filled-new-array/range.
670 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
671 }
672
Vladimir Markobe0e5462014-02-26 11:24:15 +0000673 void DoCacheFieldLoweringInfo();
674
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000675 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000676 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.Size());
677 return ifield_lowering_infos_.GetRawStorage()[mir->meta.ifield_lowering_info];
678 }
679
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000680 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000681 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.Size());
682 return sfield_lowering_infos_.GetRawStorage()[mir->meta.sfield_lowering_info];
683 }
684
Vladimir Markof096aad2014-01-23 15:51:58 +0000685 void DoCacheMethodLoweringInfo();
686
687 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) {
688 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.Size());
689 return method_lowering_infos_.GetRawStorage()[mir->meta.method_lowering_info];
690 }
691
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000692 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
693
buzbee1da1e2f2013-11-15 13:37:01 -0800694 void InitRegLocations();
695
696 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800697
Ian Rogers71fe2672013-03-19 20:45:02 -0700698 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800699
Ian Rogers71fe2672013-03-19 20:45:02 -0700700 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800701
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700702 GrowableArray<BasicBlockId>* GetTopologicalSortOrder() {
703 return topological_order_;
704 }
705
Ian Rogers71fe2672013-03-19 20:45:02 -0700706 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700707 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700708 }
buzbee311ca162013-02-28 15:56:43 -0800709
Ian Rogers71fe2672013-03-19 20:45:02 -0700710 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800711 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700712 }
buzbee311ca162013-02-28 15:56:43 -0800713
Ian Rogers71fe2672013-03-19 20:45:02 -0700714 int32_t ConstantValue(RegLocation loc) const {
715 DCHECK(IsConst(loc));
716 return constant_values_[loc.orig_sreg];
717 }
buzbee311ca162013-02-28 15:56:43 -0800718
Ian Rogers71fe2672013-03-19 20:45:02 -0700719 int32_t ConstantValue(int32_t s_reg) const {
720 DCHECK(IsConst(s_reg));
721 return constant_values_[s_reg];
722 }
buzbee311ca162013-02-28 15:56:43 -0800723
Ian Rogers71fe2672013-03-19 20:45:02 -0700724 int64_t ConstantValueWide(RegLocation loc) const {
725 DCHECK(IsConst(loc));
726 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
727 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
728 }
buzbee311ca162013-02-28 15:56:43 -0800729
Ian Rogers71fe2672013-03-19 20:45:02 -0700730 bool IsConstantNullRef(RegLocation loc) const {
731 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
732 }
buzbee311ca162013-02-28 15:56:43 -0800733
Ian Rogers71fe2672013-03-19 20:45:02 -0700734 int GetNumSSARegs() const {
735 return num_ssa_regs_;
736 }
buzbee311ca162013-02-28 15:56:43 -0800737
Ian Rogers71fe2672013-03-19 20:45:02 -0700738 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700739 /*
740 * TODO: It's theoretically possible to exceed 32767, though any cases which did
741 * would be filtered out with current settings. When orig_sreg field is removed
742 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
743 */
744 DCHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700745 num_ssa_regs_ = new_num;
746 }
buzbee311ca162013-02-28 15:56:43 -0800747
buzbee862a7602013-04-05 10:58:54 -0700748 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700749 return num_reachable_blocks_;
750 }
buzbee311ca162013-02-28 15:56:43 -0800751
Ian Rogers71fe2672013-03-19 20:45:02 -0700752 int GetUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700753 return use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700754 }
buzbee311ca162013-02-28 15:56:43 -0800755
Ian Rogers71fe2672013-03-19 20:45:02 -0700756 int GetRawUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700757 return raw_use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700758 }
buzbee311ca162013-02-28 15:56:43 -0800759
Ian Rogers71fe2672013-03-19 20:45:02 -0700760 int GetSSASubscript(int ssa_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700761 return ssa_subscripts_->Get(ssa_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700762 }
buzbee311ca162013-02-28 15:56:43 -0800763
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700764 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700765 DCHECK(num < mir->ssa_rep->num_uses);
766 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
767 return res;
768 }
769
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700770 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700771 DCHECK_GT(mir->ssa_rep->num_defs, 0);
772 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
773 return res;
774 }
775
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700776 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700777 RegLocation res = GetRawDest(mir);
778 DCHECK(!res.wide);
779 return res;
780 }
781
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700782 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700783 RegLocation res = GetRawSrc(mir, num);
784 DCHECK(!res.wide);
785 return res;
786 }
787
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700788 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700789 RegLocation res = GetRawDest(mir);
790 DCHECK(res.wide);
791 return res;
792 }
793
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700794 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700795 RegLocation res = GetRawSrc(mir, low);
796 DCHECK(res.wide);
797 return res;
798 }
799
800 RegLocation GetBadLoc() {
801 return bad_loc;
802 }
803
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800804 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700805 return method_sreg_;
806 }
807
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800808 /**
809 * @brief Used to obtain the number of compiler temporaries being used.
810 * @return Returns the number of compiler temporaries.
811 */
812 size_t GetNumUsedCompilerTemps() const {
813 size_t total_num_temps = compiler_temps_.Size();
814 DCHECK_LE(num_non_special_compiler_temps_, total_num_temps);
815 return total_num_temps;
816 }
817
818 /**
819 * @brief Used to obtain the number of non-special compiler temporaries being used.
820 * @return Returns the number of non-special compiler temporaries.
821 */
822 size_t GetNumNonSpecialCompilerTemps() const {
823 return num_non_special_compiler_temps_;
824 }
825
826 /**
827 * @brief Used to set the total number of available non-special compiler temporaries.
828 * @details Can fail setting the new max if there are more temps being used than the new_max.
829 * @param new_max The new maximum number of non-special compiler temporaries.
830 * @return Returns true if the max was set and false if failed to set.
831 */
832 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
833 if (new_max < GetNumNonSpecialCompilerTemps()) {
834 return false;
835 } else {
836 max_available_non_special_compiler_temps_ = new_max;
837 return true;
838 }
839 }
840
841 /**
842 * @brief Provides the number of non-special compiler temps available.
843 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
844 * @return Returns the number of available temps.
845 */
846 size_t GetNumAvailableNonSpecialCompilerTemps();
847
848 /**
849 * @brief Used to obtain an existing compiler temporary.
850 * @param index The index of the temporary which must be strictly less than the
851 * number of temporaries.
852 * @return Returns the temporary that was asked for.
853 */
854 CompilerTemp* GetCompilerTemp(size_t index) const {
855 return compiler_temps_.Get(index);
856 }
857
858 /**
859 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
860 * @return Returns the maximum number of compiler temporaries, whether used or not.
861 */
862 size_t GetMaxPossibleCompilerTemps() const {
863 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
864 }
865
866 /**
867 * @brief Used to obtain a new unique compiler temporary.
868 * @param ct_type Type of compiler temporary requested.
869 * @param wide Whether we should allocate a wide temporary.
870 * @return Returns the newly created compiler temporary.
871 */
872 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
873
buzbee1fd33462013-03-25 13:40:45 -0700874 bool MethodIsLeaf() {
875 return attributes_ & METHOD_IS_LEAF;
876 }
877
878 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800879 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700880 return reg_location_[index];
881 }
882
883 RegLocation GetMethodLoc() {
884 return reg_location_[method_sreg_];
885 }
886
buzbee0d829482013-10-11 15:24:55 -0700887 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
888 return ((target_bb_id != NullBasicBlockId) &&
889 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700890 }
891
892 bool IsBackwardsBranch(BasicBlock* branch_bb) {
893 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
894 }
895
buzbee0d829482013-10-11 15:24:55 -0700896 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700897 if (target_offset <= current_offset_) {
898 backward_branches_++;
899 } else {
900 forward_branches_++;
901 }
902 }
903
904 int GetBranchCount() {
905 return backward_branches_ + forward_branches_;
906 }
907
908 bool IsPseudoMirOp(Instruction::Code opcode) {
909 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
910 }
911
912 bool IsPseudoMirOp(int opcode) {
913 return opcode >= static_cast<int>(kMirOpFirst);
914 }
915
buzbeeb1f1d642014-02-27 12:55:32 -0800916 // Is this vreg in the in set?
917 bool IsInVReg(int vreg) {
918 return (vreg >= cu_->num_regs);
919 }
920
Ian Rogers71fe2672013-03-19 20:45:02 -0700921 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -0700922 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
923 int SRegToVReg(int ssa_reg) const;
924 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -0700925 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +0000926 void EliminateNullChecksAndInferTypesStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800927 bool EliminateNullChecksAndInferTypes(BasicBlock *bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +0000928 void EliminateNullChecksAndInferTypesEnd();
929 bool EliminateClassInitChecksGate();
930 bool EliminateClassInitChecks(BasicBlock* bb);
931 void EliminateClassInitChecksEnd();
buzbee28c23002013-09-07 09:12:27 -0700932 /*
933 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
934 * we have to do some work to figure out the sreg type. For some operations it is
935 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
936 * may never know the "real" type.
937 *
938 * We perform the type inference operation by using an iterative walk over
939 * the graph, propagating types "defined" by typed opcodes to uses and defs in
940 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
941 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
942 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
943 * tells whether our guess of the type is based on a previously typed definition.
944 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
945 * show multiple defined types because dx treats constants as untyped bit patterns.
946 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
947 * the current guess, and is used to know when to terminate the iterative walk.
948 */
buzbee1fd33462013-03-25 13:40:45 -0700949 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -0700950 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -0700951 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -0700952 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -0700953 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -0700954 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -0700955 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -0700956 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -0700957 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -0700958 bool SetHigh(int index);
959
buzbee1fd33462013-03-25 13:40:45 -0700960 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -0700961 void ReplaceSpecialChars(std::string& str);
962 std::string GetSSAName(int ssa_reg);
963 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
964 void GetBlockName(BasicBlock* bb, char* name);
965 const char* GetShortyFromTargetIdx(int);
966 void DumpMIRGraph();
967 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -0700968 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700969 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -0700970 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
971 BasicBlock* NextDominatedBlock(BasicBlock* bb);
972 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700973 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700974 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -0800975
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000976 bool InlineCallsGate();
977 void InlineCallsStart();
978 void InlineCalls(BasicBlock* bb);
979 void InlineCallsEnd();
980
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800981 /**
982 * @brief Perform the initial preparation for the Method Uses.
983 */
984 void InitializeMethodUses();
985
986 /**
987 * @brief Perform the initial preparation for the Constant Propagation.
988 */
989 void InitializeConstantPropagation();
990
991 /**
992 * @brief Perform the initial preparation for the SSA Transformation.
993 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +0100994 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800995
996 /**
997 * @brief Insert a the operands for the Phi nodes.
998 * @param bb the considered BasicBlock.
999 * @return true
1000 */
1001 bool InsertPhiNodeOperands(BasicBlock* bb);
1002
1003 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001004 * @brief Perform the cleanup after the SSA Transformation.
1005 */
1006 void SSATransformationEnd();
1007
1008 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001009 * @brief Perform constant propagation on a BasicBlock.
1010 * @param bb the considered BasicBlock.
1011 */
1012 void DoConstantPropagation(BasicBlock* bb);
1013
1014 /**
1015 * @brief Count the uses in the BasicBlock
1016 * @param bb the BasicBlock
1017 */
1018 void CountUses(struct BasicBlock* bb);
1019
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001020 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1021 static uint64_t GetDataFlowAttributes(MIR* mir);
1022
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001023 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001024 * @brief Combine BasicBlocks
1025 * @param the BasicBlock we are considering
1026 */
1027 void CombineBlocks(BasicBlock* bb);
1028
1029 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001030
1031 void AllocateSSAUseData(MIR *mir, int num_uses);
1032 void AllocateSSADefData(MIR *mir, int num_defs);
1033
Ian Rogers71fe2672013-03-19 20:45:02 -07001034 /*
1035 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1036 * we can verify that all catch entries have native PC entries.
1037 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001038 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001039
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001040 // TODO: make these private.
1041 RegLocation* reg_location_; // Map SSA names to location.
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001042 SafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001043
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001044 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -07001045 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -07001046
Mark Mendelle87f9b52014-04-30 14:13:18 -04001047 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
1048 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
1049 void ComputeDFSOrders();
1050
1051 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001052 int FindCommonParent(int block1, int block2);
1053 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1054 const ArenaBitVector* src2);
1055 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1056 ArenaBitVector* live_in_v, int dalvik_reg_id);
1057 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
1058 void CompilerInitializeSSAConversion();
1059 bool DoSSAConversion(BasicBlock* bb);
1060 bool InvokeUsesMethodStar(MIR* mir);
Ian Rogers29a26482014-05-02 15:27:29 -07001061 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001062 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001063 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001064 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -07001065 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001066 BasicBlock** immed_pred_block_p);
1067 void ProcessTryCatchBlocks();
buzbee0d829482013-10-11 15:24:55 -07001068 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001069 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -08001070 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
1071 int flags);
buzbee0d829482013-10-11 15:24:55 -07001072 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001073 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
1074 const uint16_t* code_end);
1075 int AddNewSReg(int v_reg);
1076 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001077 void DataFlowSSAFormat35C(MIR* mir);
1078 void DataFlowSSAFormat3RC(MIR* mir);
1079 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001080 bool VerifyPredInfo(BasicBlock* bb);
1081 BasicBlock* NeedsVisit(BasicBlock* bb);
1082 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1083 void MarkPreOrder(BasicBlock* bb);
1084 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001085 void ComputeDefBlockMatrix();
1086 void ComputeDomPostOrderTraversal(BasicBlock* bb);
1087 void ComputeDominators();
1088 void InsertPhiNodes();
1089 void DoDFSPreOrderSSARename(BasicBlock* block);
1090 void SetConstant(int32_t ssa_reg, int value);
1091 void SetConstantWide(int ssa_reg, int64_t value);
1092 int GetSSAUseCount(int s_reg);
1093 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001094 bool BuildExtendedBBList(struct BasicBlock* bb);
1095 bool FillDefBlockMatrix(BasicBlock* bb);
1096 void InitializeDominationInfo(BasicBlock* bb);
1097 bool ComputeblockIDom(BasicBlock* bb);
1098 bool ComputeBlockDominators(BasicBlock* bb);
1099 bool SetDominators(BasicBlock* bb);
1100 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001101 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001102
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001103 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001104 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
1105 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default);
buzbee311ca162013-02-28 15:56:43 -08001106
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001107 CompilationUnit* const cu_;
1108 GrowableArray<int>* ssa_base_vregs_;
1109 GrowableArray<int>* ssa_subscripts_;
1110 // Map original Dalvik virtual reg i to the current SSA name.
1111 int* vreg_to_ssa_map_; // length == method->registers_size
1112 int* ssa_last_defs_; // length == method->registers_size
1113 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1114 int* constant_values_; // length == num_ssa_reg
1115 // Use counts of ssa names.
1116 GrowableArray<uint32_t> use_counts_; // Weighted by nesting depth
1117 GrowableArray<uint32_t> raw_use_counts_; // Not weighted
1118 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001119 unsigned int max_num_reachable_blocks_;
buzbee0d829482013-10-11 15:24:55 -07001120 GrowableArray<BasicBlockId>* dfs_order_;
1121 GrowableArray<BasicBlockId>* dfs_post_order_;
1122 GrowableArray<BasicBlockId>* dom_post_order_traversal_;
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001123 GrowableArray<BasicBlockId>* topological_order_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001124 int* i_dom_list_;
1125 ArenaBitVector** def_block_matrix_; // num_dalvik_register x num_blocks.
Ian Rogers700a4022014-05-19 16:49:03 -07001126 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001127 uint16_t* temp_insn_data_;
1128 uint32_t temp_bit_vector_size_;
1129 ArenaBitVector* temp_bit_vector_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001130 static const int kInvalidEntry = -1;
1131 GrowableArray<BasicBlock*> block_list_;
1132 ArenaBitVector* try_block_addr_;
1133 BasicBlock* entry_block_;
1134 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001135 int num_blocks_;
1136 const DexFile::CodeItem* current_code_item_;
buzbeeb48819d2013-09-14 16:15:25 -07001137 GrowableArray<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001138 std::vector<DexCompilationUnit*> m_units_; // List of methods included in this graph
1139 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
1140 std::vector<MIRLocation> method_stack_; // Include stack
1141 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001142 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001143 int def_count_; // Used to estimate size of ssa name storage.
1144 int* opcode_count_; // Dex opcode coverage stats.
1145 int num_ssa_regs_; // Number of names following SSA transformation.
buzbee0d829482013-10-11 15:24:55 -07001146 std::vector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001147 int method_sreg_;
1148 unsigned int attributes_;
1149 Checkstats* checkstats_;
1150 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001151 int backward_branches_;
1152 int forward_branches_;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001153 GrowableArray<CompilerTemp*> compiler_temps_;
1154 size_t num_non_special_compiler_temps_;
1155 size_t max_available_non_special_compiler_temps_;
1156 size_t max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001157 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001158 uint64_t merged_df_flags_;
Vladimir Markobe0e5462014-02-26 11:24:15 +00001159 GrowableArray<MirIFieldLoweringInfo> ifield_lowering_infos_;
1160 GrowableArray<MirSFieldLoweringInfo> sfield_lowering_infos_;
Vladimir Markof096aad2014-01-23 15:51:58 +00001161 GrowableArray<MirMethodLoweringInfo> method_lowering_infos_;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001162 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markof59f18b2014-02-17 15:53:57 +00001163
Vladimir Markobfea9c22014-01-17 17:49:33 +00001164 friend class ClassInitCheckEliminationTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001165 friend class LocalValueNumberingTest;
buzbee311ca162013-02-28 15:56:43 -08001166};
1167
1168} // namespace art
1169
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001170#endif // ART_COMPILER_DEX_MIR_GRAPH_H_