blob: 73260dfce809464b26d2c1a40550b85428f3cf75 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
buzbee311ca162013-02-28 15:56:43 -080022#include "dex_file.h"
23#include "dex_instruction.h"
24#include "compiler_ir.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000025#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000026#include "mir_field_info.h"
27#include "mir_method_info.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000028#include "utils/arena_bit_vector.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000029#include "utils/growable_array.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000030#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080031
32namespace art {
33
buzbeeee17e0a2013-07-31 10:47:37 -070034enum InstructionAnalysisAttributePos {
35 kUninterestingOp = 0,
36 kArithmeticOp,
37 kFPOp,
38 kSingleOp,
39 kDoubleOp,
40 kIntOp,
41 kLongOp,
42 kBranchOp,
43 kInvokeOp,
44 kArrayOp,
45 kHeavyweightOp,
46 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070047 kMoveOp,
48 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070049};
50
51#define AN_NONE (1 << kUninterestingOp)
52#define AN_MATH (1 << kArithmeticOp)
53#define AN_FP (1 << kFPOp)
54#define AN_LONG (1 << kLongOp)
55#define AN_INT (1 << kIntOp)
56#define AN_SINGLE (1 << kSingleOp)
57#define AN_DOUBLE (1 << kDoubleOp)
58#define AN_FLOATMATH (1 << kFPOp)
59#define AN_BRANCH (1 << kBranchOp)
60#define AN_INVOKE (1 << kInvokeOp)
61#define AN_ARRAYOP (1 << kArrayOp)
62#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
63#define AN_SIMPLECONST (1 << kSimpleConstOp)
64#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070065#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070066#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
67
buzbee311ca162013-02-28 15:56:43 -080068enum DataFlowAttributePos {
69 kUA = 0,
70 kUB,
71 kUC,
72 kAWide,
73 kBWide,
74 kCWide,
75 kDA,
76 kIsMove,
77 kSetsConst,
78 kFormat35c,
79 kFormat3rc,
80 kNullCheckSrc0, // Null check of uses[0].
81 kNullCheckSrc1, // Null check of uses[1].
82 kNullCheckSrc2, // Null check of uses[2].
83 kNullCheckOut0, // Null check out outgoing arg0.
84 kDstNonNull, // May assume dst is non-null.
85 kRetNonNull, // May assume retval is non-null.
86 kNullTransferSrc0, // Object copy src[0] -> dst.
87 kNullTransferSrcN, // Phi null check state transfer.
88 kRangeCheckSrc1, // Range check of uses[1].
89 kRangeCheckSrc2, // Range check of uses[2].
90 kRangeCheckSrc3, // Range check of uses[3].
91 kFPA,
92 kFPB,
93 kFPC,
94 kCoreA,
95 kCoreB,
96 kCoreC,
97 kRefA,
98 kRefB,
99 kRefC,
100 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000101 kUsesIField, // Accesses an instance field (IGET/IPUT).
102 kUsesSField, // Accesses a static field (SGET/SPUT).
buzbee1da1e2f2013-11-15 13:37:01 -0800103 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -0800104};
105
Ian Rogers0f678472014-03-10 16:18:37 -0700106#define DF_NOP UINT64_C(0)
107#define DF_UA (UINT64_C(1) << kUA)
108#define DF_UB (UINT64_C(1) << kUB)
109#define DF_UC (UINT64_C(1) << kUC)
110#define DF_A_WIDE (UINT64_C(1) << kAWide)
111#define DF_B_WIDE (UINT64_C(1) << kBWide)
112#define DF_C_WIDE (UINT64_C(1) << kCWide)
113#define DF_DA (UINT64_C(1) << kDA)
114#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
115#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
116#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
117#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
118#define DF_NULL_CHK_0 (UINT64_C(1) << kNullCheckSrc0)
119#define DF_NULL_CHK_1 (UINT64_C(1) << kNullCheckSrc1)
120#define DF_NULL_CHK_2 (UINT64_C(1) << kNullCheckSrc2)
121#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
122#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
123#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
124#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
125#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
126#define DF_RANGE_CHK_1 (UINT64_C(1) << kRangeCheckSrc1)
127#define DF_RANGE_CHK_2 (UINT64_C(1) << kRangeCheckSrc2)
128#define DF_RANGE_CHK_3 (UINT64_C(1) << kRangeCheckSrc3)
129#define DF_FP_A (UINT64_C(1) << kFPA)
130#define DF_FP_B (UINT64_C(1) << kFPB)
131#define DF_FP_C (UINT64_C(1) << kFPC)
132#define DF_CORE_A (UINT64_C(1) << kCoreA)
133#define DF_CORE_B (UINT64_C(1) << kCoreB)
134#define DF_CORE_C (UINT64_C(1) << kCoreC)
135#define DF_REF_A (UINT64_C(1) << kRefA)
136#define DF_REF_B (UINT64_C(1) << kRefB)
137#define DF_REF_C (UINT64_C(1) << kRefC)
138#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000139#define DF_IFIELD (UINT64_C(1) << kUsesIField)
140#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Ian Rogers0f678472014-03-10 16:18:37 -0700141#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800142
143#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
144
145#define DF_HAS_DEFS (DF_DA)
146
147#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
148 DF_NULL_CHK_1 | \
149 DF_NULL_CHK_2 | \
150 DF_NULL_CHK_OUT0)
151
152#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
153 DF_RANGE_CHK_2 | \
154 DF_RANGE_CHK_3)
155
156#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
157 DF_HAS_RANGE_CHKS)
158
159#define DF_A_IS_REG (DF_UA | DF_DA)
160#define DF_B_IS_REG (DF_UB)
161#define DF_C_IS_REG (DF_UC)
162#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
163#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000164#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700165enum OatMethodAttributes {
166 kIsLeaf, // Method is leaf.
167 kHasLoop, // Method contains simple loop.
168};
169
170#define METHOD_IS_LEAF (1 << kIsLeaf)
171#define METHOD_HAS_LOOP (1 << kHasLoop)
172
173// Minimum field size to contain Dalvik v_reg number.
174#define VREG_NUM_WIDTH 16
175
176#define INVALID_SREG (-1)
177#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700178#define INVALID_OFFSET (0xDEADF00FU)
179
buzbee1fd33462013-03-25 13:40:45 -0700180#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
181#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
182#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
183#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
Vladimir Markobfea9c22014-01-17 17:49:33 +0000184#define MIR_IGNORE_CLINIT_CHECK (1 << kMIRIgnoreClInitCheck)
buzbee1fd33462013-03-25 13:40:45 -0700185#define MIR_INLINED (1 << kMIRInlined)
186#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
187#define MIR_CALLEE (1 << kMIRCallee)
188#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
189#define MIR_DUP (1 << kMIRDup)
190
buzbee862a7602013-04-05 10:58:54 -0700191#define BLOCK_NAME_LEN 80
192
buzbee0d829482013-10-11 15:24:55 -0700193typedef uint16_t BasicBlockId;
194static const BasicBlockId NullBasicBlockId = 0;
195
buzbee1fd33462013-03-25 13:40:45 -0700196/*
197 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
198 * it is useful to have compiler-generated temporary registers and have them treated
199 * in the same manner as dx-generated virtual registers. This struct records the SSA
200 * name of compiler-introduced temporaries.
201 */
202struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800203 int32_t v_reg; // Virtual register number for temporary.
204 int32_t s_reg_low; // SSA name for low Dalvik word.
205};
206
207enum CompilerTempType {
208 kCompilerTempVR, // A virtual register temporary.
209 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
buzbee1fd33462013-03-25 13:40:45 -0700210};
211
212// When debug option enabled, records effectiveness of null and range check elimination.
213struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700214 int32_t null_checks;
215 int32_t null_checks_eliminated;
216 int32_t range_checks;
217 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700218};
219
220// Dataflow attributes of a basic block.
221struct BasicBlockDataFlow {
222 ArenaBitVector* use_v;
223 ArenaBitVector* def_v;
224 ArenaBitVector* live_in_v;
225 ArenaBitVector* phi_v;
buzbee0d829482013-10-11 15:24:55 -0700226 int32_t* vreg_to_ssa_map;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000227 ArenaBitVector* ending_check_v; // For null check and class init check elimination.
buzbee1fd33462013-03-25 13:40:45 -0700228};
229
230/*
231 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
232 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
233 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
234 * Following SSA renaming, this is the primary struct used by code generators to locate
235 * operand and result registers. This is a somewhat confusing and unhelpful convention that
236 * we may want to revisit in the future.
237 */
238struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700239 int16_t num_uses;
240 int16_t num_defs;
241 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700242 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700243 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700244 bool* fp_def;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700245
246 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700247};
248
249/*
250 * The Midlevel Intermediate Representation node, which may be largely considered a
251 * wrapper around a Dalvik byte code.
252 */
253struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700254 /*
255 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
256 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
257 * need to carry aux data pointer.
258 */
Ian Rogers29a26482014-05-02 15:27:29 -0700259 struct DecodedInstruction {
260 uint32_t vA;
261 uint32_t vB;
262 uint64_t vB_wide; /* for k51l */
263 uint32_t vC;
264 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
265 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700266
267 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
268 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700269
270 /*
271 * Given a decoded instruction representing a const bytecode, it updates
272 * the out arguments with proper values as dictated by the constant bytecode.
273 */
274 bool GetConstant(int64_t* ptr_value, bool* wide) const;
275
276 bool IsStore() const {
277 return ((Instruction::FlagsOf(opcode) & Instruction::kStore) == Instruction::kStore);
278 }
279
280 bool IsLoad() const {
281 return ((Instruction::FlagsOf(opcode) & Instruction::kLoad) == Instruction::kLoad);
282 }
283
284 bool IsConditionalBranch() const {
285 return (Instruction::FlagsOf(opcode) == (Instruction::kContinue | Instruction::kBranch));
286 }
287
288 /**
289 * @brief Is the register C component of the decoded instruction a constant?
290 */
291 bool IsCFieldOrConstant() const {
292 return ((Instruction::FlagsOf(opcode) & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
293 }
294
295 /**
296 * @brief Is the register C component of the decoded instruction a constant?
297 */
298 bool IsBFieldOrConstant() const {
299 return ((Instruction::FlagsOf(opcode) & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
300 }
301
302 bool IsCast() const {
303 return ((Instruction::FlagsOf(opcode) & Instruction::kCast) == Instruction::kCast);
304 }
305
306 /**
307 * @brief Does the instruction clobber memory?
308 * @details Clobber means that the instruction changes the memory not in a punctual way.
309 * Therefore any supposition on memory aliasing or memory contents should be disregarded
310 * when crossing such an instruction.
311 */
312 bool Clobbers() const {
313 return ((Instruction::FlagsOf(opcode) & Instruction::kClobber) == Instruction::kClobber);
314 }
315
316 bool IsLinear() const {
317 return (Instruction::FlagsOf(opcode) & (Instruction::kAdd | Instruction::kSubtract)) != 0;
318 }
Ian Rogers29a26482014-05-02 15:27:29 -0700319 } dalvikInsn;
320
buzbee0d829482013-10-11 15:24:55 -0700321 NarrowDexOffset offset; // Offset of the instruction in code units.
322 uint16_t optimization_flags;
323 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700324 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700325 MIR* next;
326 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700327 union {
buzbee0d829482013-10-11 15:24:55 -0700328 // Incoming edges for phi node.
329 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000330 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700331 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000332 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000333 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000334 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
335 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
336 uint32_t ifield_lowering_info;
337 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
338 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
339 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000340 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
341 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700342 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700343
344 explicit MIR():offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
345 next(nullptr), ssa_rep(nullptr) {
346 memset(&meta, 0, sizeof(meta));
347 }
348
349 uint32_t GetStartUseIndex() const {
350 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
351 }
352
353 MIR* Copy(CompilationUnit *c_unit);
354 MIR* Copy(MIRGraph* mir_Graph);
355
356 static void* operator new(size_t size, ArenaAllocator* arena) {
357 return arena->Alloc(sizeof(MIR), kArenaAllocMIR);
358 }
359 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700360};
361
buzbee862a7602013-04-05 10:58:54 -0700362struct SuccessorBlockInfo;
363
buzbee1fd33462013-03-25 13:40:45 -0700364struct BasicBlock {
buzbee0d829482013-10-11 15:24:55 -0700365 BasicBlockId id;
366 BasicBlockId dfs_id;
367 NarrowDexOffset start_offset; // Offset in code units.
368 BasicBlockId fall_through;
369 BasicBlockId taken;
370 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700371 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700372 BBType block_type:4;
373 BlockListType successor_block_list_type:4;
374 bool visited:1;
375 bool hidden:1;
376 bool catch_entry:1;
377 bool explicit_throw:1;
378 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800379 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
380 bool dominates_return:1; // Is a member of return extended basic block.
381 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700382 MIR* first_mir_insn;
383 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700384 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700385 ArenaBitVector* dominators;
386 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
387 ArenaBitVector* dom_frontier; // Dominance frontier.
buzbee0d829482013-10-11 15:24:55 -0700388 GrowableArray<BasicBlockId>* predecessors;
389 GrowableArray<SuccessorBlockInfo*>* successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700390
391 void AppendMIR(MIR* mir);
392 void PrependMIR(MIR* mir);
393 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700394 void InsertMIRBefore(MIR* current_mir, MIR* new_mir);
395 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700396
397 /**
398 * @brief Used to obtain the next MIR that follows unconditionally.
399 * @details The implementation does not guarantee that a MIR does not
400 * follow even if this method returns nullptr.
401 * @param mir_graph the MIRGraph.
402 * @param current The MIR for which to find an unconditional follower.
403 * @return Returns the following MIR if one can be found.
404 */
405 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700406 bool RemoveMIR(MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -0700407};
408
409/*
410 * The "blocks" field in "successor_block_list" points to an array of elements with the type
411 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For swtich
412 * blocks, key is the case value.
413 */
414struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700415 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700416 int key;
417};
418
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700419/**
420 * @class ChildBlockIterator
421 * @brief Enable an easy iteration of the children.
422 */
423class ChildBlockIterator {
424 public:
425 /**
426 * @brief Constructs a child iterator.
427 * @param bb The basic whose children we need to iterate through.
428 * @param mir_graph The MIRGraph used to get the basic block during iteration.
429 */
430 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
431 BasicBlock* Next();
432
433 private:
434 BasicBlock* basic_block_;
435 MIRGraph* mir_graph_;
436 bool visited_fallthrough_;
437 bool visited_taken_;
438 bool have_successors_;
439 GrowableArray<SuccessorBlockInfo*>::Iterator successor_iter_;
440};
441
buzbee1fd33462013-03-25 13:40:45 -0700442/*
443 * Whereas a SSA name describes a definition of a Dalvik vreg, the RegLocation describes
444 * the type of an SSA name (and, can also be used by code generators to record where the
445 * value is located (i.e. - physical register, frame, spill, etc.). For each SSA name (SReg)
446 * there is a RegLocation.
buzbee0d829482013-10-11 15:24:55 -0700447 * A note on SSA names:
448 * o SSA names for Dalvik vRegs v0..vN will be assigned 0..N. These represent the "vN_0"
449 * names. Negative SSA names represent special values not present in the Dalvik byte code.
450 * For example, SSA name -1 represents an invalid SSA name, and SSA name -2 represents the
451 * the Method pointer. SSA names < -2 are reserved for future use.
452 * o The vN_0 names for non-argument Dalvik should in practice never be used (as they would
453 * represent the read of an undefined local variable). The first definition of the
454 * underlying Dalvik vReg will result in a vN_1 name.
455 *
buzbee1fd33462013-03-25 13:40:45 -0700456 * FIXME: The orig_sreg field was added as a workaround for llvm bitcode generation. With
457 * the latest restructuring, we should be able to remove it and rely on s_reg_low throughout.
458 */
459struct RegLocation {
460 RegLocationType location:3;
461 unsigned wide:1;
462 unsigned defined:1; // Do we know the type?
463 unsigned is_const:1; // Constant, value in mir_graph->constant_values[].
464 unsigned fp:1; // Floating point?
465 unsigned core:1; // Non-floating point?
466 unsigned ref:1; // Something GC cares about.
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700467 unsigned high_word:1; // High word of pair?
buzbee1fd33462013-03-25 13:40:45 -0700468 unsigned home:1; // Does this represent the home location?
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000469 RegStorage reg; // Encoded physical registers.
buzbee0d829482013-10-11 15:24:55 -0700470 int16_t s_reg_low; // SSA name for low Dalvik word.
471 int16_t orig_sreg; // TODO: remove after Bitcode gen complete
472 // and consolidate usage w/ s_reg_low.
buzbee1fd33462013-03-25 13:40:45 -0700473};
474
475/*
476 * Collection of information describing an invoke, and the destination of
477 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
478 * more efficient invoke code generation.
479 */
480struct CallInfo {
481 int num_arg_words; // Note: word count, not arg count.
482 RegLocation* args; // One for each word of arguments.
483 RegLocation result; // Eventual target of MOVE_RESULT.
484 int opt_flags;
485 InvokeType type;
486 uint32_t dex_idx;
487 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
488 uintptr_t direct_code;
489 uintptr_t direct_method;
490 RegLocation target; // Target of following move_result.
491 bool skip_this;
492 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700493 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000494 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700495};
496
497
buzbee091cc402014-03-31 10:14:40 -0700498const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
499 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800500
501class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700502 public:
buzbee862a7602013-04-05 10:58:54 -0700503 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700504 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800505
Ian Rogers71fe2672013-03-19 20:45:02 -0700506 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700507 * Examine the graph to determine whether it's worthwile to spend the time compiling
508 * this method.
509 */
Brian Carlstrom6449c622014-02-10 23:48:36 -0800510 bool SkipCompilation();
buzbeeee17e0a2013-07-31 10:47:37 -0700511
512 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800513 * Should we skip the compilation of this method based on its name?
514 */
515 bool SkipCompilation(const std::string& methodname);
516
517 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700518 * Parse dex method and add MIR at current insert point. Returns id (which is
519 * actually the index of the method in the m_units_ array).
520 */
521 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700522 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700523 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800524
Ian Rogers71fe2672013-03-19 20:45:02 -0700525 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700526 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700527 return FindBlock(code_offset, false, false, NULL);
528 }
buzbee311ca162013-02-28 15:56:43 -0800529
Ian Rogers71fe2672013-03-19 20:45:02 -0700530 const uint16_t* GetCurrentInsns() const {
531 return current_code_item_->insns_;
532 }
buzbee311ca162013-02-28 15:56:43 -0800533
Ian Rogers71fe2672013-03-19 20:45:02 -0700534 const uint16_t* GetInsns(int m_unit_index) const {
535 return m_units_[m_unit_index]->GetCodeItem()->insns_;
536 }
buzbee311ca162013-02-28 15:56:43 -0800537
Ian Rogers71fe2672013-03-19 20:45:02 -0700538 int GetNumBlocks() const {
539 return num_blocks_;
540 }
buzbee311ca162013-02-28 15:56:43 -0800541
buzbeeee17e0a2013-07-31 10:47:37 -0700542 size_t GetNumDalvikInsns() const {
543 return cu_->code_item->insns_size_in_code_units_;
544 }
545
Ian Rogers71fe2672013-03-19 20:45:02 -0700546 ArenaBitVector* GetTryBlockAddr() const {
547 return try_block_addr_;
548 }
buzbee311ca162013-02-28 15:56:43 -0800549
Ian Rogers71fe2672013-03-19 20:45:02 -0700550 BasicBlock* GetEntryBlock() const {
551 return entry_block_;
552 }
buzbee311ca162013-02-28 15:56:43 -0800553
Ian Rogers71fe2672013-03-19 20:45:02 -0700554 BasicBlock* GetExitBlock() const {
555 return exit_block_;
556 }
buzbee311ca162013-02-28 15:56:43 -0800557
Ian Rogers71fe2672013-03-19 20:45:02 -0700558 BasicBlock* GetBasicBlock(int block_id) const {
buzbee0d829482013-10-11 15:24:55 -0700559 return (block_id == NullBasicBlockId) ? NULL : block_list_.Get(block_id);
Ian Rogers71fe2672013-03-19 20:45:02 -0700560 }
buzbee311ca162013-02-28 15:56:43 -0800561
Ian Rogers71fe2672013-03-19 20:45:02 -0700562 size_t GetBasicBlockListCount() const {
buzbee862a7602013-04-05 10:58:54 -0700563 return block_list_.Size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700564 }
buzbee311ca162013-02-28 15:56:43 -0800565
buzbee862a7602013-04-05 10:58:54 -0700566 GrowableArray<BasicBlock*>* GetBlockList() {
Ian Rogers71fe2672013-03-19 20:45:02 -0700567 return &block_list_;
568 }
buzbee311ca162013-02-28 15:56:43 -0800569
buzbee0d829482013-10-11 15:24:55 -0700570 GrowableArray<BasicBlockId>* GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700571 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700572 }
buzbee311ca162013-02-28 15:56:43 -0800573
buzbee0d829482013-10-11 15:24:55 -0700574 GrowableArray<BasicBlockId>* GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700575 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700576 }
buzbee311ca162013-02-28 15:56:43 -0800577
buzbee0d829482013-10-11 15:24:55 -0700578 GrowableArray<BasicBlockId>* GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700579 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700580 }
buzbee311ca162013-02-28 15:56:43 -0800581
Ian Rogers71fe2672013-03-19 20:45:02 -0700582 int GetDefCount() const {
583 return def_count_;
584 }
buzbee311ca162013-02-28 15:56:43 -0800585
buzbee862a7602013-04-05 10:58:54 -0700586 ArenaAllocator* GetArena() {
587 return arena_;
588 }
589
Ian Rogers71fe2672013-03-19 20:45:02 -0700590 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700591 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000592 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700593 }
buzbee311ca162013-02-28 15:56:43 -0800594
Ian Rogers71fe2672013-03-19 20:45:02 -0700595 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800596
Ian Rogers71fe2672013-03-19 20:45:02 -0700597 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
598 return m_units_[current_method_];
599 }
buzbee311ca162013-02-28 15:56:43 -0800600
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800601 /**
602 * @brief Dump a CFG into a dot file format.
603 * @param dir_prefix the directory the file will be created in.
604 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
605 * @param suffix does the filename require a suffix or not (default = nullptr).
606 */
607 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800608
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000609 bool HasFieldAccess() const {
610 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
611 }
612
Vladimir Markobfea9c22014-01-17 17:49:33 +0000613 bool HasStaticFieldAccess() const {
614 return (merged_df_flags_ & DF_SFIELD) != 0u;
615 }
616
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000617 bool HasInvokes() const {
618 // NOTE: These formats include the rare filled-new-array/range.
619 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
620 }
621
Vladimir Markobe0e5462014-02-26 11:24:15 +0000622 void DoCacheFieldLoweringInfo();
623
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000624 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000625 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.Size());
626 return ifield_lowering_infos_.GetRawStorage()[mir->meta.ifield_lowering_info];
627 }
628
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000629 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000630 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.Size());
631 return sfield_lowering_infos_.GetRawStorage()[mir->meta.sfield_lowering_info];
632 }
633
Vladimir Markof096aad2014-01-23 15:51:58 +0000634 void DoCacheMethodLoweringInfo();
635
636 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) {
637 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.Size());
638 return method_lowering_infos_.GetRawStorage()[mir->meta.method_lowering_info];
639 }
640
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000641 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
642
buzbee1da1e2f2013-11-15 13:37:01 -0800643 void InitRegLocations();
644
645 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800646
Ian Rogers71fe2672013-03-19 20:45:02 -0700647 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800648
Ian Rogers71fe2672013-03-19 20:45:02 -0700649 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800650
Ian Rogers71fe2672013-03-19 20:45:02 -0700651 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700652 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700653 }
buzbee311ca162013-02-28 15:56:43 -0800654
Ian Rogers71fe2672013-03-19 20:45:02 -0700655 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800656 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700657 }
buzbee311ca162013-02-28 15:56:43 -0800658
Ian Rogers71fe2672013-03-19 20:45:02 -0700659 int32_t ConstantValue(RegLocation loc) const {
660 DCHECK(IsConst(loc));
661 return constant_values_[loc.orig_sreg];
662 }
buzbee311ca162013-02-28 15:56:43 -0800663
Ian Rogers71fe2672013-03-19 20:45:02 -0700664 int32_t ConstantValue(int32_t s_reg) const {
665 DCHECK(IsConst(s_reg));
666 return constant_values_[s_reg];
667 }
buzbee311ca162013-02-28 15:56:43 -0800668
Ian Rogers71fe2672013-03-19 20:45:02 -0700669 int64_t ConstantValueWide(RegLocation loc) const {
670 DCHECK(IsConst(loc));
671 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
672 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
673 }
buzbee311ca162013-02-28 15:56:43 -0800674
Ian Rogers71fe2672013-03-19 20:45:02 -0700675 bool IsConstantNullRef(RegLocation loc) const {
676 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
677 }
buzbee311ca162013-02-28 15:56:43 -0800678
Ian Rogers71fe2672013-03-19 20:45:02 -0700679 int GetNumSSARegs() const {
680 return num_ssa_regs_;
681 }
buzbee311ca162013-02-28 15:56:43 -0800682
Ian Rogers71fe2672013-03-19 20:45:02 -0700683 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700684 /*
685 * TODO: It's theoretically possible to exceed 32767, though any cases which did
686 * would be filtered out with current settings. When orig_sreg field is removed
687 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
688 */
689 DCHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700690 num_ssa_regs_ = new_num;
691 }
buzbee311ca162013-02-28 15:56:43 -0800692
buzbee862a7602013-04-05 10:58:54 -0700693 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700694 return num_reachable_blocks_;
695 }
buzbee311ca162013-02-28 15:56:43 -0800696
Ian Rogers71fe2672013-03-19 20:45:02 -0700697 int GetUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700698 return use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700699 }
buzbee311ca162013-02-28 15:56:43 -0800700
Ian Rogers71fe2672013-03-19 20:45:02 -0700701 int GetRawUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700702 return raw_use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700703 }
buzbee311ca162013-02-28 15:56:43 -0800704
Ian Rogers71fe2672013-03-19 20:45:02 -0700705 int GetSSASubscript(int ssa_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700706 return ssa_subscripts_->Get(ssa_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700707 }
buzbee311ca162013-02-28 15:56:43 -0800708
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700709 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700710 DCHECK(num < mir->ssa_rep->num_uses);
711 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
712 return res;
713 }
714
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700715 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700716 DCHECK_GT(mir->ssa_rep->num_defs, 0);
717 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
718 return res;
719 }
720
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700721 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700722 RegLocation res = GetRawDest(mir);
723 DCHECK(!res.wide);
724 return res;
725 }
726
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700727 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700728 RegLocation res = GetRawSrc(mir, num);
729 DCHECK(!res.wide);
730 return res;
731 }
732
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700733 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700734 RegLocation res = GetRawDest(mir);
735 DCHECK(res.wide);
736 return res;
737 }
738
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700739 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700740 RegLocation res = GetRawSrc(mir, low);
741 DCHECK(res.wide);
742 return res;
743 }
744
745 RegLocation GetBadLoc() {
746 return bad_loc;
747 }
748
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800749 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700750 return method_sreg_;
751 }
752
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800753 /**
754 * @brief Used to obtain the number of compiler temporaries being used.
755 * @return Returns the number of compiler temporaries.
756 */
757 size_t GetNumUsedCompilerTemps() const {
758 size_t total_num_temps = compiler_temps_.Size();
759 DCHECK_LE(num_non_special_compiler_temps_, total_num_temps);
760 return total_num_temps;
761 }
762
763 /**
764 * @brief Used to obtain the number of non-special compiler temporaries being used.
765 * @return Returns the number of non-special compiler temporaries.
766 */
767 size_t GetNumNonSpecialCompilerTemps() const {
768 return num_non_special_compiler_temps_;
769 }
770
771 /**
772 * @brief Used to set the total number of available non-special compiler temporaries.
773 * @details Can fail setting the new max if there are more temps being used than the new_max.
774 * @param new_max The new maximum number of non-special compiler temporaries.
775 * @return Returns true if the max was set and false if failed to set.
776 */
777 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
778 if (new_max < GetNumNonSpecialCompilerTemps()) {
779 return false;
780 } else {
781 max_available_non_special_compiler_temps_ = new_max;
782 return true;
783 }
784 }
785
786 /**
787 * @brief Provides the number of non-special compiler temps available.
788 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
789 * @return Returns the number of available temps.
790 */
791 size_t GetNumAvailableNonSpecialCompilerTemps();
792
793 /**
794 * @brief Used to obtain an existing compiler temporary.
795 * @param index The index of the temporary which must be strictly less than the
796 * number of temporaries.
797 * @return Returns the temporary that was asked for.
798 */
799 CompilerTemp* GetCompilerTemp(size_t index) const {
800 return compiler_temps_.Get(index);
801 }
802
803 /**
804 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
805 * @return Returns the maximum number of compiler temporaries, whether used or not.
806 */
807 size_t GetMaxPossibleCompilerTemps() const {
808 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
809 }
810
811 /**
812 * @brief Used to obtain a new unique compiler temporary.
813 * @param ct_type Type of compiler temporary requested.
814 * @param wide Whether we should allocate a wide temporary.
815 * @return Returns the newly created compiler temporary.
816 */
817 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
818
buzbee1fd33462013-03-25 13:40:45 -0700819 bool MethodIsLeaf() {
820 return attributes_ & METHOD_IS_LEAF;
821 }
822
823 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800824 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700825 return reg_location_[index];
826 }
827
828 RegLocation GetMethodLoc() {
829 return reg_location_[method_sreg_];
830 }
831
buzbee0d829482013-10-11 15:24:55 -0700832 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
833 return ((target_bb_id != NullBasicBlockId) &&
834 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700835 }
836
837 bool IsBackwardsBranch(BasicBlock* branch_bb) {
838 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
839 }
840
buzbee0d829482013-10-11 15:24:55 -0700841 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700842 if (target_offset <= current_offset_) {
843 backward_branches_++;
844 } else {
845 forward_branches_++;
846 }
847 }
848
849 int GetBranchCount() {
850 return backward_branches_ + forward_branches_;
851 }
852
853 bool IsPseudoMirOp(Instruction::Code opcode) {
854 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
855 }
856
857 bool IsPseudoMirOp(int opcode) {
858 return opcode >= static_cast<int>(kMirOpFirst);
859 }
860
buzbeeb1f1d642014-02-27 12:55:32 -0800861 // Is this vreg in the in set?
862 bool IsInVReg(int vreg) {
863 return (vreg >= cu_->num_regs);
864 }
865
Ian Rogers71fe2672013-03-19 20:45:02 -0700866 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -0700867 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
868 int SRegToVReg(int ssa_reg) const;
869 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -0700870 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +0000871 void EliminateNullChecksAndInferTypesStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800872 bool EliminateNullChecksAndInferTypes(BasicBlock *bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +0000873 void EliminateNullChecksAndInferTypesEnd();
874 bool EliminateClassInitChecksGate();
875 bool EliminateClassInitChecks(BasicBlock* bb);
876 void EliminateClassInitChecksEnd();
buzbee28c23002013-09-07 09:12:27 -0700877 /*
878 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
879 * we have to do some work to figure out the sreg type. For some operations it is
880 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
881 * may never know the "real" type.
882 *
883 * We perform the type inference operation by using an iterative walk over
884 * the graph, propagating types "defined" by typed opcodes to uses and defs in
885 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
886 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
887 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
888 * tells whether our guess of the type is based on a previously typed definition.
889 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
890 * show multiple defined types because dx treats constants as untyped bit patterns.
891 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
892 * the current guess, and is used to know when to terminate the iterative walk.
893 */
buzbee1fd33462013-03-25 13:40:45 -0700894 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -0700895 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -0700896 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -0700897 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -0700898 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -0700899 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -0700900 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -0700901 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -0700902 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -0700903 bool SetHigh(int index);
904
buzbee1fd33462013-03-25 13:40:45 -0700905 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -0700906 void ReplaceSpecialChars(std::string& str);
907 std::string GetSSAName(int ssa_reg);
908 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
909 void GetBlockName(BasicBlock* bb, char* name);
910 const char* GetShortyFromTargetIdx(int);
911 void DumpMIRGraph();
912 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -0700913 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700914 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -0700915 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
916 BasicBlock* NextDominatedBlock(BasicBlock* bb);
917 bool LayoutBlocks(BasicBlock* bb);
buzbee311ca162013-02-28 15:56:43 -0800918
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000919 bool InlineCallsGate();
920 void InlineCallsStart();
921 void InlineCalls(BasicBlock* bb);
922 void InlineCallsEnd();
923
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800924 /**
925 * @brief Perform the initial preparation for the Method Uses.
926 */
927 void InitializeMethodUses();
928
929 /**
930 * @brief Perform the initial preparation for the Constant Propagation.
931 */
932 void InitializeConstantPropagation();
933
934 /**
935 * @brief Perform the initial preparation for the SSA Transformation.
936 */
937 void InitializeSSATransformation();
938
939 /**
940 * @brief Insert a the operands for the Phi nodes.
941 * @param bb the considered BasicBlock.
942 * @return true
943 */
944 bool InsertPhiNodeOperands(BasicBlock* bb);
945
946 /**
947 * @brief Perform constant propagation on a BasicBlock.
948 * @param bb the considered BasicBlock.
949 */
950 void DoConstantPropagation(BasicBlock* bb);
951
952 /**
953 * @brief Count the uses in the BasicBlock
954 * @param bb the BasicBlock
955 */
956 void CountUses(struct BasicBlock* bb);
957
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700958 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
959 static uint64_t GetDataFlowAttributes(MIR* mir);
960
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800961 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800962 * @brief Combine BasicBlocks
963 * @param the BasicBlock we are considering
964 */
965 void CombineBlocks(BasicBlock* bb);
966
967 void ClearAllVisitedFlags();
Ian Rogers71fe2672013-03-19 20:45:02 -0700968 /*
969 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
970 * we can verify that all catch entries have native PC entries.
971 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700972 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -0800973
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700974 // TODO: make these private.
975 RegLocation* reg_location_; // Map SSA names to location.
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700976 SafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -0700977
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700978 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -0700979 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -0700980
Mark Mendelle87f9b52014-04-30 14:13:18 -0400981 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
982 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
983 void ComputeDFSOrders();
984
985 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700986 int FindCommonParent(int block1, int block2);
987 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
988 const ArenaBitVector* src2);
989 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
990 ArenaBitVector* live_in_v, int dalvik_reg_id);
991 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
992 void CompilerInitializeSSAConversion();
993 bool DoSSAConversion(BasicBlock* bb);
994 bool InvokeUsesMethodStar(MIR* mir);
Ian Rogers29a26482014-05-02 15:27:29 -0700995 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700996 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -0700997 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -0700998 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -0700999 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001000 BasicBlock** immed_pred_block_p);
1001 void ProcessTryCatchBlocks();
buzbee0d829482013-10-11 15:24:55 -07001002 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001003 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -08001004 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
1005 int flags);
buzbee0d829482013-10-11 15:24:55 -07001006 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001007 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
1008 const uint16_t* code_end);
1009 int AddNewSReg(int v_reg);
1010 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001011 void DataFlowSSAFormat35C(MIR* mir);
1012 void DataFlowSSAFormat3RC(MIR* mir);
1013 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001014 bool VerifyPredInfo(BasicBlock* bb);
1015 BasicBlock* NeedsVisit(BasicBlock* bb);
1016 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1017 void MarkPreOrder(BasicBlock* bb);
1018 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001019 void ComputeDefBlockMatrix();
1020 void ComputeDomPostOrderTraversal(BasicBlock* bb);
1021 void ComputeDominators();
1022 void InsertPhiNodes();
1023 void DoDFSPreOrderSSARename(BasicBlock* block);
1024 void SetConstant(int32_t ssa_reg, int value);
1025 void SetConstantWide(int ssa_reg, int64_t value);
1026 int GetSSAUseCount(int s_reg);
1027 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001028 bool BuildExtendedBBList(struct BasicBlock* bb);
1029 bool FillDefBlockMatrix(BasicBlock* bb);
1030 void InitializeDominationInfo(BasicBlock* bb);
1031 bool ComputeblockIDom(BasicBlock* bb);
1032 bool ComputeBlockDominators(BasicBlock* bb);
1033 bool SetDominators(BasicBlock* bb);
1034 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001035 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001036
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001037 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001038 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
1039 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default);
buzbee311ca162013-02-28 15:56:43 -08001040
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001041 CompilationUnit* const cu_;
1042 GrowableArray<int>* ssa_base_vregs_;
1043 GrowableArray<int>* ssa_subscripts_;
1044 // Map original Dalvik virtual reg i to the current SSA name.
1045 int* vreg_to_ssa_map_; // length == method->registers_size
1046 int* ssa_last_defs_; // length == method->registers_size
1047 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1048 int* constant_values_; // length == num_ssa_reg
1049 // Use counts of ssa names.
1050 GrowableArray<uint32_t> use_counts_; // Weighted by nesting depth
1051 GrowableArray<uint32_t> raw_use_counts_; // Not weighted
1052 unsigned int num_reachable_blocks_;
buzbee0d829482013-10-11 15:24:55 -07001053 GrowableArray<BasicBlockId>* dfs_order_;
1054 GrowableArray<BasicBlockId>* dfs_post_order_;
1055 GrowableArray<BasicBlockId>* dom_post_order_traversal_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001056 int* i_dom_list_;
1057 ArenaBitVector** def_block_matrix_; // num_dalvik_register x num_blocks.
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001058 ArenaBitVector* temp_dalvik_register_v_;
Ian Rogers700a4022014-05-19 16:49:03 -07001059 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001060 uint16_t* temp_insn_data_;
1061 uint32_t temp_bit_vector_size_;
1062 ArenaBitVector* temp_bit_vector_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001063 static const int kInvalidEntry = -1;
1064 GrowableArray<BasicBlock*> block_list_;
1065 ArenaBitVector* try_block_addr_;
1066 BasicBlock* entry_block_;
1067 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001068 int num_blocks_;
1069 const DexFile::CodeItem* current_code_item_;
buzbeeb48819d2013-09-14 16:15:25 -07001070 GrowableArray<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001071 std::vector<DexCompilationUnit*> m_units_; // List of methods included in this graph
1072 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
1073 std::vector<MIRLocation> method_stack_; // Include stack
1074 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001075 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001076 int def_count_; // Used to estimate size of ssa name storage.
1077 int* opcode_count_; // Dex opcode coverage stats.
1078 int num_ssa_regs_; // Number of names following SSA transformation.
buzbee0d829482013-10-11 15:24:55 -07001079 std::vector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001080 int method_sreg_;
1081 unsigned int attributes_;
1082 Checkstats* checkstats_;
1083 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001084 int backward_branches_;
1085 int forward_branches_;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -08001086 GrowableArray<CompilerTemp*> compiler_temps_;
1087 size_t num_non_special_compiler_temps_;
1088 size_t max_available_non_special_compiler_temps_;
1089 size_t max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001090 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001091 uint64_t merged_df_flags_;
Vladimir Markobe0e5462014-02-26 11:24:15 +00001092 GrowableArray<MirIFieldLoweringInfo> ifield_lowering_infos_;
1093 GrowableArray<MirSFieldLoweringInfo> sfield_lowering_infos_;
Vladimir Markof096aad2014-01-23 15:51:58 +00001094 GrowableArray<MirMethodLoweringInfo> method_lowering_infos_;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001095 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markof59f18b2014-02-17 15:53:57 +00001096
Vladimir Markobfea9c22014-01-17 17:49:33 +00001097 friend class ClassInitCheckEliminationTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001098 friend class LocalValueNumberingTest;
buzbee311ca162013-02-28 15:56:43 -08001099};
1100
1101} // namespace art
1102
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001103#endif // ART_COMPILER_DEX_MIR_GRAPH_H_