blob: 90d5a2877dae29af41e19a9d03b8aaca7470c25e [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
18#define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "mips_lir.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class MipsMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen utilities.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Ian Rogersdd7624d2014-03-14 17:43:00 -070034 RegStorage LoadHelper(ThreadOffset<4> offset);
Vladimir Marko674744e2014-04-24 15:18:26 +010035 LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
36 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010037 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
38 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080039 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010040 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080041 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010042 RegStorage r_dest, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080043 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
44 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko674744e2014-04-24 15:18:26 +010045 LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
46 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010047 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
48 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080049 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010050 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080051 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010052 RegStorage r_src, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080053 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070054
55 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080056 RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
Bill Buzbee00e1ec62014-02-27 23:44:13 +000057 RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
buzbee2700f7e2014-03-07 09:46:20 -080058 RegStorage TargetReg(SpecialTargetRegister reg);
59 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070060 RegLocation GetReturnAlt();
61 RegLocation GetReturnWideAlt();
62 RegLocation LocCReturn();
63 RegLocation LocCReturnDouble();
64 RegLocation LocCReturnFloat();
65 RegLocation LocCReturnWide();
buzbee091cc402014-03-31 10:14:40 -070066 uint64_t GetRegMaskCommon(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000068 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 void FreeCallTemps();
70 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
71 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070072 void MarkPreservedSingle(int v_reg, RegStorage reg);
73 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070074 void CompilerInitializeRegAlloc();
75
76 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070077 void AssembleLIR();
78 int AssignInsnOffsets();
79 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070080 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070081 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070082 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 const char* GetTargetInstFmt(int opcode);
84 const char* GetTargetInstName(int opcode);
85 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
86 uint64_t GetPCUseDefEncoding();
87 uint64_t GetTargetInstFlags(int opcode);
88 int GetInsnSize(LIR* lir);
89 bool IsUnconditionalBranch(LIR* lir);
90
Vladimir Marko674744e2014-04-24 15:18:26 +010091 // Check support for volatile load/store of a given size.
92 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
93 // Get the register class for load/store of a field.
94 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
95
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 // Required for target - Dalvik-level generators.
97 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
buzbee2700f7e2014-03-07 09:46:20 -080098 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070099 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700100 RegLocation rl_index, RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700102 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
buzbee2700f7e2014-03-07 09:46:20 -0800103 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
104 RegLocation rl_shift);
105 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
106 RegLocation rl_src2);
107 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
108 RegLocation rl_src2);
109 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
110 RegLocation rl_src2);
111 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700112 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800113 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
114 RegLocation rl_src2);
115 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
116 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000118 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700119 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
120 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000121 bool GenInlinedPeek(CallInfo* info, OpSize size);
122 bool GenInlinedPoke(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800124 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
125 RegLocation rl_src2);
126 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
127 RegLocation rl_src2);
128 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
129 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800130 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
131 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700133 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
135 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800136 void GenSpecialExitSequence();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 void GenFillArrayData(uint32_t table_offset, RegLocation rl_src);
138 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
139 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
140 void GenSelect(BasicBlock* bb, MIR* mir);
141 void GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700142 void GenMoveException(RegLocation rl_dest);
143 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800144 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
146 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
147 void GenPackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
148 void GenSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800149 bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150
151 // Required for target - single operation generators.
152 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800153 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
154 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700155 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800156 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
157 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700158 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700159 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800160 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
161 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
162 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700163 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800164 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
165 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
166 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
167 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
168 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
169 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
170 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
171 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
172 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 LIR* OpTestSuspend(LIR* target);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700174 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
buzbee2700f7e2014-03-07 09:46:20 -0800175 LIR* OpVldm(RegStorage r_base, int count);
176 LIR* OpVstm(RegStorage r_base, int count);
177 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
178 void OpRegCopyWide(RegStorage dest, RegStorage src);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700179 void OpTlsCmp(ThreadOffset<4> offset, int val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180
buzbee2700f7e2014-03-07 09:46:20 -0800181 // TODO: collapse r_dest.
182 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100183 RegStorage r_dest_hi, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800184 // TODO: collapse r_src.
185 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
186 RegStorage r_src_hi, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187 void SpillCoreRegs();
188 void UnSpillCoreRegs();
189 static const MipsEncodingMap EncodingMap[kMipsLast];
190 bool InexpensiveConstantInt(int32_t value);
191 bool InexpensiveConstantFloat(int32_t value);
192 bool InexpensiveConstantLong(int64_t value);
193 bool InexpensiveConstantDouble(int64_t value);
194
195 private:
196 void ConvertShortToLongBranch(LIR* lir);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800197 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
198 RegLocation rl_src2, bool is_div, bool check_zero);
199 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700200};
201
202} // namespace art
203
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700204#endif // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_