blob: fc6af291192089e8d5116581f26d479ff0390c0d [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
18#include "dex/compiler_internals.h"
19#include "dex/quick/mir_to_lir-inl.h"
20#include "invoke_type.h"
21
22namespace art {
23
24/* This file contains target-independent codegen and support. */
25
26/*
27 * Load an immediate value into a fixed or temp register. Target
28 * register is clobbered, and marked in_use.
29 */
buzbee2700f7e2014-03-07 09:46:20 -080030LIR* Mir2Lir::LoadConstant(RegStorage r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070031 if (IsTemp(r_dest)) {
32 Clobber(r_dest);
33 MarkInUse(r_dest);
34 }
35 return LoadConstantNoClobber(r_dest, value);
36}
37
38/*
39 * Temporary workaround for Issue 7250540. If we're loading a constant zero into a
40 * promoted floating point register, also copy a zero into the int/ref identity of
41 * that sreg.
42 */
buzbee2700f7e2014-03-07 09:46:20 -080043void Mir2Lir::Workaround7250540(RegLocation rl_dest, RegStorage zero_reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070044 if (rl_dest.fp) {
45 int pmap_index = SRegToPMap(rl_dest.s_reg_low);
46 if (promotion_map_[pmap_index].fp_location == kLocPhysReg) {
47 // Now, determine if this vreg is ever used as a reference. If not, we're done.
48 bool used_as_reference = false;
49 int base_vreg = mir_graph_->SRegToVReg(rl_dest.s_reg_low);
50 for (int i = 0; !used_as_reference && (i < mir_graph_->GetNumSSARegs()); i++) {
51 if (mir_graph_->SRegToVReg(mir_graph_->reg_location_[i].s_reg_low) == base_vreg) {
52 used_as_reference |= mir_graph_->reg_location_[i].ref;
53 }
54 }
55 if (!used_as_reference) {
56 return;
57 }
buzbee2700f7e2014-03-07 09:46:20 -080058 RegStorage temp_reg = zero_reg;
59 if (!temp_reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070060 temp_reg = AllocTemp();
61 LoadConstant(temp_reg, 0);
62 }
63 if (promotion_map_[pmap_index].core_location == kLocPhysReg) {
64 // Promoted - just copy in a zero
buzbee2700f7e2014-03-07 09:46:20 -080065 OpRegCopy(RegStorage::Solo32(promotion_map_[pmap_index].core_reg), temp_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070066 } else {
67 // Lives in the frame, need to store.
buzbee695d13a2014-04-19 13:32:20 -070068 StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), temp_reg, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 }
buzbee2700f7e2014-03-07 09:46:20 -080070 if (!zero_reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070071 FreeTemp(temp_reg);
72 }
73 }
74 }
75}
76
Brian Carlstrom7940e442013-07-12 13:46:57 -070077/*
78 * Load a Dalvik register into a physical register. Take care when
79 * using this routine, as it doesn't perform any bookkeeping regarding
80 * register liveness. That is the responsibility of the caller.
81 */
buzbee2700f7e2014-03-07 09:46:20 -080082void Mir2Lir::LoadValueDirect(RegLocation rl_src, RegStorage r_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 rl_src = UpdateLoc(rl_src);
84 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -080085 OpRegCopy(r_dest, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070086 } else if (IsInexpensiveConstant(rl_src)) {
buzbee695d13a2014-04-19 13:32:20 -070087 // On 64-bit targets, will sign extend. Make sure constant reference is always NULL.
88 DCHECK(!rl_src.ref || (mir_graph_->ConstantValue(rl_src) == 0));
Brian Carlstrom7940e442013-07-12 13:46:57 -070089 LoadConstantNoClobber(r_dest, mir_graph_->ConstantValue(rl_src));
90 } else {
91 DCHECK((rl_src.location == kLocDalvikFrame) ||
92 (rl_src.location == kLocCompilerTemp));
buzbee695d13a2014-04-19 13:32:20 -070093 if (rl_src.ref) {
94 LoadRefDisp(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), r_dest);
95 } else {
96 Load32Disp(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), r_dest);
97 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 }
99}
100
101/*
102 * Similar to LoadValueDirect, but clobbers and allocates the target
103 * register. Should be used when loading to a fixed register (for example,
104 * loading arguments to an out of line call.
105 */
buzbee2700f7e2014-03-07 09:46:20 -0800106void Mir2Lir::LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107 Clobber(r_dest);
108 MarkInUse(r_dest);
109 LoadValueDirect(rl_src, r_dest);
110}
111
112/*
113 * Load a Dalvik register pair into a physical register[s]. Take care when
114 * using this routine, as it doesn't perform any bookkeeping regarding
115 * register liveness. That is the responsibility of the caller.
116 */
buzbee2700f7e2014-03-07 09:46:20 -0800117void Mir2Lir::LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 rl_src = UpdateLocWide(rl_src);
119 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800120 OpRegCopyWide(r_dest, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121 } else if (IsInexpensiveConstant(rl_src)) {
buzbee2700f7e2014-03-07 09:46:20 -0800122 LoadConstantWide(r_dest, mir_graph_->ConstantValueWide(rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 } else {
124 DCHECK((rl_src.location == kLocDalvikFrame) ||
125 (rl_src.location == kLocCompilerTemp));
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100126 LoadBaseDisp(TargetReg(kSp), SRegOffset(rl_src.s_reg_low), r_dest, k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 }
128}
129
130/*
131 * Similar to LoadValueDirect, but clobbers and allocates the target
132 * registers. Should be used when loading to a fixed registers (for example,
133 * loading arguments to an out of line call.
134 */
buzbee2700f7e2014-03-07 09:46:20 -0800135void Mir2Lir::LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest) {
136 Clobber(r_dest);
137 MarkInUse(r_dest);
138 LoadValueDirectWide(rl_src, r_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139}
140
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700141RegLocation Mir2Lir::LoadValue(RegLocation rl_src, RegisterClass op_kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700142 rl_src = EvalLoc(rl_src, op_kind, false);
143 if (IsInexpensiveConstant(rl_src) || rl_src.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800144 LoadValueDirect(rl_src, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 rl_src.location = kLocPhysReg;
buzbee091cc402014-03-31 10:14:40 -0700146 MarkLive(rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 }
148 return rl_src;
149}
150
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700151void Mir2Lir::StoreValue(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152 /*
153 * Sanity checking - should never try to store to the same
154 * ssa name during the compilation of a single instruction
155 * without an intervening ClobberSReg().
156 */
157 if (kIsDebugBuild) {
158 DCHECK((live_sreg_ == INVALID_SREG) ||
159 (rl_dest.s_reg_low != live_sreg_));
160 live_sreg_ = rl_dest.s_reg_low;
161 }
162 LIR* def_start;
163 LIR* def_end;
164 DCHECK(!rl_dest.wide);
165 DCHECK(!rl_src.wide);
166 rl_src = UpdateLoc(rl_src);
167 rl_dest = UpdateLoc(rl_dest);
168 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800169 if (IsLive(rl_src.reg) ||
170 IsPromoted(rl_src.reg) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171 (rl_dest.location == kLocPhysReg)) {
172 // Src is live/promoted or Dest has assigned reg.
173 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800174 OpRegCopy(rl_dest.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700175 } else {
176 // Just re-assign the registers. Dest gets Src's regs
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000177 rl_dest.reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800178 Clobber(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700179 }
180 } else {
181 // Load Src either into promoted Dest or temps allocated for Dest
182 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800183 LoadValueDirect(rl_src, rl_dest.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184 }
185
186 // Dest is now live and dirty (until/if we flush it to home location)
buzbee091cc402014-03-31 10:14:40 -0700187 MarkLive(rl_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188 MarkDirty(rl_dest);
189
190
191 ResetDefLoc(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700192 if (IsDirty(rl_dest.reg) && LiveOut(rl_dest.s_reg_low)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193 def_start = last_lir_insn_;
buzbee695d13a2014-04-19 13:32:20 -0700194 Store32Disp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195 MarkClean(rl_dest);
196 def_end = last_lir_insn_;
197 if (!rl_dest.ref) {
198 // Exclude references from store elimination
199 MarkDef(rl_dest, def_start, def_end);
200 }
201 }
202}
203
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700204RegLocation Mir2Lir::LoadValueWide(RegLocation rl_src, RegisterClass op_kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700205 DCHECK(rl_src.wide);
206 rl_src = EvalLoc(rl_src, op_kind, false);
207 if (IsInexpensiveConstant(rl_src) || rl_src.location != kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800208 LoadValueDirectWide(rl_src, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209 rl_src.location = kLocPhysReg;
buzbee091cc402014-03-31 10:14:40 -0700210 MarkLive(rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700211 }
212 return rl_src;
213}
214
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700215void Mir2Lir::StoreValueWide(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700216 /*
217 * Sanity checking - should never try to store to the same
218 * ssa name during the compilation of a single instruction
219 * without an intervening ClobberSReg().
220 */
221 if (kIsDebugBuild) {
222 DCHECK((live_sreg_ == INVALID_SREG) ||
223 (rl_dest.s_reg_low != live_sreg_));
224 live_sreg_ = rl_dest.s_reg_low;
225 }
226 LIR* def_start;
227 LIR* def_end;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700228 DCHECK(rl_dest.wide);
229 DCHECK(rl_src.wide);
Alexei Zavjalovc17ebe82014-02-26 10:38:23 +0700230 rl_src = UpdateLocWide(rl_src);
231 rl_dest = UpdateLocWide(rl_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800233 if (IsLive(rl_src.reg) ||
234 IsPromoted(rl_src.reg) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235 (rl_dest.location == kLocPhysReg)) {
236 // Src is live or promoted or Dest has assigned reg.
237 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800238 OpRegCopyWide(rl_dest.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 } else {
240 // Just re-assign the registers. Dest gets Src's regs
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000241 rl_dest.reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800242 Clobber(rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700243 }
244 } else {
245 // Load Src either into promoted Dest or temps allocated for Dest
246 rl_dest = EvalLoc(rl_dest, kAnyReg, false);
buzbee2700f7e2014-03-07 09:46:20 -0800247 LoadValueDirectWide(rl_src, rl_dest.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248 }
249
250 // Dest is now live and dirty (until/if we flush it to home location)
buzbee091cc402014-03-31 10:14:40 -0700251 MarkLive(rl_dest);
252 MarkWide(rl_dest.reg);
253 MarkDirty(rl_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700254
255 ResetDefLocWide(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700256 if (IsDirty(rl_dest.reg) && (LiveOut(rl_dest.s_reg_low) ||
257 LiveOut(GetSRegHi(rl_dest.s_reg_low)))) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700258 def_start = last_lir_insn_;
259 DCHECK_EQ((mir_graph_->SRegToVReg(rl_dest.s_reg_low)+1),
260 mir_graph_->SRegToVReg(GetSRegHi(rl_dest.s_reg_low)));
Vladimir Marko455759b2014-05-06 20:49:36 +0100261 StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg, k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700262 MarkClean(rl_dest);
263 def_end = last_lir_insn_;
264 MarkDefWide(rl_dest, def_start, def_end);
265 }
266}
267
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800268void Mir2Lir::StoreFinalValue(RegLocation rl_dest, RegLocation rl_src) {
269 DCHECK_EQ(rl_src.location, kLocPhysReg);
270
271 if (rl_dest.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800272 OpRegCopy(rl_dest.reg, rl_src.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800273 } else {
274 // Just re-assign the register. Dest gets Src's reg.
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800275 rl_dest.location = kLocPhysReg;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000276 rl_dest.reg = rl_src.reg;
buzbee2700f7e2014-03-07 09:46:20 -0800277 Clobber(rl_src.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800278 }
279
280 // Dest is now live and dirty (until/if we flush it to home location)
buzbee091cc402014-03-31 10:14:40 -0700281 MarkLive(rl_dest);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800282 MarkDirty(rl_dest);
283
284
285 ResetDefLoc(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700286 if (IsDirty(rl_dest.reg) && LiveOut(rl_dest.s_reg_low)) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800287 LIR *def_start = last_lir_insn_;
buzbee695d13a2014-04-19 13:32:20 -0700288 Store32Disp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800289 MarkClean(rl_dest);
290 LIR *def_end = last_lir_insn_;
291 if (!rl_dest.ref) {
292 // Exclude references from store elimination
293 MarkDef(rl_dest, def_start, def_end);
294 }
295 }
296}
297
Mark Mendelle02d48f2014-01-15 11:19:23 -0800298void Mir2Lir::StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src) {
Mark Mendelle02d48f2014-01-15 11:19:23 -0800299 DCHECK(rl_dest.wide);
300 DCHECK(rl_src.wide);
301 DCHECK_EQ(rl_src.location, kLocPhysReg);
302
303 if (rl_dest.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800304 OpRegCopyWide(rl_dest.reg, rl_src.reg);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800305 } else {
306 // Just re-assign the registers. Dest gets Src's regs.
Mark Mendelle02d48f2014-01-15 11:19:23 -0800307 rl_dest.location = kLocPhysReg;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000308 rl_dest.reg = rl_src.reg;
buzbee091cc402014-03-31 10:14:40 -0700309 Clobber(rl_src.reg);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800310 }
311
312 // Dest is now live and dirty (until/if we flush it to home location).
buzbee091cc402014-03-31 10:14:40 -0700313 MarkLive(rl_dest);
314 MarkWide(rl_dest.reg);
315 MarkDirty(rl_dest);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800316
317 ResetDefLocWide(rl_dest);
buzbee091cc402014-03-31 10:14:40 -0700318 if (IsDirty(rl_dest.reg) && (LiveOut(rl_dest.s_reg_low) ||
319 LiveOut(GetSRegHi(rl_dest.s_reg_low)))) {
Mark Mendelle02d48f2014-01-15 11:19:23 -0800320 LIR *def_start = last_lir_insn_;
321 DCHECK_EQ((mir_graph_->SRegToVReg(rl_dest.s_reg_low)+1),
322 mir_graph_->SRegToVReg(GetSRegHi(rl_dest.s_reg_low)));
Vladimir Marko455759b2014-05-06 20:49:36 +0100323 StoreBaseDisp(TargetReg(kSp), SRegOffset(rl_dest.s_reg_low), rl_dest.reg, k64);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800324 MarkClean(rl_dest);
325 LIR *def_end = last_lir_insn_;
326 MarkDefWide(rl_dest, def_start, def_end);
327 }
328}
329
Brian Carlstrom7940e442013-07-12 13:46:57 -0700330/* Utilities to load the current Method* */
buzbee2700f7e2014-03-07 09:46:20 -0800331void Mir2Lir::LoadCurrMethodDirect(RegStorage r_tgt) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332 LoadValueDirectFixed(mir_graph_->GetMethodLoc(), r_tgt);
333}
334
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700335RegLocation Mir2Lir::LoadCurrMethod() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 return LoadValue(mir_graph_->GetMethodLoc(), kCoreReg);
337}
338
Mark Mendelle02d48f2014-01-15 11:19:23 -0800339RegLocation Mir2Lir::ForceTemp(RegLocation loc) {
340 DCHECK(!loc.wide);
341 DCHECK(loc.location == kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -0700342 DCHECK(!loc.reg.IsFloat());
buzbee2700f7e2014-03-07 09:46:20 -0800343 if (IsTemp(loc.reg)) {
344 Clobber(loc.reg);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800345 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800346 RegStorage temp_low = AllocTemp();
347 OpRegCopy(temp_low, loc.reg);
348 loc.reg = temp_low;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800349 }
350
351 // Ensure that this doesn't represent the original SR any more.
352 loc.s_reg_low = INVALID_SREG;
353 return loc;
354}
355
buzbee091cc402014-03-31 10:14:40 -0700356// FIXME: will need an update for 64-bit core regs.
Mark Mendelle02d48f2014-01-15 11:19:23 -0800357RegLocation Mir2Lir::ForceTempWide(RegLocation loc) {
358 DCHECK(loc.wide);
359 DCHECK(loc.location == kLocPhysReg);
buzbee091cc402014-03-31 10:14:40 -0700360 DCHECK(!loc.reg.IsFloat());
361 if (IsTemp(loc.reg.GetLow())) {
362 Clobber(loc.reg.GetLow());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800363 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800364 RegStorage temp_low = AllocTemp();
365 OpRegCopy(temp_low, loc.reg.GetLow());
366 loc.reg.SetLowReg(temp_low.GetReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800367 }
buzbee091cc402014-03-31 10:14:40 -0700368 if (IsTemp(loc.reg.GetHigh())) {
369 Clobber(loc.reg.GetHigh());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800370 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800371 RegStorage temp_high = AllocTemp();
372 OpRegCopy(temp_high, loc.reg.GetHigh());
373 loc.reg.SetHighReg(temp_high.GetReg());
Mark Mendelle02d48f2014-01-15 11:19:23 -0800374 }
375
376 // Ensure that this doesn't represent the original SR any more.
377 loc.s_reg_low = INVALID_SREG;
378 return loc;
379}
380
Brian Carlstrom7940e442013-07-12 13:46:57 -0700381} // namespace art