blob: 24e34508d1ce398ab54904391bcd501ad91b8737 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Elliott Hughes1aa246d2012-12-13 09:29:36 -080020#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070021#include "entrypoints/quick/quick_entrypoints.h"
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020022#include "entrypoints/quick/quick_entrypoints_enum.h"
jeffhao7fbee072012-08-24 17:56:54 -070023#include "memory_region.h"
jeffhao7fbee072012-08-24 17:56:54 -070024#include "thread.h"
25
26namespace art {
27namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070028
Andreas Gampe542451c2016-07-26 09:02:02 -070029static_assert(static_cast<size_t>(kMipsPointerSize) == kMipsWordSize,
30 "Unexpected Mips pointer size.");
31static_assert(kMipsPointerSize == PointerSize::k32, "Unexpected Mips pointer size.");
32
33
jeffhao7fbee072012-08-24 17:56:54 -070034std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
35 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
36 os << "d" << static_cast<int>(rhs);
37 } else {
38 os << "DRegister[" << static_cast<int>(rhs) << "]";
39 }
40 return os;
41}
42
Alexey Frunze57eb0f52016-07-29 22:04:46 -070043MipsAssembler::DelaySlot::DelaySlot()
44 : instruction_(0),
45 gpr_outs_mask_(0),
46 gpr_ins_mask_(0),
47 fpr_outs_mask_(0),
48 fpr_ins_mask_(0),
49 cc_outs_mask_(0),
50 cc_ins_mask_(0) {}
51
52void MipsAssembler::DsFsmInstr(uint32_t instruction,
53 uint32_t gpr_outs_mask,
54 uint32_t gpr_ins_mask,
55 uint32_t fpr_outs_mask,
56 uint32_t fpr_ins_mask,
57 uint32_t cc_outs_mask,
58 uint32_t cc_ins_mask) {
59 if (!reordering_) {
60 CHECK_EQ(ds_fsm_state_, kExpectingLabel);
61 CHECK_EQ(delay_slot_.instruction_, 0u);
62 return;
63 }
64 switch (ds_fsm_state_) {
65 case kExpectingLabel:
66 break;
67 case kExpectingInstruction:
68 CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size());
69 // If the last instruction is not suitable for delay slots, drop
70 // the PC of the label preceding it so that no unconditional branch
71 // uses this instruction to fill its delay slot.
72 if (instruction == 0) {
73 DsFsmDropLabel(); // Sets ds_fsm_state_ = kExpectingLabel.
74 } else {
75 // Otherwise wait for another instruction or label before we can
76 // commit the label PC. The label PC will be dropped if instead
77 // of another instruction or label there's a call from the code
78 // generator to CodePosition() to record the buffer size.
79 // Instructions after which the buffer size is recorded cannot
80 // be moved into delay slots or anywhere else because they may
81 // trigger signals and the signal handlers expect these signals
82 // to be coming from the instructions immediately preceding the
83 // recorded buffer locations.
84 ds_fsm_state_ = kExpectingCommit;
85 }
86 break;
87 case kExpectingCommit:
88 CHECK_EQ(ds_fsm_target_pc_ + 2 * sizeof(uint32_t), buffer_.Size());
89 DsFsmCommitLabel(); // Sets ds_fsm_state_ = kExpectingLabel.
90 break;
91 }
92 delay_slot_.instruction_ = instruction;
93 delay_slot_.gpr_outs_mask_ = gpr_outs_mask & ~1u; // Ignore register ZERO.
94 delay_slot_.gpr_ins_mask_ = gpr_ins_mask & ~1u; // Ignore register ZERO.
95 delay_slot_.fpr_outs_mask_ = fpr_outs_mask;
96 delay_slot_.fpr_ins_mask_ = fpr_ins_mask;
97 delay_slot_.cc_outs_mask_ = cc_outs_mask;
98 delay_slot_.cc_ins_mask_ = cc_ins_mask;
99}
100
101void MipsAssembler::DsFsmLabel() {
102 if (!reordering_) {
103 CHECK_EQ(ds_fsm_state_, kExpectingLabel);
104 CHECK_EQ(delay_slot_.instruction_, 0u);
105 return;
106 }
107 switch (ds_fsm_state_) {
108 case kExpectingLabel:
109 ds_fsm_target_pc_ = buffer_.Size();
110 ds_fsm_state_ = kExpectingInstruction;
111 break;
112 case kExpectingInstruction:
113 // Allow consecutive labels.
114 CHECK_EQ(ds_fsm_target_pc_, buffer_.Size());
115 break;
116 case kExpectingCommit:
117 CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size());
118 DsFsmCommitLabel();
119 ds_fsm_target_pc_ = buffer_.Size();
120 ds_fsm_state_ = kExpectingInstruction;
121 break;
122 }
123 // We cannot move instructions into delay slots across labels.
124 delay_slot_.instruction_ = 0;
125}
126
127void MipsAssembler::DsFsmCommitLabel() {
128 if (ds_fsm_state_ == kExpectingCommit) {
129 ds_fsm_target_pcs_.emplace_back(ds_fsm_target_pc_);
130 }
131 ds_fsm_state_ = kExpectingLabel;
132}
133
134void MipsAssembler::DsFsmDropLabel() {
135 ds_fsm_state_ = kExpectingLabel;
136}
137
138bool MipsAssembler::SetReorder(bool enable) {
139 bool last_state = reordering_;
140 if (last_state != enable) {
141 DsFsmCommitLabel();
142 DsFsmInstrNop(0);
143 }
144 reordering_ = enable;
145 return last_state;
146}
147
148size_t MipsAssembler::CodePosition() {
149 // The last instruction cannot be used in a delay slot, do not commit
150 // the label before it (if any) and clear the delay slot.
151 DsFsmDropLabel();
152 DsFsmInstrNop(0);
153 size_t size = buffer_.Size();
154 // In theory we can get the following sequence:
155 // label1:
156 // instr
157 // label2: # label1 gets committed when label2 is seen
158 // CodePosition() call
159 // and we need to uncommit label1.
160 if (ds_fsm_target_pcs_.size() != 0 && ds_fsm_target_pcs_.back() + sizeof(uint32_t) == size) {
161 ds_fsm_target_pcs_.pop_back();
162 }
163 return size;
164}
165
166void MipsAssembler::DsFsmInstrNop(uint32_t instruction ATTRIBUTE_UNUSED) {
167 DsFsmInstr(0, 0, 0, 0, 0, 0, 0);
168}
169
170void MipsAssembler::DsFsmInstrRrr(uint32_t instruction, Register out, Register in1, Register in2) {
171 DsFsmInstr(instruction, (1u << out), (1u << in1) | (1u << in2), 0, 0, 0, 0);
172}
173
174void MipsAssembler::DsFsmInstrRrrr(uint32_t instruction,
175 Register in1_out,
176 Register in2,
177 Register in3) {
178 DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0, 0, 0);
179}
180
181void MipsAssembler::DsFsmInstrFff(uint32_t instruction,
182 FRegister out,
183 FRegister in1,
184 FRegister in2) {
185 DsFsmInstr(instruction, 0, 0, (1u << out), (1u << in1) | (1u << in2), 0, 0);
186}
187
188void MipsAssembler::DsFsmInstrFfff(uint32_t instruction,
189 FRegister in1_out,
190 FRegister in2,
191 FRegister in3) {
192 DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0);
193}
194
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700195void MipsAssembler::DsFsmInstrFffr(uint32_t instruction,
196 FRegister in1_out,
197 FRegister in2,
198 Register in3) {
199 DsFsmInstr(instruction, 0, (1u << in3), (1u << in1_out), (1u << in1_out) | (1u << in2), 0, 0);
200}
201
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700202void MipsAssembler::DsFsmInstrRf(uint32_t instruction, Register out, FRegister in) {
203 DsFsmInstr(instruction, (1u << out), 0, 0, (1u << in), 0, 0);
204}
205
206void MipsAssembler::DsFsmInstrFr(uint32_t instruction, FRegister out, Register in) {
207 DsFsmInstr(instruction, 0, (1u << in), (1u << out), 0, 0, 0);
208}
209
210void MipsAssembler::DsFsmInstrFR(uint32_t instruction, FRegister in1, Register in2) {
211 DsFsmInstr(instruction, 0, (1u << in2), 0, (1u << in1), 0, 0);
212}
213
214void MipsAssembler::DsFsmInstrCff(uint32_t instruction, int cc_out, FRegister in1, FRegister in2) {
215 DsFsmInstr(instruction, 0, 0, 0, (1u << in1) | (1u << in2), (1 << cc_out), 0);
216}
217
218void MipsAssembler::DsFsmInstrRrrc(uint32_t instruction,
219 Register in1_out,
220 Register in2,
221 int cc_in) {
222 DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, 0, 0, (1 << cc_in));
223}
224
225void MipsAssembler::DsFsmInstrFffc(uint32_t instruction,
226 FRegister in1_out,
227 FRegister in2,
228 int cc_in) {
229 DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, (1 << cc_in));
230}
231
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200232void MipsAssembler::FinalizeCode() {
233 for (auto& exception_block : exception_blocks_) {
234 EmitExceptionPoll(&exception_block);
235 }
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700236 // Commit the last branch target label (if any) and disable instruction reordering.
237 DsFsmCommitLabel();
238 SetReorder(false);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700239 EmitLiterals();
Alexey Frunze96b66822016-09-10 02:32:44 -0700240 ReserveJumpTableSpace();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200241 PromoteBranches();
242}
243
244void MipsAssembler::FinalizeInstructions(const MemoryRegion& region) {
Vladimir Marko10ef6942015-10-22 15:25:54 +0100245 size_t number_of_delayed_adjust_pcs = cfi().NumberOfDelayedAdvancePCs();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200246 EmitBranches();
Alexey Frunze96b66822016-09-10 02:32:44 -0700247 EmitJumpTables();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200248 Assembler::FinalizeInstructions(region);
Vladimir Marko10ef6942015-10-22 15:25:54 +0100249 PatchCFI(number_of_delayed_adjust_pcs);
250}
251
252void MipsAssembler::PatchCFI(size_t number_of_delayed_adjust_pcs) {
253 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
254 DCHECK_EQ(number_of_delayed_adjust_pcs, 0u);
255 return;
256 }
257
258 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
259 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
260 const std::vector<uint8_t>& old_stream = data.first;
261 const std::vector<DelayedAdvancePC>& advances = data.second;
262
263 // PCs recorded before EmitBranches() need to be adjusted.
264 // PCs recorded during EmitBranches() are already adjusted.
265 // Both ranges are separately sorted but they may overlap.
266 if (kIsDebugBuild) {
267 auto cmp = [](const DelayedAdvancePC& lhs, const DelayedAdvancePC& rhs) {
268 return lhs.pc < rhs.pc;
269 };
270 CHECK(std::is_sorted(advances.begin(), advances.begin() + number_of_delayed_adjust_pcs, cmp));
271 CHECK(std::is_sorted(advances.begin() + number_of_delayed_adjust_pcs, advances.end(), cmp));
272 }
273
274 // Append initial CFI data if any.
275 size_t size = advances.size();
276 DCHECK_NE(size, 0u);
277 cfi().AppendRawData(old_stream, 0u, advances[0].stream_pos);
278 // Emit PC adjustments interleaved with the old CFI stream.
279 size_t adjust_pos = 0u;
280 size_t late_emit_pos = number_of_delayed_adjust_pcs;
281 while (adjust_pos != number_of_delayed_adjust_pcs || late_emit_pos != size) {
282 size_t adjusted_pc = (adjust_pos != number_of_delayed_adjust_pcs)
283 ? GetAdjustedPosition(advances[adjust_pos].pc)
284 : static_cast<size_t>(-1);
285 size_t late_emit_pc = (late_emit_pos != size)
286 ? advances[late_emit_pos].pc
287 : static_cast<size_t>(-1);
288 size_t advance_pc = std::min(adjusted_pc, late_emit_pc);
289 DCHECK_NE(advance_pc, static_cast<size_t>(-1));
290 size_t entry = (adjusted_pc <= late_emit_pc) ? adjust_pos : late_emit_pos;
291 if (adjusted_pc <= late_emit_pc) {
292 ++adjust_pos;
293 } else {
294 ++late_emit_pos;
295 }
296 cfi().AdvancePC(advance_pc);
297 size_t end_pos = (entry + 1u == size) ? old_stream.size() : advances[entry + 1u].stream_pos;
298 cfi().AppendRawData(old_stream, advances[entry].stream_pos, end_pos);
299 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200300}
301
302void MipsAssembler::EmitBranches() {
303 CHECK(!overwriting_);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700304 CHECK(!reordering_);
305 // Now that everything has its final position in the buffer (the branches have
306 // been promoted), adjust the target label PCs.
307 for (size_t cnt = ds_fsm_target_pcs_.size(), i = 0; i < cnt; i++) {
308 ds_fsm_target_pcs_[i] = GetAdjustedPosition(ds_fsm_target_pcs_[i]);
309 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200310 // Switch from appending instructions at the end of the buffer to overwriting
311 // existing instructions (branch placeholders) in the buffer.
312 overwriting_ = true;
313 for (auto& branch : branches_) {
314 EmitBranch(&branch);
315 }
316 overwriting_ = false;
317}
318
319void MipsAssembler::Emit(uint32_t value) {
320 if (overwriting_) {
321 // Branches to labels are emitted into their placeholders here.
322 buffer_.Store<uint32_t>(overwrite_location_, value);
323 overwrite_location_ += sizeof(uint32_t);
324 } else {
325 // Other instructions are simply appended at the end here.
326 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
327 buffer_.Emit<uint32_t>(value);
328 }
jeffhao7fbee072012-08-24 17:56:54 -0700329}
330
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700331uint32_t MipsAssembler::EmitR(int opcode,
332 Register rs,
333 Register rt,
334 Register rd,
335 int shamt,
336 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700337 CHECK_NE(rs, kNoRegister);
338 CHECK_NE(rt, kNoRegister);
339 CHECK_NE(rd, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200340 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
341 static_cast<uint32_t>(rs) << kRsShift |
342 static_cast<uint32_t>(rt) << kRtShift |
343 static_cast<uint32_t>(rd) << kRdShift |
344 shamt << kShamtShift |
345 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700346 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700347 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700348}
349
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700350uint32_t MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) {
jeffhao7fbee072012-08-24 17:56:54 -0700351 CHECK_NE(rs, kNoRegister);
352 CHECK_NE(rt, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200353 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
354 static_cast<uint32_t>(rs) << kRsShift |
355 static_cast<uint32_t>(rt) << kRtShift |
356 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700357 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700358 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700359}
360
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700361uint32_t MipsAssembler::EmitI21(int opcode, Register rs, uint32_t imm21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200362 CHECK_NE(rs, kNoRegister);
363 CHECK(IsUint<21>(imm21)) << imm21;
364 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
365 static_cast<uint32_t>(rs) << kRsShift |
366 imm21;
jeffhao7fbee072012-08-24 17:56:54 -0700367 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700368 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700369}
370
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700371uint32_t MipsAssembler::EmitI26(int opcode, uint32_t imm26) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200372 CHECK(IsUint<26>(imm26)) << imm26;
373 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26;
374 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700375 return encoding;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200376}
377
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700378uint32_t MipsAssembler::EmitFR(int opcode,
379 int fmt,
380 FRegister ft,
381 FRegister fs,
382 FRegister fd,
383 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700384 CHECK_NE(ft, kNoFRegister);
385 CHECK_NE(fs, kNoFRegister);
386 CHECK_NE(fd, kNoFRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200387 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
388 fmt << kFmtShift |
389 static_cast<uint32_t>(ft) << kFtShift |
390 static_cast<uint32_t>(fs) << kFsShift |
391 static_cast<uint32_t>(fd) << kFdShift |
392 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700393 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700394 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700395}
396
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700397uint32_t MipsAssembler::EmitFI(int opcode, int fmt, FRegister ft, uint16_t imm) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200398 CHECK_NE(ft, kNoFRegister);
399 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
400 fmt << kFmtShift |
401 static_cast<uint32_t>(ft) << kFtShift |
402 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700403 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700404 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700405}
406
Lena Djokic0758ae72017-05-23 11:06:23 +0200407uint32_t MipsAssembler::EmitMsa3R(int operation,
408 int df,
409 VectorRegister wt,
410 VectorRegister ws,
411 VectorRegister wd,
412 int minor_opcode) {
413 CHECK_NE(wt, kNoVectorRegister);
414 CHECK_NE(ws, kNoVectorRegister);
415 CHECK_NE(wd, kNoVectorRegister);
416 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
417 operation << kMsaOperationShift |
418 df << kDfShift |
419 static_cast<uint32_t>(wt) << kWtShift |
420 static_cast<uint32_t>(ws) << kWsShift |
421 static_cast<uint32_t>(wd) << kWdShift |
422 minor_opcode;
423 Emit(encoding);
424 return encoding;
425}
426
427uint32_t MipsAssembler::EmitMsaBIT(int operation,
428 int df_m,
429 VectorRegister ws,
430 VectorRegister wd,
431 int minor_opcode) {
432 CHECK_NE(ws, kNoVectorRegister);
433 CHECK_NE(wd, kNoVectorRegister);
434 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
435 operation << kMsaOperationShift |
436 df_m << kDfMShift |
437 static_cast<uint32_t>(ws) << kWsShift |
438 static_cast<uint32_t>(wd) << kWdShift |
439 minor_opcode;
440 Emit(encoding);
441 return encoding;
442}
443
444uint32_t MipsAssembler::EmitMsaELM(int operation,
445 int df_n,
446 VectorRegister ws,
447 VectorRegister wd,
448 int minor_opcode) {
449 CHECK_NE(ws, kNoVectorRegister);
450 CHECK_NE(wd, kNoVectorRegister);
451 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
452 operation << kMsaELMOperationShift |
453 df_n << kDfNShift |
454 static_cast<uint32_t>(ws) << kWsShift |
455 static_cast<uint32_t>(wd) << kWdShift |
456 minor_opcode;
457 Emit(encoding);
458 return encoding;
459}
460
461uint32_t MipsAssembler::EmitMsaMI10(int s10,
462 Register rs,
463 VectorRegister wd,
464 int minor_opcode,
465 int df) {
466 CHECK_NE(rs, kNoRegister);
467 CHECK_NE(wd, kNoVectorRegister);
468 CHECK(IsUint<10>(s10)) << s10;
469 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
470 s10 << kS10Shift |
471 static_cast<uint32_t>(rs) << kWsShift |
472 static_cast<uint32_t>(wd) << kWdShift |
473 minor_opcode << kS10MinorShift |
474 df;
475 Emit(encoding);
476 return encoding;
477}
478
479uint32_t MipsAssembler::EmitMsaI10(int operation,
480 int df,
481 int i10,
482 VectorRegister wd,
483 int minor_opcode) {
484 CHECK_NE(wd, kNoVectorRegister);
485 CHECK(IsUint<10>(i10)) << i10;
486 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
487 operation << kMsaOperationShift |
488 df << kDfShift |
489 i10 << kI10Shift |
490 static_cast<uint32_t>(wd) << kWdShift |
491 minor_opcode;
492 Emit(encoding);
493 return encoding;
494}
495
496uint32_t MipsAssembler::EmitMsa2R(int operation,
497 int df,
498 VectorRegister ws,
499 VectorRegister wd,
500 int minor_opcode) {
501 CHECK_NE(ws, kNoVectorRegister);
502 CHECK_NE(wd, kNoVectorRegister);
503 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
504 operation << kMsa2ROperationShift |
505 df << kDf2RShift |
506 static_cast<uint32_t>(ws) << kWsShift |
507 static_cast<uint32_t>(wd) << kWdShift |
508 minor_opcode;
509 Emit(encoding);
510 return encoding;
511}
512
513uint32_t MipsAssembler::EmitMsa2RF(int operation,
514 int df,
515 VectorRegister ws,
516 VectorRegister wd,
517 int minor_opcode) {
518 CHECK_NE(ws, kNoVectorRegister);
519 CHECK_NE(wd, kNoVectorRegister);
520 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
521 operation << kMsa2RFOperationShift |
522 df << kDf2RShift |
523 static_cast<uint32_t>(ws) << kWsShift |
524 static_cast<uint32_t>(wd) << kWdShift |
525 minor_opcode;
526 Emit(encoding);
527 return encoding;
528}
529
jeffhao7fbee072012-08-24 17:56:54 -0700530void MipsAssembler::Addu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700531 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x21), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700532}
533
jeffhao7fbee072012-08-24 17:56:54 -0700534void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700535 DsFsmInstrRrr(EmitI(0x9, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700536}
537
jeffhao7fbee072012-08-24 17:56:54 -0700538void MipsAssembler::Subu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700539 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x23), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700540}
541
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200542void MipsAssembler::MultR2(Register rs, Register rt) {
543 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700544 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700545}
546
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200547void MipsAssembler::MultuR2(Register rs, Register rt) {
548 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700549 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700550}
551
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200552void MipsAssembler::DivR2(Register rs, Register rt) {
553 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700554 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700555}
556
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200557void MipsAssembler::DivuR2(Register rs, Register rt) {
558 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700559 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700560}
561
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200562void MipsAssembler::MulR2(Register rd, Register rs, Register rt) {
563 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700564 DsFsmInstrRrr(EmitR(0x1c, rs, rt, rd, 0, 2), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200565}
566
567void MipsAssembler::DivR2(Register rd, Register rs, Register rt) {
568 CHECK(!IsR6());
569 DivR2(rs, rt);
570 Mflo(rd);
571}
572
573void MipsAssembler::ModR2(Register rd, Register rs, Register rt) {
574 CHECK(!IsR6());
575 DivR2(rs, rt);
576 Mfhi(rd);
577}
578
579void MipsAssembler::DivuR2(Register rd, Register rs, Register rt) {
580 CHECK(!IsR6());
581 DivuR2(rs, rt);
582 Mflo(rd);
583}
584
585void MipsAssembler::ModuR2(Register rd, Register rs, Register rt) {
586 CHECK(!IsR6());
587 DivuR2(rs, rt);
588 Mfhi(rd);
589}
590
591void MipsAssembler::MulR6(Register rd, Register rs, Register rt) {
592 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700593 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x18), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200594}
595
Alexey Frunze7e99e052015-11-24 19:28:01 -0800596void MipsAssembler::MuhR6(Register rd, Register rs, Register rt) {
597 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700598 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x18), rd, rs, rt);
Alexey Frunze7e99e052015-11-24 19:28:01 -0800599}
600
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200601void MipsAssembler::MuhuR6(Register rd, Register rs, Register rt) {
602 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700603 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x19), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200604}
605
606void MipsAssembler::DivR6(Register rd, Register rs, Register rt) {
607 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700608 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1a), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200609}
610
611void MipsAssembler::ModR6(Register rd, Register rs, Register rt) {
612 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700613 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1a), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200614}
615
616void MipsAssembler::DivuR6(Register rd, Register rs, Register rt) {
617 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700618 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1b), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200619}
620
621void MipsAssembler::ModuR6(Register rd, Register rs, Register rt) {
622 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700623 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1b), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200624}
625
jeffhao7fbee072012-08-24 17:56:54 -0700626void MipsAssembler::And(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700627 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x24), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700628}
629
630void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700631 DsFsmInstrRrr(EmitI(0xc, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700632}
633
634void MipsAssembler::Or(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700635 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x25), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700636}
637
638void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700639 DsFsmInstrRrr(EmitI(0xd, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700640}
641
642void MipsAssembler::Xor(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700643 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x26), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700644}
645
646void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700647 DsFsmInstrRrr(EmitI(0xe, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700648}
649
650void MipsAssembler::Nor(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700651 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x27), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700652}
653
Chris Larsene3845472015-11-18 12:27:15 -0800654void MipsAssembler::Movz(Register rd, Register rs, Register rt) {
655 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700656 DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0A), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800657}
658
659void MipsAssembler::Movn(Register rd, Register rs, Register rt) {
660 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700661 DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0B), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800662}
663
664void MipsAssembler::Seleqz(Register rd, Register rs, Register rt) {
665 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700666 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x35), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800667}
668
669void MipsAssembler::Selnez(Register rd, Register rs, Register rt) {
670 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700671 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x37), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800672}
673
674void MipsAssembler::ClzR6(Register rd, Register rs) {
675 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700676 DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x10), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800677}
678
679void MipsAssembler::ClzR2(Register rd, Register rs) {
680 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700681 DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x20), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800682}
683
684void MipsAssembler::CloR6(Register rd, Register rs) {
685 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700686 DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x11), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800687}
688
689void MipsAssembler::CloR2(Register rd, Register rs) {
690 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700691 DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x21), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800692}
693
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200694void MipsAssembler::Seb(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700695 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x10, 0x20), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700696}
697
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200698void MipsAssembler::Seh(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700699 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x18, 0x20), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700700}
701
Chris Larsen3f8bf652015-10-28 10:08:56 -0700702void MipsAssembler::Wsbh(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700703 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 2, 0x20), rd, rt, rt);
Chris Larsen3f8bf652015-10-28 10:08:56 -0700704}
705
Chris Larsen70014c82015-11-18 12:26:08 -0800706void MipsAssembler::Bitswap(Register rd, Register rt) {
707 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700708 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x0, 0x20), rd, rt, rt);
Chris Larsen70014c82015-11-18 12:26:08 -0800709}
710
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200711void MipsAssembler::Sll(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700712 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700713 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x00), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700714}
715
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200716void MipsAssembler::Srl(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700717 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700718 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x02), rd, rt, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200719}
720
Chris Larsen3f8bf652015-10-28 10:08:56 -0700721void MipsAssembler::Rotr(Register rd, Register rt, int shamt) {
722 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700723 DsFsmInstrRrr(EmitR(0, static_cast<Register>(1), rt, rd, shamt, 0x02), rd, rt, rt);
Chris Larsen3f8bf652015-10-28 10:08:56 -0700724}
725
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200726void MipsAssembler::Sra(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700727 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700728 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x03), rd, rt, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200729}
730
731void MipsAssembler::Sllv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700732 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x04), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700733}
734
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200735void MipsAssembler::Srlv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700736 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x06), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700737}
738
Chris Larsene16ce5a2015-11-18 12:30:20 -0800739void MipsAssembler::Rotrv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700740 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 1, 0x06), rd, rs, rt);
Chris Larsene16ce5a2015-11-18 12:30:20 -0800741}
742
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200743void MipsAssembler::Srav(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700744 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x07), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700745}
746
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800747void MipsAssembler::Ext(Register rd, Register rt, int pos, int size) {
748 CHECK(IsUint<5>(pos)) << pos;
749 CHECK(0 < size && size <= 32) << size;
750 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700751 DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(size - 1), pos, 0x00), rd, rt, rt);
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800752}
753
754void MipsAssembler::Ins(Register rd, Register rt, int pos, int size) {
755 CHECK(IsUint<5>(pos)) << pos;
756 CHECK(0 < size && size <= 32) << size;
757 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700758 DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(pos + size - 1), pos, 0x04), rd, rd, rt);
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800759}
760
Chris Larsen692235e2016-11-21 16:04:53 -0800761void MipsAssembler::Lsa(Register rd, Register rs, Register rt, int saPlusOne) {
Lena Djokic0758ae72017-05-23 11:06:23 +0200762 CHECK(IsR6() || HasMsa());
Chris Larsen692235e2016-11-21 16:04:53 -0800763 CHECK(1 <= saPlusOne && saPlusOne <= 4) << saPlusOne;
764 int sa = saPlusOne - 1;
765 DsFsmInstrRrr(EmitR(0x0, rs, rt, rd, sa, 0x05), rd, rs, rt);
766}
767
Chris Larsencd0295d2017-03-31 15:26:54 -0700768void MipsAssembler::ShiftAndAdd(Register dst,
769 Register src_idx,
770 Register src_base,
771 int shamt,
772 Register tmp) {
773 CHECK(0 <= shamt && shamt <= 4) << shamt;
774 CHECK_NE(src_base, tmp);
775 if (shamt == TIMES_1) {
776 // Catch the special case where the shift amount is zero (0).
777 Addu(dst, src_base, src_idx);
Lena Djokic0758ae72017-05-23 11:06:23 +0200778 } else if (IsR6() || HasMsa()) {
Chris Larsencd0295d2017-03-31 15:26:54 -0700779 Lsa(dst, src_idx, src_base, shamt);
780 } else {
781 Sll(tmp, src_idx, shamt);
782 Addu(dst, src_base, tmp);
783 }
784}
785
jeffhao7fbee072012-08-24 17:56:54 -0700786void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700787 DsFsmInstrRrr(EmitI(0x20, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700788}
789
790void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700791 DsFsmInstrRrr(EmitI(0x21, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700792}
793
794void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700795 DsFsmInstrRrr(EmitI(0x23, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700796}
797
Chris Larsen3acee732015-11-18 13:31:08 -0800798void MipsAssembler::Lwl(Register rt, Register rs, uint16_t imm16) {
799 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700800 DsFsmInstrRrr(EmitI(0x22, rs, rt, imm16), rt, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800801}
802
803void MipsAssembler::Lwr(Register rt, Register rs, uint16_t imm16) {
804 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700805 DsFsmInstrRrr(EmitI(0x26, rs, rt, imm16), rt, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800806}
807
jeffhao7fbee072012-08-24 17:56:54 -0700808void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700809 DsFsmInstrRrr(EmitI(0x24, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700810}
811
812void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700813 DsFsmInstrRrr(EmitI(0x25, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700814}
815
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700816void MipsAssembler::Lwpc(Register rs, uint32_t imm19) {
817 CHECK(IsR6());
818 CHECK(IsUint<19>(imm19)) << imm19;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700819 DsFsmInstrNop(EmitI21(0x3B, rs, (0x01 << 19) | imm19));
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700820}
821
jeffhao7fbee072012-08-24 17:56:54 -0700822void MipsAssembler::Lui(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700823 DsFsmInstrRrr(EmitI(0xf, static_cast<Register>(0), rt, imm16), rt, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700824}
825
Alexey Frunzecad3a4c2016-06-07 23:40:37 -0700826void MipsAssembler::Aui(Register rt, Register rs, uint16_t imm16) {
827 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700828 DsFsmInstrRrr(EmitI(0xf, rs, rt, imm16), rt, rt, rs);
Alexey Frunzecad3a4c2016-06-07 23:40:37 -0700829}
830
Alexey Frunze4147fcc2017-06-17 19:57:27 -0700831void MipsAssembler::AddUpper(Register rt, Register rs, uint16_t imm16, Register tmp) {
832 bool increment = (rs == rt);
833 if (increment) {
834 CHECK_NE(rs, tmp);
835 }
836 if (IsR6()) {
837 Aui(rt, rs, imm16);
838 } else if (increment) {
839 Lui(tmp, imm16);
840 Addu(rt, rs, tmp);
841 } else {
842 Lui(rt, imm16);
843 Addu(rt, rs, rt);
844 }
845}
846
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200847void MipsAssembler::Sync(uint32_t stype) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700848 DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, stype & 0x1f, 0xf));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200849}
850
jeffhao7fbee072012-08-24 17:56:54 -0700851void MipsAssembler::Mfhi(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200852 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700853 DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x10), rd, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700854}
855
856void MipsAssembler::Mflo(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200857 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700858 DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x12), rd, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700859}
860
861void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700862 DsFsmInstrRrr(EmitI(0x28, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700863}
864
865void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700866 DsFsmInstrRrr(EmitI(0x29, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700867}
868
869void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700870 DsFsmInstrRrr(EmitI(0x2b, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700871}
872
Chris Larsen3acee732015-11-18 13:31:08 -0800873void MipsAssembler::Swl(Register rt, Register rs, uint16_t imm16) {
874 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700875 DsFsmInstrRrr(EmitI(0x2a, rs, rt, imm16), ZERO, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800876}
877
878void MipsAssembler::Swr(Register rt, Register rs, uint16_t imm16) {
879 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700880 DsFsmInstrRrr(EmitI(0x2e, rs, rt, imm16), ZERO, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800881}
882
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700883void MipsAssembler::LlR2(Register rt, Register base, int16_t imm16) {
884 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700885 DsFsmInstrRrr(EmitI(0x30, base, rt, imm16), rt, base, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700886}
887
888void MipsAssembler::ScR2(Register rt, Register base, int16_t imm16) {
889 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700890 DsFsmInstrRrr(EmitI(0x38, base, rt, imm16), rt, rt, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700891}
892
893void MipsAssembler::LlR6(Register rt, Register base, int16_t imm9) {
894 CHECK(IsR6());
895 CHECK(IsInt<9>(imm9));
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700896 DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x36), rt, base, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700897}
898
899void MipsAssembler::ScR6(Register rt, Register base, int16_t imm9) {
900 CHECK(IsR6());
901 CHECK(IsInt<9>(imm9));
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700902 DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x26), rt, rt, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700903}
904
jeffhao7fbee072012-08-24 17:56:54 -0700905void MipsAssembler::Slt(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700906 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2a), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700907}
908
909void MipsAssembler::Sltu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700910 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2b), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700911}
912
913void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700914 DsFsmInstrRrr(EmitI(0xa, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700915}
916
917void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700918 DsFsmInstrRrr(EmitI(0xb, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700919}
920
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200921void MipsAssembler::B(uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700922 DsFsmInstrNop(EmitI(0x4, static_cast<Register>(0), static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200923}
924
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700925void MipsAssembler::Bal(uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700926 DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x11), imm16));
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700927}
928
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200929void MipsAssembler::Beq(Register rs, Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700930 DsFsmInstrNop(EmitI(0x4, rs, rt, imm16));
jeffhao7fbee072012-08-24 17:56:54 -0700931}
932
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200933void MipsAssembler::Bne(Register rs, Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700934 DsFsmInstrNop(EmitI(0x5, rs, rt, imm16));
jeffhao7fbee072012-08-24 17:56:54 -0700935}
936
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200937void MipsAssembler::Beqz(Register rt, uint16_t imm16) {
938 Beq(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700939}
940
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200941void MipsAssembler::Bnez(Register rt, uint16_t imm16) {
942 Bne(ZERO, rt, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700943}
944
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200945void MipsAssembler::Bltz(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700946 DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200947}
948
949void MipsAssembler::Bgez(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700950 DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0x1), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200951}
952
953void MipsAssembler::Blez(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700954 DsFsmInstrNop(EmitI(0x6, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200955}
956
957void MipsAssembler::Bgtz(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700958 DsFsmInstrNop(EmitI(0x7, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200959}
960
Chris Larsenb74353a2015-11-20 09:07:09 -0800961void MipsAssembler::Bc1f(uint16_t imm16) {
962 Bc1f(0, imm16);
963}
964
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800965void MipsAssembler::Bc1f(int cc, uint16_t imm16) {
966 CHECK(!IsR6());
967 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700968 DsFsmInstrNop(EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>(cc << 2), imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800969}
970
Chris Larsenb74353a2015-11-20 09:07:09 -0800971void MipsAssembler::Bc1t(uint16_t imm16) {
972 Bc1t(0, imm16);
973}
974
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800975void MipsAssembler::Bc1t(int cc, uint16_t imm16) {
976 CHECK(!IsR6());
977 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700978 DsFsmInstrNop(EmitI(0x11,
979 static_cast<Register>(0x8),
980 static_cast<Register>((cc << 2) | 1),
981 imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800982}
983
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200984void MipsAssembler::J(uint32_t addr26) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700985 DsFsmInstrNop(EmitI26(0x2, addr26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200986}
987
988void MipsAssembler::Jal(uint32_t addr26) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700989 DsFsmInstrNop(EmitI26(0x3, addr26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200990}
991
992void MipsAssembler::Jalr(Register rd, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700993 uint32_t last_instruction = delay_slot_.instruction_;
994 bool exchange = (last_instruction != 0 &&
995 (delay_slot_.gpr_outs_mask_ & (1u << rs)) == 0 &&
996 ((delay_slot_.gpr_ins_mask_ | delay_slot_.gpr_outs_mask_) & (1u << rd)) == 0);
997 if (exchange) {
998 // The last instruction cannot be used in a different delay slot,
999 // do not commit the label before it (if any).
1000 DsFsmDropLabel();
1001 }
1002 DsFsmInstrNop(EmitR(0, rs, static_cast<Register>(0), rd, 0, 0x09));
1003 if (exchange) {
1004 // Exchange the last two instructions in the assembler buffer.
1005 size_t size = buffer_.Size();
1006 CHECK_GE(size, 2 * sizeof(uint32_t));
1007 size_t pos1 = size - 2 * sizeof(uint32_t);
1008 size_t pos2 = size - sizeof(uint32_t);
1009 uint32_t instr1 = buffer_.Load<uint32_t>(pos1);
1010 uint32_t instr2 = buffer_.Load<uint32_t>(pos2);
1011 CHECK_EQ(instr1, last_instruction);
1012 buffer_.Store<uint32_t>(pos1, instr2);
1013 buffer_.Store<uint32_t>(pos2, instr1);
1014 } else if (reordering_) {
1015 Nop();
1016 }
jeffhao7fbee072012-08-24 17:56:54 -07001017}
1018
1019void MipsAssembler::Jalr(Register rs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001020 Jalr(RA, rs);
1021}
1022
1023void MipsAssembler::Jr(Register rs) {
1024 Jalr(ZERO, rs);
1025}
1026
1027void MipsAssembler::Nal() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001028 DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x10), 0));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001029}
1030
1031void MipsAssembler::Auipc(Register rs, uint16_t imm16) {
1032 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001033 DsFsmInstrNop(EmitI(0x3B, rs, static_cast<Register>(0x1E), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001034}
1035
1036void MipsAssembler::Addiupc(Register rs, uint32_t imm19) {
1037 CHECK(IsR6());
1038 CHECK(IsUint<19>(imm19)) << imm19;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001039 DsFsmInstrNop(EmitI21(0x3B, rs, imm19));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001040}
1041
1042void MipsAssembler::Bc(uint32_t imm26) {
1043 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001044 DsFsmInstrNop(EmitI26(0x32, imm26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001045}
1046
Alexey Frunzee3fb2452016-05-10 16:08:05 -07001047void MipsAssembler::Balc(uint32_t imm26) {
1048 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001049 DsFsmInstrNop(EmitI26(0x3A, imm26));
Alexey Frunzee3fb2452016-05-10 16:08:05 -07001050}
1051
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001052void MipsAssembler::Jic(Register rt, uint16_t imm16) {
1053 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001054 DsFsmInstrNop(EmitI(0x36, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001055}
1056
1057void MipsAssembler::Jialc(Register rt, uint16_t imm16) {
1058 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001059 DsFsmInstrNop(EmitI(0x3E, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001060}
1061
1062void MipsAssembler::Bltc(Register rs, Register rt, uint16_t imm16) {
1063 CHECK(IsR6());
1064 CHECK_NE(rs, ZERO);
1065 CHECK_NE(rt, ZERO);
1066 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001067 DsFsmInstrNop(EmitI(0x17, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001068}
1069
1070void MipsAssembler::Bltzc(Register rt, uint16_t imm16) {
1071 CHECK(IsR6());
1072 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001073 DsFsmInstrNop(EmitI(0x17, rt, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001074}
1075
1076void MipsAssembler::Bgtzc(Register rt, uint16_t imm16) {
1077 CHECK(IsR6());
1078 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001079 DsFsmInstrNop(EmitI(0x17, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001080}
1081
1082void MipsAssembler::Bgec(Register rs, Register rt, uint16_t imm16) {
1083 CHECK(IsR6());
1084 CHECK_NE(rs, ZERO);
1085 CHECK_NE(rt, ZERO);
1086 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001087 DsFsmInstrNop(EmitI(0x16, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001088}
1089
1090void MipsAssembler::Bgezc(Register rt, uint16_t imm16) {
1091 CHECK(IsR6());
1092 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001093 DsFsmInstrNop(EmitI(0x16, rt, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001094}
1095
1096void MipsAssembler::Blezc(Register rt, uint16_t imm16) {
1097 CHECK(IsR6());
1098 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001099 DsFsmInstrNop(EmitI(0x16, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001100}
1101
1102void MipsAssembler::Bltuc(Register rs, Register rt, uint16_t imm16) {
1103 CHECK(IsR6());
1104 CHECK_NE(rs, ZERO);
1105 CHECK_NE(rt, ZERO);
1106 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001107 DsFsmInstrNop(EmitI(0x7, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001108}
1109
1110void MipsAssembler::Bgeuc(Register rs, Register rt, uint16_t imm16) {
1111 CHECK(IsR6());
1112 CHECK_NE(rs, ZERO);
1113 CHECK_NE(rt, ZERO);
1114 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001115 DsFsmInstrNop(EmitI(0x6, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001116}
1117
1118void MipsAssembler::Beqc(Register rs, Register rt, uint16_t imm16) {
1119 CHECK(IsR6());
1120 CHECK_NE(rs, ZERO);
1121 CHECK_NE(rt, ZERO);
1122 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001123 DsFsmInstrNop(EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001124}
1125
1126void MipsAssembler::Bnec(Register rs, Register rt, uint16_t imm16) {
1127 CHECK(IsR6());
1128 CHECK_NE(rs, ZERO);
1129 CHECK_NE(rt, ZERO);
1130 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001131 DsFsmInstrNop(EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001132}
1133
1134void MipsAssembler::Beqzc(Register rs, uint32_t imm21) {
1135 CHECK(IsR6());
1136 CHECK_NE(rs, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001137 DsFsmInstrNop(EmitI21(0x36, rs, imm21));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001138}
1139
1140void MipsAssembler::Bnezc(Register rs, uint32_t imm21) {
1141 CHECK(IsR6());
1142 CHECK_NE(rs, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001143 DsFsmInstrNop(EmitI21(0x3E, rs, imm21));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001144}
1145
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001146void MipsAssembler::Bc1eqz(FRegister ft, uint16_t imm16) {
1147 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001148 DsFsmInstrNop(EmitFI(0x11, 0x9, ft, imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001149}
1150
1151void MipsAssembler::Bc1nez(FRegister ft, uint16_t imm16) {
1152 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001153 DsFsmInstrNop(EmitFI(0x11, 0xD, ft, imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001154}
1155
1156void MipsAssembler::EmitBcondR2(BranchCondition cond, Register rs, Register rt, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001157 switch (cond) {
1158 case kCondLTZ:
1159 CHECK_EQ(rt, ZERO);
1160 Bltz(rs, imm16);
1161 break;
1162 case kCondGEZ:
1163 CHECK_EQ(rt, ZERO);
1164 Bgez(rs, imm16);
1165 break;
1166 case kCondLEZ:
1167 CHECK_EQ(rt, ZERO);
1168 Blez(rs, imm16);
1169 break;
1170 case kCondGTZ:
1171 CHECK_EQ(rt, ZERO);
1172 Bgtz(rs, imm16);
1173 break;
1174 case kCondEQ:
1175 Beq(rs, rt, imm16);
1176 break;
1177 case kCondNE:
1178 Bne(rs, rt, imm16);
1179 break;
1180 case kCondEQZ:
1181 CHECK_EQ(rt, ZERO);
1182 Beqz(rs, imm16);
1183 break;
1184 case kCondNEZ:
1185 CHECK_EQ(rt, ZERO);
1186 Bnez(rs, imm16);
1187 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001188 case kCondF:
1189 CHECK_EQ(rt, ZERO);
1190 Bc1f(static_cast<int>(rs), imm16);
1191 break;
1192 case kCondT:
1193 CHECK_EQ(rt, ZERO);
1194 Bc1t(static_cast<int>(rs), imm16);
1195 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001196 case kCondLT:
1197 case kCondGE:
1198 case kCondLE:
1199 case kCondGT:
1200 case kCondLTU:
1201 case kCondGEU:
1202 case kUncond:
1203 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
1204 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
1205 LOG(FATAL) << "Unexpected branch condition " << cond;
1206 UNREACHABLE();
1207 }
1208}
1209
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001210void MipsAssembler::EmitBcondR6(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001211 switch (cond) {
1212 case kCondLT:
1213 Bltc(rs, rt, imm16_21);
1214 break;
1215 case kCondGE:
1216 Bgec(rs, rt, imm16_21);
1217 break;
1218 case kCondLE:
1219 Bgec(rt, rs, imm16_21);
1220 break;
1221 case kCondGT:
1222 Bltc(rt, rs, imm16_21);
1223 break;
1224 case kCondLTZ:
1225 CHECK_EQ(rt, ZERO);
1226 Bltzc(rs, imm16_21);
1227 break;
1228 case kCondGEZ:
1229 CHECK_EQ(rt, ZERO);
1230 Bgezc(rs, imm16_21);
1231 break;
1232 case kCondLEZ:
1233 CHECK_EQ(rt, ZERO);
1234 Blezc(rs, imm16_21);
1235 break;
1236 case kCondGTZ:
1237 CHECK_EQ(rt, ZERO);
1238 Bgtzc(rs, imm16_21);
1239 break;
1240 case kCondEQ:
1241 Beqc(rs, rt, imm16_21);
1242 break;
1243 case kCondNE:
1244 Bnec(rs, rt, imm16_21);
1245 break;
1246 case kCondEQZ:
1247 CHECK_EQ(rt, ZERO);
1248 Beqzc(rs, imm16_21);
1249 break;
1250 case kCondNEZ:
1251 CHECK_EQ(rt, ZERO);
1252 Bnezc(rs, imm16_21);
1253 break;
1254 case kCondLTU:
1255 Bltuc(rs, rt, imm16_21);
1256 break;
1257 case kCondGEU:
1258 Bgeuc(rs, rt, imm16_21);
1259 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001260 case kCondF:
1261 CHECK_EQ(rt, ZERO);
1262 Bc1eqz(static_cast<FRegister>(rs), imm16_21);
1263 break;
1264 case kCondT:
1265 CHECK_EQ(rt, ZERO);
1266 Bc1nez(static_cast<FRegister>(rs), imm16_21);
1267 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001268 case kUncond:
1269 LOG(FATAL) << "Unexpected branch condition " << cond;
1270 UNREACHABLE();
1271 }
jeffhao7fbee072012-08-24 17:56:54 -07001272}
1273
1274void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001275 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x0), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001276}
1277
1278void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001279 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001280}
1281
1282void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001283 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x2), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001284}
1285
1286void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001287 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x3), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001288}
1289
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001290void MipsAssembler::AddD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001291 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x0), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001292}
1293
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001294void MipsAssembler::SubD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001295 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001296}
1297
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001298void MipsAssembler::MulD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001299 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x2), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001300}
1301
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001302void MipsAssembler::DivD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001303 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x3), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001304}
1305
Chris Larsenb74353a2015-11-20 09:07:09 -08001306void MipsAssembler::SqrtS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001307 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001308}
1309
1310void MipsAssembler::SqrtD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001311 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001312}
1313
1314void MipsAssembler::AbsS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001315 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001316}
1317
1318void MipsAssembler::AbsD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001319 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001320}
1321
jeffhao7fbee072012-08-24 17:56:54 -07001322void MipsAssembler::MovS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001323 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs);
jeffhao7fbee072012-08-24 17:56:54 -07001324}
1325
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001326void MipsAssembler::MovD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001327 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001328}
1329
1330void MipsAssembler::NegS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001331 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001332}
1333
1334void MipsAssembler::NegD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001335 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001336}
1337
Chris Larsenb74353a2015-11-20 09:07:09 -08001338void MipsAssembler::CunS(FRegister fs, FRegister ft) {
1339 CunS(0, fs, ft);
1340}
1341
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001342void MipsAssembler::CunS(int cc, FRegister fs, FRegister ft) {
1343 CHECK(!IsR6());
1344 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001345 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001346}
1347
Chris Larsenb74353a2015-11-20 09:07:09 -08001348void MipsAssembler::CeqS(FRegister fs, FRegister ft) {
1349 CeqS(0, fs, ft);
1350}
1351
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001352void MipsAssembler::CeqS(int cc, FRegister fs, FRegister ft) {
1353 CHECK(!IsR6());
1354 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001355 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001356}
1357
Chris Larsenb74353a2015-11-20 09:07:09 -08001358void MipsAssembler::CueqS(FRegister fs, FRegister ft) {
1359 CueqS(0, fs, ft);
1360}
1361
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001362void MipsAssembler::CueqS(int cc, FRegister fs, FRegister ft) {
1363 CHECK(!IsR6());
1364 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001365 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001366}
1367
Chris Larsenb74353a2015-11-20 09:07:09 -08001368void MipsAssembler::ColtS(FRegister fs, FRegister ft) {
1369 ColtS(0, fs, ft);
1370}
1371
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001372void MipsAssembler::ColtS(int cc, FRegister fs, FRegister ft) {
1373 CHECK(!IsR6());
1374 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001375 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001376}
1377
Chris Larsenb74353a2015-11-20 09:07:09 -08001378void MipsAssembler::CultS(FRegister fs, FRegister ft) {
1379 CultS(0, fs, ft);
1380}
1381
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001382void MipsAssembler::CultS(int cc, FRegister fs, FRegister ft) {
1383 CHECK(!IsR6());
1384 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001385 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001386}
1387
Chris Larsenb74353a2015-11-20 09:07:09 -08001388void MipsAssembler::ColeS(FRegister fs, FRegister ft) {
1389 ColeS(0, fs, ft);
1390}
1391
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001392void MipsAssembler::ColeS(int cc, FRegister fs, FRegister ft) {
1393 CHECK(!IsR6());
1394 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001395 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001396}
1397
Chris Larsenb74353a2015-11-20 09:07:09 -08001398void MipsAssembler::CuleS(FRegister fs, FRegister ft) {
1399 CuleS(0, fs, ft);
1400}
1401
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001402void MipsAssembler::CuleS(int cc, FRegister fs, FRegister ft) {
1403 CHECK(!IsR6());
1404 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001405 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001406}
1407
Chris Larsenb74353a2015-11-20 09:07:09 -08001408void MipsAssembler::CunD(FRegister fs, FRegister ft) {
1409 CunD(0, fs, ft);
1410}
1411
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001412void MipsAssembler::CunD(int cc, FRegister fs, FRegister ft) {
1413 CHECK(!IsR6());
1414 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001415 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001416}
1417
Chris Larsenb74353a2015-11-20 09:07:09 -08001418void MipsAssembler::CeqD(FRegister fs, FRegister ft) {
1419 CeqD(0, fs, ft);
1420}
1421
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001422void MipsAssembler::CeqD(int cc, FRegister fs, FRegister ft) {
1423 CHECK(!IsR6());
1424 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001425 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001426}
1427
Chris Larsenb74353a2015-11-20 09:07:09 -08001428void MipsAssembler::CueqD(FRegister fs, FRegister ft) {
1429 CueqD(0, fs, ft);
1430}
1431
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001432void MipsAssembler::CueqD(int cc, FRegister fs, FRegister ft) {
1433 CHECK(!IsR6());
1434 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001435 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001436}
1437
Chris Larsenb74353a2015-11-20 09:07:09 -08001438void MipsAssembler::ColtD(FRegister fs, FRegister ft) {
1439 ColtD(0, fs, ft);
1440}
1441
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001442void MipsAssembler::ColtD(int cc, FRegister fs, FRegister ft) {
1443 CHECK(!IsR6());
1444 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001445 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001446}
1447
Chris Larsenb74353a2015-11-20 09:07:09 -08001448void MipsAssembler::CultD(FRegister fs, FRegister ft) {
1449 CultD(0, fs, ft);
1450}
1451
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001452void MipsAssembler::CultD(int cc, FRegister fs, FRegister ft) {
1453 CHECK(!IsR6());
1454 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001455 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001456}
1457
Chris Larsenb74353a2015-11-20 09:07:09 -08001458void MipsAssembler::ColeD(FRegister fs, FRegister ft) {
1459 ColeD(0, fs, ft);
1460}
1461
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001462void MipsAssembler::ColeD(int cc, FRegister fs, FRegister ft) {
1463 CHECK(!IsR6());
1464 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001465 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001466}
1467
Chris Larsenb74353a2015-11-20 09:07:09 -08001468void MipsAssembler::CuleD(FRegister fs, FRegister ft) {
1469 CuleD(0, fs, ft);
1470}
1471
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001472void MipsAssembler::CuleD(int cc, FRegister fs, FRegister ft) {
1473 CHECK(!IsR6());
1474 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001475 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001476}
1477
1478void MipsAssembler::CmpUnS(FRegister fd, FRegister fs, FRegister ft) {
1479 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001480 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x01), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001481}
1482
1483void MipsAssembler::CmpEqS(FRegister fd, FRegister fs, FRegister ft) {
1484 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001485 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x02), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001486}
1487
1488void MipsAssembler::CmpUeqS(FRegister fd, FRegister fs, FRegister ft) {
1489 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001490 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x03), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001491}
1492
1493void MipsAssembler::CmpLtS(FRegister fd, FRegister fs, FRegister ft) {
1494 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001495 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x04), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001496}
1497
1498void MipsAssembler::CmpUltS(FRegister fd, FRegister fs, FRegister ft) {
1499 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001500 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x05), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001501}
1502
1503void MipsAssembler::CmpLeS(FRegister fd, FRegister fs, FRegister ft) {
1504 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001505 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x06), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001506}
1507
1508void MipsAssembler::CmpUleS(FRegister fd, FRegister fs, FRegister ft) {
1509 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001510 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x07), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001511}
1512
1513void MipsAssembler::CmpOrS(FRegister fd, FRegister fs, FRegister ft) {
1514 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001515 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x11), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001516}
1517
1518void MipsAssembler::CmpUneS(FRegister fd, FRegister fs, FRegister ft) {
1519 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001520 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x12), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001521}
1522
1523void MipsAssembler::CmpNeS(FRegister fd, FRegister fs, FRegister ft) {
1524 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001525 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x13), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001526}
1527
1528void MipsAssembler::CmpUnD(FRegister fd, FRegister fs, FRegister ft) {
1529 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001530 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x01), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001531}
1532
1533void MipsAssembler::CmpEqD(FRegister fd, FRegister fs, FRegister ft) {
1534 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001535 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x02), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001536}
1537
1538void MipsAssembler::CmpUeqD(FRegister fd, FRegister fs, FRegister ft) {
1539 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001540 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x03), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001541}
1542
1543void MipsAssembler::CmpLtD(FRegister fd, FRegister fs, FRegister ft) {
1544 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001545 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x04), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001546}
1547
1548void MipsAssembler::CmpUltD(FRegister fd, FRegister fs, FRegister ft) {
1549 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001550 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x05), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001551}
1552
1553void MipsAssembler::CmpLeD(FRegister fd, FRegister fs, FRegister ft) {
1554 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001555 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x06), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001556}
1557
1558void MipsAssembler::CmpUleD(FRegister fd, FRegister fs, FRegister ft) {
1559 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001560 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x07), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001561}
1562
1563void MipsAssembler::CmpOrD(FRegister fd, FRegister fs, FRegister ft) {
1564 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001565 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x11), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001566}
1567
1568void MipsAssembler::CmpUneD(FRegister fd, FRegister fs, FRegister ft) {
1569 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001570 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x12), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001571}
1572
1573void MipsAssembler::CmpNeD(FRegister fd, FRegister fs, FRegister ft) {
1574 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001575 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x13), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001576}
1577
1578void MipsAssembler::Movf(Register rd, Register rs, int cc) {
1579 CHECK(!IsR6());
1580 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001581 DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>(cc << 2), rd, 0, 0x01), rd, rs, cc);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001582}
1583
1584void MipsAssembler::Movt(Register rd, Register rs, int cc) {
1585 CHECK(!IsR6());
1586 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001587 DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>((cc << 2) | 1), rd, 0, 0x01), rd, rs, cc);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001588}
1589
Chris Larsenb74353a2015-11-20 09:07:09 -08001590void MipsAssembler::MovfS(FRegister fd, FRegister fs, int cc) {
1591 CHECK(!IsR6());
1592 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001593 DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001594}
1595
1596void MipsAssembler::MovfD(FRegister fd, FRegister fs, int cc) {
1597 CHECK(!IsR6());
1598 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001599 DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001600}
1601
1602void MipsAssembler::MovtS(FRegister fd, FRegister fs, int cc) {
1603 CHECK(!IsR6());
1604 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001605 DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11),
1606 fd,
1607 fs,
1608 cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001609}
1610
1611void MipsAssembler::MovtD(FRegister fd, FRegister fs, int cc) {
1612 CHECK(!IsR6());
1613 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001614 DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11),
1615 fd,
1616 fs,
1617 cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001618}
1619
Alexey Frunze674b9ee2016-09-20 14:54:15 -07001620void MipsAssembler::MovzS(FRegister fd, FRegister fs, Register rt) {
1621 CHECK(!IsR6());
1622 DsFsmInstrFffr(EmitFR(0x11, 0x10, static_cast<FRegister>(rt), fs, fd, 0x12), fd, fs, rt);
1623}
1624
1625void MipsAssembler::MovzD(FRegister fd, FRegister fs, Register rt) {
1626 CHECK(!IsR6());
1627 DsFsmInstrFffr(EmitFR(0x11, 0x11, static_cast<FRegister>(rt), fs, fd, 0x12), fd, fs, rt);
1628}
1629
1630void MipsAssembler::MovnS(FRegister fd, FRegister fs, Register rt) {
1631 CHECK(!IsR6());
1632 DsFsmInstrFffr(EmitFR(0x11, 0x10, static_cast<FRegister>(rt), fs, fd, 0x13), fd, fs, rt);
1633}
1634
1635void MipsAssembler::MovnD(FRegister fd, FRegister fs, Register rt) {
1636 CHECK(!IsR6());
1637 DsFsmInstrFffr(EmitFR(0x11, 0x11, static_cast<FRegister>(rt), fs, fd, 0x13), fd, fs, rt);
1638}
1639
Chris Larsenb74353a2015-11-20 09:07:09 -08001640void MipsAssembler::SelS(FRegister fd, FRegister fs, FRegister ft) {
1641 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001642 DsFsmInstrFfff(EmitFR(0x11, 0x10, ft, fs, fd, 0x10), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001643}
1644
1645void MipsAssembler::SelD(FRegister fd, FRegister fs, FRegister ft) {
1646 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001647 DsFsmInstrFfff(EmitFR(0x11, 0x11, ft, fs, fd, 0x10), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001648}
1649
Alexey Frunze674b9ee2016-09-20 14:54:15 -07001650void MipsAssembler::SeleqzS(FRegister fd, FRegister fs, FRegister ft) {
1651 CHECK(IsR6());
1652 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x14), fd, fs, ft);
1653}
1654
1655void MipsAssembler::SeleqzD(FRegister fd, FRegister fs, FRegister ft) {
1656 CHECK(IsR6());
1657 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x14), fd, fs, ft);
1658}
1659
1660void MipsAssembler::SelnezS(FRegister fd, FRegister fs, FRegister ft) {
1661 CHECK(IsR6());
1662 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x17), fd, fs, ft);
1663}
1664
1665void MipsAssembler::SelnezD(FRegister fd, FRegister fs, FRegister ft) {
1666 CHECK(IsR6());
1667 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x17), fd, fs, ft);
1668}
1669
Chris Larsenb74353a2015-11-20 09:07:09 -08001670void MipsAssembler::ClassS(FRegister fd, FRegister fs) {
1671 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001672 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001673}
1674
1675void MipsAssembler::ClassD(FRegister fd, FRegister fs) {
1676 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001677 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001678}
1679
1680void MipsAssembler::MinS(FRegister fd, FRegister fs, FRegister ft) {
1681 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001682 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1c), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001683}
1684
1685void MipsAssembler::MinD(FRegister fd, FRegister fs, FRegister ft) {
1686 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001687 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1c), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001688}
1689
1690void MipsAssembler::MaxS(FRegister fd, FRegister fs, FRegister ft) {
1691 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001692 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1e), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001693}
1694
1695void MipsAssembler::MaxD(FRegister fd, FRegister fs, FRegister ft) {
1696 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001697 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1e), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001698}
1699
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001700void MipsAssembler::TruncLS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001701 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001702}
1703
1704void MipsAssembler::TruncLD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001705 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001706}
1707
1708void MipsAssembler::TruncWS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001709 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001710}
1711
1712void MipsAssembler::TruncWD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001713 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001714}
1715
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001716void MipsAssembler::Cvtsw(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001717 DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001718}
1719
1720void MipsAssembler::Cvtdw(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001721 DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001722}
1723
1724void MipsAssembler::Cvtsd(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001725 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001726}
1727
1728void MipsAssembler::Cvtds(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001729 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
jeffhao7fbee072012-08-24 17:56:54 -07001730}
1731
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001732void MipsAssembler::Cvtsl(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001733 DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001734}
1735
1736void MipsAssembler::Cvtdl(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001737 DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001738}
1739
Chris Larsenb74353a2015-11-20 09:07:09 -08001740void MipsAssembler::FloorWS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001741 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001742}
1743
1744void MipsAssembler::FloorWD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001745 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001746}
1747
jeffhao7fbee072012-08-24 17:56:54 -07001748void MipsAssembler::Mfc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001749 DsFsmInstrRf(EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1750 rt,
1751 fs);
jeffhao7fbee072012-08-24 17:56:54 -07001752}
1753
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001754void MipsAssembler::Mtc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001755 DsFsmInstrFr(EmitFR(0x11, 0x04, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1756 fs,
1757 rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001758}
1759
1760void MipsAssembler::Mfhc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001761 DsFsmInstrRf(EmitFR(0x11, 0x03, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1762 rt,
1763 fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001764}
1765
1766void MipsAssembler::Mthc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001767 DsFsmInstrFr(EmitFR(0x11, 0x07, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1768 fs,
1769 rt);
jeffhao7fbee072012-08-24 17:56:54 -07001770}
1771
Alexey Frunzebb9863a2016-01-11 15:51:16 -08001772void MipsAssembler::MoveFromFpuHigh(Register rt, FRegister fs) {
1773 if (Is32BitFPU()) {
1774 CHECK_EQ(fs % 2, 0) << fs;
1775 Mfc1(rt, static_cast<FRegister>(fs + 1));
1776 } else {
1777 Mfhc1(rt, fs);
1778 }
1779}
1780
1781void MipsAssembler::MoveToFpuHigh(Register rt, FRegister fs) {
1782 if (Is32BitFPU()) {
1783 CHECK_EQ(fs % 2, 0) << fs;
1784 Mtc1(rt, static_cast<FRegister>(fs + 1));
1785 } else {
1786 Mthc1(rt, fs);
1787 }
1788}
1789
jeffhao7fbee072012-08-24 17:56:54 -07001790void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001791 DsFsmInstrFr(EmitI(0x31, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001792}
1793
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001794void MipsAssembler::Ldc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001795 DsFsmInstrFr(EmitI(0x35, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001796}
1797
1798void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001799 DsFsmInstrFR(EmitI(0x39, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001800}
1801
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001802void MipsAssembler::Sdc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001803 DsFsmInstrFR(EmitI(0x3d, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001804}
1805
1806void MipsAssembler::Break() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001807 DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, 0, 0xD));
jeffhao7fbee072012-08-24 17:56:54 -07001808}
1809
jeffhao07030602012-09-26 14:33:14 -07001810void MipsAssembler::Nop() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001811 DsFsmInstrNop(EmitR(0x0, ZERO, ZERO, ZERO, 0, 0x0));
1812}
1813
1814void MipsAssembler::NopIfNoReordering() {
1815 if (!reordering_) {
1816 Nop();
1817 }
jeffhao07030602012-09-26 14:33:14 -07001818}
1819
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001820void MipsAssembler::Move(Register rd, Register rs) {
1821 Or(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001822}
1823
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001824void MipsAssembler::Clear(Register rd) {
1825 Move(rd, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001826}
1827
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001828void MipsAssembler::Not(Register rd, Register rs) {
1829 Nor(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001830}
1831
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001832void MipsAssembler::Push(Register rs) {
1833 IncreaseFrameSize(kMipsWordSize);
1834 Sw(rs, SP, 0);
jeffhao7fbee072012-08-24 17:56:54 -07001835}
1836
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001837void MipsAssembler::Pop(Register rd) {
1838 Lw(rd, SP, 0);
1839 DecreaseFrameSize(kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07001840}
1841
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001842void MipsAssembler::PopAndReturn(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001843 bool reordering = SetReorder(false);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001844 Lw(rd, SP, 0);
1845 Jr(rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001846 DecreaseFrameSize(kMipsWordSize); // Single instruction in delay slot.
1847 SetReorder(reordering);
jeffhao7fbee072012-08-24 17:56:54 -07001848}
1849
Lena Djokic0758ae72017-05-23 11:06:23 +02001850void MipsAssembler::AndV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1851 CHECK(HasMsa());
1852 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1e),
1853 static_cast<FRegister>(wd),
1854 static_cast<FRegister>(ws),
1855 static_cast<FRegister>(wt));
1856}
1857
1858void MipsAssembler::OrV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1859 CHECK(HasMsa());
1860 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1e),
1861 static_cast<FRegister>(wd),
1862 static_cast<FRegister>(ws),
1863 static_cast<FRegister>(wt));
1864}
1865
1866void MipsAssembler::NorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1867 CHECK(HasMsa());
1868 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1e),
1869 static_cast<FRegister>(wd),
1870 static_cast<FRegister>(ws),
1871 static_cast<FRegister>(wt));
1872}
1873
1874void MipsAssembler::XorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1875 CHECK(HasMsa());
1876 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1e),
1877 static_cast<FRegister>(wd),
1878 static_cast<FRegister>(ws),
1879 static_cast<FRegister>(wt));
1880}
1881
1882void MipsAssembler::AddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1883 CHECK(HasMsa());
1884 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xe),
1885 static_cast<FRegister>(wd),
1886 static_cast<FRegister>(ws),
1887 static_cast<FRegister>(wt));
1888}
1889
1890void MipsAssembler::AddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1891 CHECK(HasMsa());
1892 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xe),
1893 static_cast<FRegister>(wd),
1894 static_cast<FRegister>(ws),
1895 static_cast<FRegister>(wt));
1896}
1897
1898void MipsAssembler::AddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1899 CHECK(HasMsa());
1900 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xe),
1901 static_cast<FRegister>(wd),
1902 static_cast<FRegister>(ws),
1903 static_cast<FRegister>(wt));
1904}
1905
1906void MipsAssembler::AddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1907 CHECK(HasMsa());
1908 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xe),
1909 static_cast<FRegister>(wd),
1910 static_cast<FRegister>(ws),
1911 static_cast<FRegister>(wt));
1912}
1913
1914void MipsAssembler::SubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1915 CHECK(HasMsa());
1916 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xe),
1917 static_cast<FRegister>(wd),
1918 static_cast<FRegister>(ws),
1919 static_cast<FRegister>(wt));
1920}
1921
1922void MipsAssembler::SubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1923 CHECK(HasMsa());
1924 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xe),
1925 static_cast<FRegister>(wd),
1926 static_cast<FRegister>(ws),
1927 static_cast<FRegister>(wt));
1928}
1929
1930void MipsAssembler::SubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1931 CHECK(HasMsa());
1932 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xe),
1933 static_cast<FRegister>(wd),
1934 static_cast<FRegister>(ws),
1935 static_cast<FRegister>(wt));
1936}
1937
1938void MipsAssembler::SubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1939 CHECK(HasMsa());
1940 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xe),
1941 static_cast<FRegister>(wd),
1942 static_cast<FRegister>(ws),
1943 static_cast<FRegister>(wt));
1944}
1945
1946void MipsAssembler::MulvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1947 CHECK(HasMsa());
1948 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x12),
1949 static_cast<FRegister>(wd),
1950 static_cast<FRegister>(ws),
1951 static_cast<FRegister>(wt));
1952}
1953
1954void MipsAssembler::MulvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1955 CHECK(HasMsa());
1956 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x12),
1957 static_cast<FRegister>(wd),
1958 static_cast<FRegister>(ws),
1959 static_cast<FRegister>(wt));
1960}
1961
1962void MipsAssembler::MulvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1963 CHECK(HasMsa());
1964 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x12),
1965 static_cast<FRegister>(wd),
1966 static_cast<FRegister>(ws),
1967 static_cast<FRegister>(wt));
1968}
1969
1970void MipsAssembler::MulvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1971 CHECK(HasMsa());
1972 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x12),
1973 static_cast<FRegister>(wd),
1974 static_cast<FRegister>(ws),
1975 static_cast<FRegister>(wt));
1976}
1977
1978void MipsAssembler::Div_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1979 CHECK(HasMsa());
1980 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x12),
1981 static_cast<FRegister>(wd),
1982 static_cast<FRegister>(ws),
1983 static_cast<FRegister>(wt));
1984}
1985
1986void MipsAssembler::Div_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1987 CHECK(HasMsa());
1988 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x12),
1989 static_cast<FRegister>(wd),
1990 static_cast<FRegister>(ws),
1991 static_cast<FRegister>(wt));
1992}
1993
1994void MipsAssembler::Div_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1995 CHECK(HasMsa());
1996 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x12),
1997 static_cast<FRegister>(wd),
1998 static_cast<FRegister>(ws),
1999 static_cast<FRegister>(wt));
2000}
2001
2002void MipsAssembler::Div_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2003 CHECK(HasMsa());
2004 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x12),
2005 static_cast<FRegister>(wd),
2006 static_cast<FRegister>(ws),
2007 static_cast<FRegister>(wt));
2008}
2009
2010void MipsAssembler::Div_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2011 CHECK(HasMsa());
2012 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x12),
2013 static_cast<FRegister>(wd),
2014 static_cast<FRegister>(ws),
2015 static_cast<FRegister>(wt));
2016}
2017
2018void MipsAssembler::Div_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2019 CHECK(HasMsa());
2020 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x12),
2021 static_cast<FRegister>(wd),
2022 static_cast<FRegister>(ws),
2023 static_cast<FRegister>(wt));
2024}
2025
2026void MipsAssembler::Div_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2027 CHECK(HasMsa());
2028 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x12),
2029 static_cast<FRegister>(wd),
2030 static_cast<FRegister>(ws),
2031 static_cast<FRegister>(wt));
2032}
2033
2034void MipsAssembler::Div_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2035 CHECK(HasMsa());
2036 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x12),
2037 static_cast<FRegister>(wd),
2038 static_cast<FRegister>(ws),
2039 static_cast<FRegister>(wt));
2040}
2041
2042void MipsAssembler::Mod_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2043 CHECK(HasMsa());
2044 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x12),
2045 static_cast<FRegister>(wd),
2046 static_cast<FRegister>(ws),
2047 static_cast<FRegister>(wt));
2048}
2049
2050void MipsAssembler::Mod_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2051 CHECK(HasMsa());
2052 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x12),
2053 static_cast<FRegister>(wd),
2054 static_cast<FRegister>(ws),
2055 static_cast<FRegister>(wt));
2056}
2057
2058void MipsAssembler::Mod_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2059 CHECK(HasMsa());
2060 DsFsmInstrFff(EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x12),
2061 static_cast<FRegister>(wd),
2062 static_cast<FRegister>(ws),
2063 static_cast<FRegister>(wt));
2064}
2065
2066void MipsAssembler::Mod_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2067 CHECK(HasMsa());
2068 DsFsmInstrFff(EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x12),
2069 static_cast<FRegister>(wd),
2070 static_cast<FRegister>(ws),
2071 static_cast<FRegister>(wt));
2072}
2073
2074void MipsAssembler::Mod_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2075 CHECK(HasMsa());
2076 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x12),
2077 static_cast<FRegister>(wd),
2078 static_cast<FRegister>(ws),
2079 static_cast<FRegister>(wt));
2080}
2081
2082void MipsAssembler::Mod_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2083 CHECK(HasMsa());
2084 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x12),
2085 static_cast<FRegister>(wd),
2086 static_cast<FRegister>(ws),
2087 static_cast<FRegister>(wt));
2088}
2089
2090void MipsAssembler::Mod_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2091 CHECK(HasMsa());
2092 DsFsmInstrFff(EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x12),
2093 static_cast<FRegister>(wd),
2094 static_cast<FRegister>(ws),
2095 static_cast<FRegister>(wt));
2096}
2097
2098void MipsAssembler::Mod_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2099 CHECK(HasMsa());
2100 DsFsmInstrFff(EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x12),
2101 static_cast<FRegister>(wd),
2102 static_cast<FRegister>(ws),
2103 static_cast<FRegister>(wt));
2104}
2105
2106void MipsAssembler::Add_aB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2107 CHECK(HasMsa());
2108 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x10),
2109 static_cast<FRegister>(wd),
2110 static_cast<FRegister>(ws),
2111 static_cast<FRegister>(wt));
2112}
2113
2114void MipsAssembler::Add_aH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2115 CHECK(HasMsa());
2116 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x10),
2117 static_cast<FRegister>(wd),
2118 static_cast<FRegister>(ws),
2119 static_cast<FRegister>(wt));
2120}
2121
2122void MipsAssembler::Add_aW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2123 CHECK(HasMsa());
2124 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x10),
2125 static_cast<FRegister>(wd),
2126 static_cast<FRegister>(ws),
2127 static_cast<FRegister>(wt));
2128}
2129
2130void MipsAssembler::Add_aD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2131 CHECK(HasMsa());
2132 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x10),
2133 static_cast<FRegister>(wd),
2134 static_cast<FRegister>(ws),
2135 static_cast<FRegister>(wt));
2136}
2137
2138void MipsAssembler::Ave_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2139 CHECK(HasMsa());
2140 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x10),
2141 static_cast<FRegister>(wd),
2142 static_cast<FRegister>(ws),
2143 static_cast<FRegister>(wt));
2144}
2145
2146void MipsAssembler::Ave_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2147 CHECK(HasMsa());
2148 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x10),
2149 static_cast<FRegister>(wd),
2150 static_cast<FRegister>(ws),
2151 static_cast<FRegister>(wt));
2152}
2153
2154void MipsAssembler::Ave_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2155 CHECK(HasMsa());
2156 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x10),
2157 static_cast<FRegister>(wd),
2158 static_cast<FRegister>(ws),
2159 static_cast<FRegister>(wt));
2160}
2161
2162void MipsAssembler::Ave_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2163 CHECK(HasMsa());
2164 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x10),
2165 static_cast<FRegister>(wd),
2166 static_cast<FRegister>(ws),
2167 static_cast<FRegister>(wt));
2168}
2169
2170void MipsAssembler::Ave_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2171 CHECK(HasMsa());
2172 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x10),
2173 static_cast<FRegister>(wd),
2174 static_cast<FRegister>(ws),
2175 static_cast<FRegister>(wt));
2176}
2177
2178void MipsAssembler::Ave_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2179 CHECK(HasMsa());
2180 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x10),
2181 static_cast<FRegister>(wd),
2182 static_cast<FRegister>(ws),
2183 static_cast<FRegister>(wt));
2184}
2185
2186void MipsAssembler::Ave_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2187 CHECK(HasMsa());
2188 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x10),
2189 static_cast<FRegister>(wd),
2190 static_cast<FRegister>(ws),
2191 static_cast<FRegister>(wt));
2192}
2193
2194void MipsAssembler::Ave_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2195 CHECK(HasMsa());
2196 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x10),
2197 static_cast<FRegister>(wd),
2198 static_cast<FRegister>(ws),
2199 static_cast<FRegister>(wt));
2200}
2201
2202void MipsAssembler::Aver_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2203 CHECK(HasMsa());
2204 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x10),
2205 static_cast<FRegister>(wd),
2206 static_cast<FRegister>(ws),
2207 static_cast<FRegister>(wt));
2208}
2209
2210void MipsAssembler::Aver_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2211 CHECK(HasMsa());
2212 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x10),
2213 static_cast<FRegister>(wd),
2214 static_cast<FRegister>(ws),
2215 static_cast<FRegister>(wt));
2216}
2217
2218void MipsAssembler::Aver_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2219 CHECK(HasMsa());
2220 DsFsmInstrFff(EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x10),
2221 static_cast<FRegister>(wd),
2222 static_cast<FRegister>(ws),
2223 static_cast<FRegister>(wt));
2224}
2225
2226void MipsAssembler::Aver_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2227 CHECK(HasMsa());
2228 DsFsmInstrFff(EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x10),
2229 static_cast<FRegister>(wd),
2230 static_cast<FRegister>(ws),
2231 static_cast<FRegister>(wt));
2232}
2233
2234void MipsAssembler::Aver_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2235 CHECK(HasMsa());
2236 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x10),
2237 static_cast<FRegister>(wd),
2238 static_cast<FRegister>(ws),
2239 static_cast<FRegister>(wt));
2240}
2241
2242void MipsAssembler::Aver_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2243 CHECK(HasMsa());
2244 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x10),
2245 static_cast<FRegister>(wd),
2246 static_cast<FRegister>(ws),
2247 static_cast<FRegister>(wt));
2248}
2249
2250void MipsAssembler::Aver_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2251 CHECK(HasMsa());
2252 DsFsmInstrFff(EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x10),
2253 static_cast<FRegister>(wd),
2254 static_cast<FRegister>(ws),
2255 static_cast<FRegister>(wt));
2256}
2257
2258void MipsAssembler::Aver_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2259 CHECK(HasMsa());
2260 DsFsmInstrFff(EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x10),
2261 static_cast<FRegister>(wd),
2262 static_cast<FRegister>(ws),
2263 static_cast<FRegister>(wt));
2264}
2265
2266void MipsAssembler::Max_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2267 CHECK(HasMsa());
2268 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xe),
2269 static_cast<FRegister>(wd),
2270 static_cast<FRegister>(ws),
2271 static_cast<FRegister>(wt));
2272}
2273
2274void MipsAssembler::Max_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2275 CHECK(HasMsa());
2276 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xe),
2277 static_cast<FRegister>(wd),
2278 static_cast<FRegister>(ws),
2279 static_cast<FRegister>(wt));
2280}
2281
2282void MipsAssembler::Max_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2283 CHECK(HasMsa());
2284 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xe),
2285 static_cast<FRegister>(wd),
2286 static_cast<FRegister>(ws),
2287 static_cast<FRegister>(wt));
2288}
2289
2290void MipsAssembler::Max_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2291 CHECK(HasMsa());
2292 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xe),
2293 static_cast<FRegister>(wd),
2294 static_cast<FRegister>(ws),
2295 static_cast<FRegister>(wt));
2296}
2297
2298void MipsAssembler::Max_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2299 CHECK(HasMsa());
2300 DsFsmInstrFff(EmitMsa3R(0x3, 0x0, wt, ws, wd, 0xe),
2301 static_cast<FRegister>(wd),
2302 static_cast<FRegister>(ws),
2303 static_cast<FRegister>(wt));
2304}
2305
2306void MipsAssembler::Max_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2307 CHECK(HasMsa());
2308 DsFsmInstrFff(EmitMsa3R(0x3, 0x1, wt, ws, wd, 0xe),
2309 static_cast<FRegister>(wd),
2310 static_cast<FRegister>(ws),
2311 static_cast<FRegister>(wt));
2312}
2313
2314void MipsAssembler::Max_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2315 CHECK(HasMsa());
2316 DsFsmInstrFff(EmitMsa3R(0x3, 0x2, wt, ws, wd, 0xe),
2317 static_cast<FRegister>(wd),
2318 static_cast<FRegister>(ws),
2319 static_cast<FRegister>(wt));
2320}
2321
2322void MipsAssembler::Max_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2323 CHECK(HasMsa());
2324 DsFsmInstrFff(EmitMsa3R(0x3, 0x3, wt, ws, wd, 0xe),
2325 static_cast<FRegister>(wd),
2326 static_cast<FRegister>(ws),
2327 static_cast<FRegister>(wt));
2328}
2329
2330void MipsAssembler::Min_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2331 CHECK(HasMsa());
2332 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0xe),
2333 static_cast<FRegister>(wd),
2334 static_cast<FRegister>(ws),
2335 static_cast<FRegister>(wt));
2336}
2337
2338void MipsAssembler::Min_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2339 CHECK(HasMsa());
2340 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0xe),
2341 static_cast<FRegister>(wd),
2342 static_cast<FRegister>(ws),
2343 static_cast<FRegister>(wt));
2344}
2345
2346void MipsAssembler::Min_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2347 CHECK(HasMsa());
2348 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0xe),
2349 static_cast<FRegister>(wd),
2350 static_cast<FRegister>(ws),
2351 static_cast<FRegister>(wt));
2352}
2353
2354void MipsAssembler::Min_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2355 CHECK(HasMsa());
2356 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0xe),
2357 static_cast<FRegister>(wd),
2358 static_cast<FRegister>(ws),
2359 static_cast<FRegister>(wt));
2360}
2361
2362void MipsAssembler::Min_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2363 CHECK(HasMsa());
2364 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0xe),
2365 static_cast<FRegister>(wd),
2366 static_cast<FRegister>(ws),
2367 static_cast<FRegister>(wt));
2368}
2369
2370void MipsAssembler::Min_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2371 CHECK(HasMsa());
2372 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0xe),
2373 static_cast<FRegister>(wd),
2374 static_cast<FRegister>(ws),
2375 static_cast<FRegister>(wt));
2376}
2377
2378void MipsAssembler::Min_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2379 CHECK(HasMsa());
2380 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0xe),
2381 static_cast<FRegister>(wd),
2382 static_cast<FRegister>(ws),
2383 static_cast<FRegister>(wt));
2384}
2385
2386void MipsAssembler::Min_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2387 CHECK(HasMsa());
2388 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0xe),
2389 static_cast<FRegister>(wd),
2390 static_cast<FRegister>(ws),
2391 static_cast<FRegister>(wt));
2392}
2393
2394void MipsAssembler::FaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2395 CHECK(HasMsa());
2396 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1b),
2397 static_cast<FRegister>(wd),
2398 static_cast<FRegister>(ws),
2399 static_cast<FRegister>(wt));
2400}
2401
2402void MipsAssembler::FaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2403 CHECK(HasMsa());
2404 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1b),
2405 static_cast<FRegister>(wd),
2406 static_cast<FRegister>(ws),
2407 static_cast<FRegister>(wt));
2408}
2409
2410void MipsAssembler::FsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2411 CHECK(HasMsa());
2412 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1b),
2413 static_cast<FRegister>(wd),
2414 static_cast<FRegister>(ws),
2415 static_cast<FRegister>(wt));
2416}
2417
2418void MipsAssembler::FsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2419 CHECK(HasMsa());
2420 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1b),
2421 static_cast<FRegister>(wd),
2422 static_cast<FRegister>(ws),
2423 static_cast<FRegister>(wt));
2424}
2425
2426void MipsAssembler::FmulW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2427 CHECK(HasMsa());
2428 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x1b),
2429 static_cast<FRegister>(wd),
2430 static_cast<FRegister>(ws),
2431 static_cast<FRegister>(wt));
2432}
2433
2434void MipsAssembler::FmulD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2435 CHECK(HasMsa());
2436 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x1b),
2437 static_cast<FRegister>(wd),
2438 static_cast<FRegister>(ws),
2439 static_cast<FRegister>(wt));
2440}
2441
2442void MipsAssembler::FdivW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2443 CHECK(HasMsa());
2444 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x1b),
2445 static_cast<FRegister>(wd),
2446 static_cast<FRegister>(ws),
2447 static_cast<FRegister>(wt));
2448}
2449
2450void MipsAssembler::FdivD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2451 CHECK(HasMsa());
2452 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x1b),
2453 static_cast<FRegister>(wd),
2454 static_cast<FRegister>(ws),
2455 static_cast<FRegister>(wt));
2456}
2457
2458void MipsAssembler::FmaxW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2459 CHECK(HasMsa());
2460 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x1b),
2461 static_cast<FRegister>(wd),
2462 static_cast<FRegister>(ws),
2463 static_cast<FRegister>(wt));
2464}
2465
2466void MipsAssembler::FmaxD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2467 CHECK(HasMsa());
2468 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x1b),
2469 static_cast<FRegister>(wd),
2470 static_cast<FRegister>(ws),
2471 static_cast<FRegister>(wt));
2472}
2473
2474void MipsAssembler::FminW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2475 CHECK(HasMsa());
2476 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x1b),
2477 static_cast<FRegister>(wd),
2478 static_cast<FRegister>(ws),
2479 static_cast<FRegister>(wt));
2480}
2481
2482void MipsAssembler::FminD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2483 CHECK(HasMsa());
2484 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x1b),
2485 static_cast<FRegister>(wd),
2486 static_cast<FRegister>(ws),
2487 static_cast<FRegister>(wt));
2488}
2489
2490void MipsAssembler::Ffint_sW(VectorRegister wd, VectorRegister ws) {
2491 CHECK(HasMsa());
2492 DsFsmInstrFff(EmitMsa2RF(0x19e, 0x0, ws, wd, 0x1e),
2493 static_cast<FRegister>(wd),
2494 static_cast<FRegister>(ws),
2495 static_cast<FRegister>(ws));
2496}
2497
2498void MipsAssembler::Ffint_sD(VectorRegister wd, VectorRegister ws) {
2499 CHECK(HasMsa());
2500 DsFsmInstrFff(EmitMsa2RF(0x19e, 0x1, ws, wd, 0x1e),
2501 static_cast<FRegister>(wd),
2502 static_cast<FRegister>(ws),
2503 static_cast<FRegister>(ws));
2504}
2505
2506void MipsAssembler::Ftint_sW(VectorRegister wd, VectorRegister ws) {
2507 CHECK(HasMsa());
2508 DsFsmInstrFff(EmitMsa2RF(0x19c, 0x0, ws, wd, 0x1e),
2509 static_cast<FRegister>(wd),
2510 static_cast<FRegister>(ws),
2511 static_cast<FRegister>(ws));
2512}
2513
2514void MipsAssembler::Ftint_sD(VectorRegister wd, VectorRegister ws) {
2515 CHECK(HasMsa());
2516 DsFsmInstrFff(EmitMsa2RF(0x19c, 0x1, ws, wd, 0x1e),
2517 static_cast<FRegister>(wd),
2518 static_cast<FRegister>(ws),
2519 static_cast<FRegister>(ws));
2520}
2521
2522void MipsAssembler::SllB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2523 CHECK(HasMsa());
2524 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xd),
2525 static_cast<FRegister>(wd),
2526 static_cast<FRegister>(ws),
2527 static_cast<FRegister>(wt));
2528}
2529
2530void MipsAssembler::SllH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2531 CHECK(HasMsa());
2532 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xd),
2533 static_cast<FRegister>(wd),
2534 static_cast<FRegister>(ws),
2535 static_cast<FRegister>(wt));
2536}
2537
2538void MipsAssembler::SllW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2539 CHECK(HasMsa());
2540 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xd),
2541 static_cast<FRegister>(wd),
2542 static_cast<FRegister>(ws),
2543 static_cast<FRegister>(wt));
2544}
2545
2546void MipsAssembler::SllD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2547 CHECK(HasMsa());
2548 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xd),
2549 static_cast<FRegister>(wd),
2550 static_cast<FRegister>(ws),
2551 static_cast<FRegister>(wt));
2552}
2553
2554void MipsAssembler::SraB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2555 CHECK(HasMsa());
2556 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xd),
2557 static_cast<FRegister>(wd),
2558 static_cast<FRegister>(ws),
2559 static_cast<FRegister>(wt));
2560}
2561
2562void MipsAssembler::SraH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2563 CHECK(HasMsa());
2564 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xd),
2565 static_cast<FRegister>(wd),
2566 static_cast<FRegister>(ws),
2567 static_cast<FRegister>(wt));
2568}
2569
2570void MipsAssembler::SraW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2571 CHECK(HasMsa());
2572 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xd),
2573 static_cast<FRegister>(wd),
2574 static_cast<FRegister>(ws),
2575 static_cast<FRegister>(wt));
2576}
2577
2578void MipsAssembler::SraD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2579 CHECK(HasMsa());
2580 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xd),
2581 static_cast<FRegister>(wd),
2582 static_cast<FRegister>(ws),
2583 static_cast<FRegister>(wt));
2584}
2585
2586void MipsAssembler::SrlB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2587 CHECK(HasMsa());
2588 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xd),
2589 static_cast<FRegister>(wd),
2590 static_cast<FRegister>(ws),
2591 static_cast<FRegister>(wt));
2592}
2593
2594void MipsAssembler::SrlH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2595 CHECK(HasMsa());
2596 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xd),
2597 static_cast<FRegister>(wd),
2598 static_cast<FRegister>(ws),
2599 static_cast<FRegister>(wt));
2600}
2601
2602void MipsAssembler::SrlW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2603 CHECK(HasMsa());
2604 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xd),
2605 static_cast<FRegister>(wd),
2606 static_cast<FRegister>(ws),
2607 static_cast<FRegister>(wt));
2608}
2609
2610void MipsAssembler::SrlD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2611 CHECK(HasMsa());
2612 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xd),
2613 static_cast<FRegister>(wd),
2614 static_cast<FRegister>(ws),
2615 static_cast<FRegister>(wt));
2616}
2617
2618void MipsAssembler::SlliB(VectorRegister wd, VectorRegister ws, int shamt3) {
2619 CHECK(HasMsa());
2620 CHECK(IsUint<3>(shamt3)) << shamt3;
2621 DsFsmInstrFff(EmitMsaBIT(0x0, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2622 static_cast<FRegister>(wd),
2623 static_cast<FRegister>(ws),
2624 static_cast<FRegister>(ws));
2625}
2626
2627void MipsAssembler::SlliH(VectorRegister wd, VectorRegister ws, int shamt4) {
2628 CHECK(HasMsa());
2629 CHECK(IsUint<4>(shamt4)) << shamt4;
2630 DsFsmInstrFff(EmitMsaBIT(0x0, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2631 static_cast<FRegister>(wd),
2632 static_cast<FRegister>(ws),
2633 static_cast<FRegister>(ws));
2634}
2635
2636void MipsAssembler::SlliW(VectorRegister wd, VectorRegister ws, int shamt5) {
2637 CHECK(HasMsa());
2638 CHECK(IsUint<5>(shamt5)) << shamt5;
2639 DsFsmInstrFff(EmitMsaBIT(0x0, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2640 static_cast<FRegister>(wd),
2641 static_cast<FRegister>(ws),
2642 static_cast<FRegister>(ws));
2643}
2644
2645void MipsAssembler::SlliD(VectorRegister wd, VectorRegister ws, int shamt6) {
2646 CHECK(HasMsa());
2647 CHECK(IsUint<6>(shamt6)) << shamt6;
2648 DsFsmInstrFff(EmitMsaBIT(0x0, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2649 static_cast<FRegister>(wd),
2650 static_cast<FRegister>(ws),
2651 static_cast<FRegister>(ws));
2652}
2653
2654void MipsAssembler::SraiB(VectorRegister wd, VectorRegister ws, int shamt3) {
2655 CHECK(HasMsa());
2656 CHECK(IsUint<3>(shamt3)) << shamt3;
2657 DsFsmInstrFff(EmitMsaBIT(0x1, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2658 static_cast<FRegister>(wd),
2659 static_cast<FRegister>(ws),
2660 static_cast<FRegister>(ws));
2661}
2662
2663void MipsAssembler::SraiH(VectorRegister wd, VectorRegister ws, int shamt4) {
2664 CHECK(HasMsa());
2665 CHECK(IsUint<4>(shamt4)) << shamt4;
2666 DsFsmInstrFff(EmitMsaBIT(0x1, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2667 static_cast<FRegister>(wd),
2668 static_cast<FRegister>(ws),
2669 static_cast<FRegister>(ws));
2670}
2671
2672void MipsAssembler::SraiW(VectorRegister wd, VectorRegister ws, int shamt5) {
2673 CHECK(HasMsa());
2674 CHECK(IsUint<5>(shamt5)) << shamt5;
2675 DsFsmInstrFff(EmitMsaBIT(0x1, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2676 static_cast<FRegister>(wd),
2677 static_cast<FRegister>(ws),
2678 static_cast<FRegister>(ws));
2679}
2680
2681void MipsAssembler::SraiD(VectorRegister wd, VectorRegister ws, int shamt6) {
2682 CHECK(HasMsa());
2683 CHECK(IsUint<6>(shamt6)) << shamt6;
2684 DsFsmInstrFff(EmitMsaBIT(0x1, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2685 static_cast<FRegister>(wd),
2686 static_cast<FRegister>(ws),
2687 static_cast<FRegister>(ws));
2688}
2689
2690void MipsAssembler::SrliB(VectorRegister wd, VectorRegister ws, int shamt3) {
2691 CHECK(HasMsa());
2692 CHECK(IsUint<3>(shamt3)) << shamt3;
2693 DsFsmInstrFff(EmitMsaBIT(0x2, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2694 static_cast<FRegister>(wd),
2695 static_cast<FRegister>(ws),
2696 static_cast<FRegister>(ws));
2697}
2698
2699void MipsAssembler::SrliH(VectorRegister wd, VectorRegister ws, int shamt4) {
2700 CHECK(HasMsa());
2701 CHECK(IsUint<4>(shamt4)) << shamt4;
2702 DsFsmInstrFff(EmitMsaBIT(0x2, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2703 static_cast<FRegister>(wd),
2704 static_cast<FRegister>(ws),
2705 static_cast<FRegister>(ws));
2706}
2707
2708void MipsAssembler::SrliW(VectorRegister wd, VectorRegister ws, int shamt5) {
2709 CHECK(HasMsa());
2710 CHECK(IsUint<5>(shamt5)) << shamt5;
2711 DsFsmInstrFff(EmitMsaBIT(0x2, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2712 static_cast<FRegister>(wd),
2713 static_cast<FRegister>(ws),
2714 static_cast<FRegister>(ws));
2715}
2716
2717void MipsAssembler::SrliD(VectorRegister wd, VectorRegister ws, int shamt6) {
2718 CHECK(HasMsa());
2719 CHECK(IsUint<6>(shamt6)) << shamt6;
2720 DsFsmInstrFff(EmitMsaBIT(0x2, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2721 static_cast<FRegister>(wd),
2722 static_cast<FRegister>(ws),
2723 static_cast<FRegister>(ws));
2724}
2725
2726void MipsAssembler::MoveV(VectorRegister wd, VectorRegister ws) {
2727 CHECK(HasMsa());
2728 DsFsmInstrFff(EmitMsaBIT(0x1, 0x3e, ws, wd, 0x19),
2729 static_cast<FRegister>(wd),
2730 static_cast<FRegister>(ws),
2731 static_cast<FRegister>(ws));
2732}
2733
2734void MipsAssembler::SplatiB(VectorRegister wd, VectorRegister ws, int n4) {
2735 CHECK(HasMsa());
2736 CHECK(IsUint<4>(n4)) << n4;
2737 DsFsmInstrFff(EmitMsaELM(0x1, n4 | kMsaDfNByteMask, ws, wd, 0x19),
2738 static_cast<FRegister>(wd),
2739 static_cast<FRegister>(ws),
2740 static_cast<FRegister>(ws));
2741}
2742
2743void MipsAssembler::SplatiH(VectorRegister wd, VectorRegister ws, int n3) {
2744 CHECK(HasMsa());
2745 CHECK(IsUint<3>(n3)) << n3;
2746 DsFsmInstrFff(EmitMsaELM(0x1, n3 | kMsaDfNHalfwordMask, ws, wd, 0x19),
2747 static_cast<FRegister>(wd),
2748 static_cast<FRegister>(ws),
2749 static_cast<FRegister>(ws));
2750}
2751
2752void MipsAssembler::SplatiW(VectorRegister wd, VectorRegister ws, int n2) {
2753 CHECK(HasMsa());
2754 CHECK(IsUint<2>(n2)) << n2;
2755 DsFsmInstrFff(EmitMsaELM(0x1, n2 | kMsaDfNWordMask, ws, wd, 0x19),
2756 static_cast<FRegister>(wd),
2757 static_cast<FRegister>(ws),
2758 static_cast<FRegister>(ws));
2759}
2760
2761void MipsAssembler::SplatiD(VectorRegister wd, VectorRegister ws, int n1) {
2762 CHECK(HasMsa());
2763 CHECK(IsUint<1>(n1)) << n1;
2764 DsFsmInstrFff(EmitMsaELM(0x1, n1 | kMsaDfNDoublewordMask, ws, wd, 0x19),
2765 static_cast<FRegister>(wd),
2766 static_cast<FRegister>(ws),
2767 static_cast<FRegister>(ws));
2768}
2769
2770void MipsAssembler::FillB(VectorRegister wd, Register rs) {
2771 CHECK(HasMsa());
2772 DsFsmInstrFr(EmitMsa2R(0xc0, 0x0, static_cast<VectorRegister>(rs), wd, 0x1e),
2773 static_cast<FRegister>(wd),
2774 rs);
2775}
2776
2777void MipsAssembler::FillH(VectorRegister wd, Register rs) {
2778 CHECK(HasMsa());
2779 DsFsmInstrFr(EmitMsa2R(0xc0, 0x1, static_cast<VectorRegister>(rs), wd, 0x1e),
2780 static_cast<FRegister>(wd),
2781 rs);
2782}
2783
2784void MipsAssembler::FillW(VectorRegister wd, Register rs) {
2785 CHECK(HasMsa());
2786 DsFsmInstrFr(EmitMsa2R(0xc0, 0x2, static_cast<VectorRegister>(rs), wd, 0x1e),
2787 static_cast<FRegister>(wd),
2788 rs);
2789}
2790
2791void MipsAssembler::LdiB(VectorRegister wd, int imm8) {
2792 CHECK(HasMsa());
2793 CHECK(IsInt<8>(imm8)) << imm8;
2794 DsFsmInstrFr(EmitMsaI10(0x6, 0x0, imm8 & kMsaS10Mask, wd, 0x7),
2795 static_cast<FRegister>(wd),
2796 ZERO);
2797}
2798
2799void MipsAssembler::LdiH(VectorRegister wd, int imm10) {
2800 CHECK(HasMsa());
2801 CHECK(IsInt<10>(imm10)) << imm10;
2802 DsFsmInstrFr(EmitMsaI10(0x6, 0x1, imm10 & kMsaS10Mask, wd, 0x7),
2803 static_cast<FRegister>(wd),
2804 ZERO);
2805}
2806
2807void MipsAssembler::LdiW(VectorRegister wd, int imm10) {
2808 CHECK(HasMsa());
2809 CHECK(IsInt<10>(imm10)) << imm10;
2810 DsFsmInstrFr(EmitMsaI10(0x6, 0x2, imm10 & kMsaS10Mask, wd, 0x7),
2811 static_cast<FRegister>(wd),
2812 ZERO);
2813}
2814
2815void MipsAssembler::LdiD(VectorRegister wd, int imm10) {
2816 CHECK(HasMsa());
2817 CHECK(IsInt<10>(imm10)) << imm10;
2818 DsFsmInstrFr(EmitMsaI10(0x6, 0x3, imm10 & kMsaS10Mask, wd, 0x7),
2819 static_cast<FRegister>(wd),
2820 ZERO);
2821}
2822
2823void MipsAssembler::LdB(VectorRegister wd, Register rs, int offset) {
2824 CHECK(HasMsa());
2825 CHECK(IsInt<10>(offset)) << offset;
2826 DsFsmInstrFr(EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x8, 0x0),
2827 static_cast<FRegister>(wd),
2828 rs);
2829}
2830
2831void MipsAssembler::LdH(VectorRegister wd, Register rs, int offset) {
2832 CHECK(HasMsa());
2833 CHECK(IsInt<11>(offset)) << offset;
2834 CHECK_ALIGNED(offset, kMipsHalfwordSize);
2835 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x8, 0x1),
2836 static_cast<FRegister>(wd),
2837 rs);
2838}
2839
2840void MipsAssembler::LdW(VectorRegister wd, Register rs, int offset) {
2841 CHECK(HasMsa());
2842 CHECK(IsInt<12>(offset)) << offset;
2843 CHECK_ALIGNED(offset, kMipsWordSize);
2844 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x8, 0x2),
2845 static_cast<FRegister>(wd),
2846 rs);
2847}
2848
2849void MipsAssembler::LdD(VectorRegister wd, Register rs, int offset) {
2850 CHECK(HasMsa());
2851 CHECK(IsInt<13>(offset)) << offset;
2852 CHECK_ALIGNED(offset, kMipsDoublewordSize);
2853 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x8, 0x3),
2854 static_cast<FRegister>(wd),
2855 rs);
2856}
2857
2858void MipsAssembler::StB(VectorRegister wd, Register rs, int offset) {
2859 CHECK(HasMsa());
2860 CHECK(IsInt<10>(offset)) << offset;
2861 DsFsmInstrFR(EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x9, 0x0), static_cast<FRegister>(wd), rs);
2862}
2863
2864void MipsAssembler::StH(VectorRegister wd, Register rs, int offset) {
2865 CHECK(HasMsa());
2866 CHECK(IsInt<11>(offset)) << offset;
2867 CHECK_ALIGNED(offset, kMipsHalfwordSize);
2868 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x9, 0x1),
2869 static_cast<FRegister>(wd),
2870 rs);
2871}
2872
2873void MipsAssembler::StW(VectorRegister wd, Register rs, int offset) {
2874 CHECK(HasMsa());
2875 CHECK(IsInt<12>(offset)) << offset;
2876 CHECK_ALIGNED(offset, kMipsWordSize);
2877 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x9, 0x2),
2878 static_cast<FRegister>(wd),
2879 rs);
2880}
2881
2882void MipsAssembler::StD(VectorRegister wd, Register rs, int offset) {
2883 CHECK(HasMsa());
2884 CHECK(IsInt<13>(offset)) << offset;
2885 CHECK_ALIGNED(offset, kMipsDoublewordSize);
2886 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x9, 0x3),
2887 static_cast<FRegister>(wd),
2888 rs);
2889}
2890
2891void MipsAssembler::IlvrB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2892 CHECK(HasMsa());
2893 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x14),
2894 static_cast<FRegister>(wd),
2895 static_cast<FRegister>(ws),
2896 static_cast<FRegister>(wt));
2897}
2898
2899void MipsAssembler::IlvrH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2900 CHECK(HasMsa());
2901 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x14),
2902 static_cast<FRegister>(wd),
2903 static_cast<FRegister>(ws),
2904 static_cast<FRegister>(wt));
2905}
2906
2907void MipsAssembler::IlvrW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2908 CHECK(HasMsa());
2909 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x14),
2910 static_cast<FRegister>(wd),
2911 static_cast<FRegister>(ws),
2912 static_cast<FRegister>(wt));
2913}
2914
2915void MipsAssembler::IlvrD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2916 CHECK(HasMsa());
2917 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x14),
2918 static_cast<FRegister>(wd),
2919 static_cast<FRegister>(ws),
2920 static_cast<FRegister>(wt));
2921}
2922
Lena Djokic51765b02017-06-22 13:49:59 +02002923void MipsAssembler::ReplicateFPToVectorRegister(VectorRegister dst,
2924 FRegister src,
2925 bool is_double) {
2926 // Float or double in FPU register Fx can be considered as 0th element in vector register Wx.
2927 if (is_double) {
2928 SplatiD(dst, static_cast<VectorRegister>(src), 0);
2929 } else {
2930 SplatiW(dst, static_cast<VectorRegister>(src), 0);
2931 }
2932}
2933
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002934void MipsAssembler::LoadConst32(Register rd, int32_t value) {
2935 if (IsUint<16>(value)) {
2936 // Use OR with (unsigned) immediate to encode 16b unsigned int.
2937 Ori(rd, ZERO, value);
2938 } else if (IsInt<16>(value)) {
2939 // Use ADD with (signed) immediate to encode 16b signed int.
2940 Addiu(rd, ZERO, value);
jeffhao7fbee072012-08-24 17:56:54 -07002941 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002942 Lui(rd, High16Bits(value));
2943 if (value & 0xFFFF)
2944 Ori(rd, rd, Low16Bits(value));
2945 }
2946}
2947
2948void MipsAssembler::LoadConst64(Register reg_hi, Register reg_lo, int64_t value) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002949 uint32_t low = Low32Bits(value);
2950 uint32_t high = High32Bits(value);
2951 LoadConst32(reg_lo, low);
2952 if (high != low) {
2953 LoadConst32(reg_hi, high);
2954 } else {
2955 Move(reg_hi, reg_lo);
2956 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002957}
2958
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002959void MipsAssembler::LoadSConst32(FRegister r, int32_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002960 if (value == 0) {
2961 temp = ZERO;
2962 } else {
2963 LoadConst32(temp, value);
2964 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002965 Mtc1(temp, r);
2966}
2967
2968void MipsAssembler::LoadDConst64(FRegister rd, int64_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002969 uint32_t low = Low32Bits(value);
2970 uint32_t high = High32Bits(value);
2971 if (low == 0) {
2972 Mtc1(ZERO, rd);
2973 } else {
2974 LoadConst32(temp, low);
2975 Mtc1(temp, rd);
2976 }
2977 if (high == 0) {
Alexey Frunzebb9863a2016-01-11 15:51:16 -08002978 MoveToFpuHigh(ZERO, rd);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002979 } else {
2980 LoadConst32(temp, high);
Alexey Frunzebb9863a2016-01-11 15:51:16 -08002981 MoveToFpuHigh(temp, rd);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08002982 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002983}
2984
2985void MipsAssembler::Addiu32(Register rt, Register rs, int32_t value, Register temp) {
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07002986 CHECK_NE(rs, temp); // Must not overwrite the register `rs` while loading `value`.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002987 if (IsInt<16>(value)) {
2988 Addiu(rt, rs, value);
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07002989 } else if (IsR6()) {
2990 int16_t high = High16Bits(value);
2991 int16_t low = Low16Bits(value);
2992 high += (low < 0) ? 1 : 0; // Account for sign extension in addiu.
2993 if (low != 0) {
2994 Aui(temp, rs, high);
2995 Addiu(rt, temp, low);
2996 } else {
2997 Aui(rt, rs, high);
2998 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02002999 } else {
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07003000 // Do not load the whole 32-bit `value` if it can be represented as
3001 // a sum of two 16-bit signed values. This can save an instruction.
3002 constexpr int32_t kMinValueForSimpleAdjustment = std::numeric_limits<int16_t>::min() * 2;
3003 constexpr int32_t kMaxValueForSimpleAdjustment = std::numeric_limits<int16_t>::max() * 2;
3004 if (0 <= value && value <= kMaxValueForSimpleAdjustment) {
3005 Addiu(temp, rs, kMaxValueForSimpleAdjustment / 2);
3006 Addiu(rt, temp, value - kMaxValueForSimpleAdjustment / 2);
3007 } else if (kMinValueForSimpleAdjustment <= value && value < 0) {
3008 Addiu(temp, rs, kMinValueForSimpleAdjustment / 2);
3009 Addiu(rt, temp, value - kMinValueForSimpleAdjustment / 2);
3010 } else {
3011 // Now that all shorter options have been exhausted, load the full 32-bit value.
3012 LoadConst32(temp, value);
3013 Addu(rt, rs, temp);
3014 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003015 }
3016}
3017
3018void MipsAssembler::Branch::InitShortOrLong(MipsAssembler::Branch::OffsetBits offset_size,
3019 MipsAssembler::Branch::Type short_type,
3020 MipsAssembler::Branch::Type long_type) {
3021 type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type;
3022}
3023
Alexey Frunze96b66822016-09-10 02:32:44 -07003024void MipsAssembler::Branch::InitializeType(Type initial_type, bool is_r6) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003025 OffsetBits offset_size = GetOffsetSizeNeeded(location_, target_);
3026 if (is_r6) {
3027 // R6
Alexey Frunze96b66822016-09-10 02:32:44 -07003028 switch (initial_type) {
3029 case kLabel:
3030 CHECK(!IsResolved());
3031 type_ = kR6Label;
3032 break;
3033 case kLiteral:
3034 CHECK(!IsResolved());
3035 type_ = kR6Literal;
3036 break;
3037 case kCall:
3038 InitShortOrLong(offset_size, kR6Call, kR6LongCall);
3039 break;
3040 case kCondBranch:
3041 switch (condition_) {
3042 case kUncond:
3043 InitShortOrLong(offset_size, kR6UncondBranch, kR6LongUncondBranch);
3044 break;
3045 case kCondEQZ:
3046 case kCondNEZ:
3047 // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions.
3048 type_ = (offset_size <= kOffset23) ? kR6CondBranch : kR6LongCondBranch;
3049 break;
3050 default:
3051 InitShortOrLong(offset_size, kR6CondBranch, kR6LongCondBranch);
3052 break;
3053 }
3054 break;
3055 default:
3056 LOG(FATAL) << "Unexpected branch type " << initial_type;
3057 UNREACHABLE();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003058 }
3059 } else {
3060 // R2
Alexey Frunze96b66822016-09-10 02:32:44 -07003061 switch (initial_type) {
3062 case kLabel:
3063 CHECK(!IsResolved());
3064 type_ = kLabel;
3065 break;
3066 case kLiteral:
3067 CHECK(!IsResolved());
3068 type_ = kLiteral;
3069 break;
3070 case kCall:
3071 InitShortOrLong(offset_size, kCall, kLongCall);
3072 break;
3073 case kCondBranch:
3074 switch (condition_) {
3075 case kUncond:
3076 InitShortOrLong(offset_size, kUncondBranch, kLongUncondBranch);
3077 break;
3078 default:
3079 InitShortOrLong(offset_size, kCondBranch, kLongCondBranch);
3080 break;
3081 }
3082 break;
3083 default:
3084 LOG(FATAL) << "Unexpected branch type " << initial_type;
3085 UNREACHABLE();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003086 }
3087 }
3088 old_type_ = type_;
3089}
3090
3091bool MipsAssembler::Branch::IsNop(BranchCondition condition, Register lhs, Register rhs) {
3092 switch (condition) {
3093 case kCondLT:
3094 case kCondGT:
3095 case kCondNE:
3096 case kCondLTU:
3097 return lhs == rhs;
3098 default:
3099 return false;
3100 }
3101}
3102
3103bool MipsAssembler::Branch::IsUncond(BranchCondition condition, Register lhs, Register rhs) {
3104 switch (condition) {
3105 case kUncond:
3106 return true;
3107 case kCondGE:
3108 case kCondLE:
3109 case kCondEQ:
3110 case kCondGEU:
3111 return lhs == rhs;
3112 default:
3113 return false;
3114 }
3115}
3116
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003117MipsAssembler::Branch::Branch(bool is_r6, uint32_t location, uint32_t target, bool is_call)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003118 : old_location_(location),
3119 location_(location),
3120 target_(target),
3121 lhs_reg_(0),
3122 rhs_reg_(0),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003123 condition_(kUncond),
3124 delayed_instruction_(kUnfilledDelaySlot) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003125 InitializeType((is_call ? kCall : kCondBranch), is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003126}
3127
3128MipsAssembler::Branch::Branch(bool is_r6,
3129 uint32_t location,
3130 uint32_t target,
3131 MipsAssembler::BranchCondition condition,
3132 Register lhs_reg,
3133 Register rhs_reg)
3134 : old_location_(location),
3135 location_(location),
3136 target_(target),
3137 lhs_reg_(lhs_reg),
3138 rhs_reg_(rhs_reg),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003139 condition_(condition),
3140 delayed_instruction_(kUnfilledDelaySlot) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003141 CHECK_NE(condition, kUncond);
3142 switch (condition) {
3143 case kCondLT:
3144 case kCondGE:
3145 case kCondLE:
3146 case kCondGT:
3147 case kCondLTU:
3148 case kCondGEU:
3149 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
3150 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
3151 // We leave this up to the caller.
3152 CHECK(is_r6);
3153 FALLTHROUGH_INTENDED;
3154 case kCondEQ:
3155 case kCondNE:
3156 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
3157 // To compare with 0, use dedicated kCond*Z conditions.
3158 CHECK_NE(lhs_reg, ZERO);
3159 CHECK_NE(rhs_reg, ZERO);
3160 break;
3161 case kCondLTZ:
3162 case kCondGEZ:
3163 case kCondLEZ:
3164 case kCondGTZ:
3165 case kCondEQZ:
3166 case kCondNEZ:
3167 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
3168 CHECK_NE(lhs_reg, ZERO);
3169 CHECK_EQ(rhs_reg, ZERO);
3170 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003171 case kCondF:
3172 case kCondT:
3173 CHECK_EQ(rhs_reg, ZERO);
3174 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003175 case kUncond:
3176 UNREACHABLE();
3177 }
3178 CHECK(!IsNop(condition, lhs_reg, rhs_reg));
3179 if (IsUncond(condition, lhs_reg, rhs_reg)) {
3180 // Branch condition is always true, make the branch unconditional.
3181 condition_ = kUncond;
3182 }
Alexey Frunze96b66822016-09-10 02:32:44 -07003183 InitializeType(kCondBranch, is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003184}
3185
Alexey Frunze96b66822016-09-10 02:32:44 -07003186MipsAssembler::Branch::Branch(bool is_r6,
3187 uint32_t location,
3188 Register dest_reg,
3189 Register base_reg,
3190 Type label_or_literal_type)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003191 : old_location_(location),
3192 location_(location),
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003193 target_(kUnresolved),
3194 lhs_reg_(dest_reg),
3195 rhs_reg_(base_reg),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003196 condition_(kUncond),
3197 delayed_instruction_(kUnfilledDelaySlot) {
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003198 CHECK_NE(dest_reg, ZERO);
3199 if (is_r6) {
3200 CHECK_EQ(base_reg, ZERO);
3201 } else {
3202 CHECK_NE(base_reg, ZERO);
3203 }
Alexey Frunze96b66822016-09-10 02:32:44 -07003204 InitializeType(label_or_literal_type, is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003205}
3206
3207MipsAssembler::BranchCondition MipsAssembler::Branch::OppositeCondition(
3208 MipsAssembler::BranchCondition cond) {
3209 switch (cond) {
3210 case kCondLT:
3211 return kCondGE;
3212 case kCondGE:
3213 return kCondLT;
3214 case kCondLE:
3215 return kCondGT;
3216 case kCondGT:
3217 return kCondLE;
3218 case kCondLTZ:
3219 return kCondGEZ;
3220 case kCondGEZ:
3221 return kCondLTZ;
3222 case kCondLEZ:
3223 return kCondGTZ;
3224 case kCondGTZ:
3225 return kCondLEZ;
3226 case kCondEQ:
3227 return kCondNE;
3228 case kCondNE:
3229 return kCondEQ;
3230 case kCondEQZ:
3231 return kCondNEZ;
3232 case kCondNEZ:
3233 return kCondEQZ;
3234 case kCondLTU:
3235 return kCondGEU;
3236 case kCondGEU:
3237 return kCondLTU;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003238 case kCondF:
3239 return kCondT;
3240 case kCondT:
3241 return kCondF;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003242 case kUncond:
3243 LOG(FATAL) << "Unexpected branch condition " << cond;
3244 }
3245 UNREACHABLE();
3246}
3247
3248MipsAssembler::Branch::Type MipsAssembler::Branch::GetType() const {
3249 return type_;
3250}
3251
3252MipsAssembler::BranchCondition MipsAssembler::Branch::GetCondition() const {
3253 return condition_;
3254}
3255
3256Register MipsAssembler::Branch::GetLeftRegister() const {
3257 return static_cast<Register>(lhs_reg_);
3258}
3259
3260Register MipsAssembler::Branch::GetRightRegister() const {
3261 return static_cast<Register>(rhs_reg_);
3262}
3263
3264uint32_t MipsAssembler::Branch::GetTarget() const {
3265 return target_;
3266}
3267
3268uint32_t MipsAssembler::Branch::GetLocation() const {
3269 return location_;
3270}
3271
3272uint32_t MipsAssembler::Branch::GetOldLocation() const {
3273 return old_location_;
3274}
3275
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003276uint32_t MipsAssembler::Branch::GetPrecedingInstructionLength(Type type) const {
3277 // Short branches with delay slots always consist of two instructions, the branch
3278 // and the delay slot, irrespective of whether the delay slot is filled with a
3279 // useful instruction or not.
3280 // Long composite branches may have a length longer by one instruction than
3281 // specified in branch_info_[].length. This happens when an instruction is taken
3282 // to fill the short branch delay slot, but the branch eventually becomes long
3283 // and formally has no delay slot to fill. This instruction is placed at the
3284 // beginning of the long composite branch and this needs to be accounted for in
3285 // the branch length and the location of the offset encoded in the branch.
3286 switch (type) {
3287 case kLongUncondBranch:
3288 case kLongCondBranch:
3289 case kLongCall:
3290 case kR6LongCondBranch:
3291 return (delayed_instruction_ != kUnfilledDelaySlot &&
3292 delayed_instruction_ != kUnfillableDelaySlot) ? 1 : 0;
3293 default:
3294 return 0;
3295 }
3296}
3297
3298uint32_t MipsAssembler::Branch::GetPrecedingInstructionSize(Type type) const {
3299 return GetPrecedingInstructionLength(type) * sizeof(uint32_t);
3300}
3301
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003302uint32_t MipsAssembler::Branch::GetLength() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003303 return GetPrecedingInstructionLength(type_) + branch_info_[type_].length;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003304}
3305
3306uint32_t MipsAssembler::Branch::GetOldLength() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003307 return GetPrecedingInstructionLength(old_type_) + branch_info_[old_type_].length;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003308}
3309
3310uint32_t MipsAssembler::Branch::GetSize() const {
3311 return GetLength() * sizeof(uint32_t);
3312}
3313
3314uint32_t MipsAssembler::Branch::GetOldSize() const {
3315 return GetOldLength() * sizeof(uint32_t);
3316}
3317
3318uint32_t MipsAssembler::Branch::GetEndLocation() const {
3319 return GetLocation() + GetSize();
3320}
3321
3322uint32_t MipsAssembler::Branch::GetOldEndLocation() const {
3323 return GetOldLocation() + GetOldSize();
3324}
3325
3326bool MipsAssembler::Branch::IsLong() const {
3327 switch (type_) {
3328 // R2 short branches.
3329 case kUncondBranch:
3330 case kCondBranch:
3331 case kCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003332 // R2 near label.
3333 case kLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003334 // R2 near literal.
3335 case kLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003336 // R6 short branches.
3337 case kR6UncondBranch:
3338 case kR6CondBranch:
3339 case kR6Call:
Alexey Frunze96b66822016-09-10 02:32:44 -07003340 // R6 near label.
3341 case kR6Label:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003342 // R6 near literal.
3343 case kR6Literal:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003344 return false;
3345 // R2 long branches.
3346 case kLongUncondBranch:
3347 case kLongCondBranch:
3348 case kLongCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003349 // R2 far label.
3350 case kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003351 // R2 far literal.
3352 case kFarLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003353 // R6 long branches.
3354 case kR6LongUncondBranch:
3355 case kR6LongCondBranch:
3356 case kR6LongCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003357 // R6 far label.
3358 case kR6FarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003359 // R6 far literal.
3360 case kR6FarLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003361 return true;
3362 }
3363 UNREACHABLE();
3364}
3365
3366bool MipsAssembler::Branch::IsResolved() const {
3367 return target_ != kUnresolved;
3368}
3369
3370MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSize() const {
3371 OffsetBits offset_size =
3372 (type_ == kR6CondBranch && (condition_ == kCondEQZ || condition_ == kCondNEZ))
3373 ? kOffset23
3374 : branch_info_[type_].offset_size;
3375 return offset_size;
3376}
3377
3378MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSizeNeeded(uint32_t location,
3379 uint32_t target) {
3380 // For unresolved targets assume the shortest encoding
3381 // (later it will be made longer if needed).
3382 if (target == kUnresolved)
3383 return kOffset16;
3384 int64_t distance = static_cast<int64_t>(target) - location;
3385 // To simplify calculations in composite branches consisting of multiple instructions
3386 // bump up the distance by a value larger than the max byte size of a composite branch.
3387 distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize;
3388 if (IsInt<kOffset16>(distance))
3389 return kOffset16;
3390 else if (IsInt<kOffset18>(distance))
3391 return kOffset18;
3392 else if (IsInt<kOffset21>(distance))
3393 return kOffset21;
3394 else if (IsInt<kOffset23>(distance))
3395 return kOffset23;
3396 else if (IsInt<kOffset28>(distance))
3397 return kOffset28;
3398 return kOffset32;
3399}
3400
3401void MipsAssembler::Branch::Resolve(uint32_t target) {
3402 target_ = target;
3403}
3404
3405void MipsAssembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) {
3406 if (location_ > expand_location) {
3407 location_ += delta;
3408 }
3409 if (!IsResolved()) {
3410 return; // Don't know the target yet.
3411 }
3412 if (target_ > expand_location) {
3413 target_ += delta;
3414 }
3415}
3416
3417void MipsAssembler::Branch::PromoteToLong() {
3418 switch (type_) {
3419 // R2 short branches.
3420 case kUncondBranch:
3421 type_ = kLongUncondBranch;
3422 break;
3423 case kCondBranch:
3424 type_ = kLongCondBranch;
3425 break;
3426 case kCall:
3427 type_ = kLongCall;
3428 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003429 // R2 near label.
3430 case kLabel:
3431 type_ = kFarLabel;
3432 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003433 // R2 near literal.
3434 case kLiteral:
3435 type_ = kFarLiteral;
3436 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003437 // R6 short branches.
3438 case kR6UncondBranch:
3439 type_ = kR6LongUncondBranch;
3440 break;
3441 case kR6CondBranch:
3442 type_ = kR6LongCondBranch;
3443 break;
3444 case kR6Call:
3445 type_ = kR6LongCall;
3446 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003447 // R6 near label.
3448 case kR6Label:
3449 type_ = kR6FarLabel;
3450 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003451 // R6 near literal.
3452 case kR6Literal:
3453 type_ = kR6FarLiteral;
3454 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003455 default:
3456 // Note: 'type_' is already long.
3457 break;
3458 }
3459 CHECK(IsLong());
3460}
3461
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003462uint32_t MipsAssembler::GetBranchLocationOrPcRelBase(const MipsAssembler::Branch* branch) const {
3463 switch (branch->GetType()) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003464 case Branch::kLabel:
3465 case Branch::kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003466 case Branch::kLiteral:
3467 case Branch::kFarLiteral:
3468 return GetLabelLocation(&pc_rel_base_label_);
3469 default:
3470 return branch->GetLocation();
3471 }
3472}
3473
3474uint32_t MipsAssembler::Branch::PromoteIfNeeded(uint32_t location, uint32_t max_short_distance) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003475 // `location` is either `GetLabelLocation(&pc_rel_base_label_)` for R2 labels/literals or
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003476 // `this->GetLocation()` for everything else.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003477 // If the branch is still unresolved or already long, nothing to do.
3478 if (IsLong() || !IsResolved()) {
3479 return 0;
3480 }
3481 // Promote the short branch to long if the offset size is too small
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003482 // to hold the distance between location and target_.
3483 if (GetOffsetSizeNeeded(location, target_) > GetOffsetSize()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003484 PromoteToLong();
3485 uint32_t old_size = GetOldSize();
3486 uint32_t new_size = GetSize();
3487 CHECK_GT(new_size, old_size);
3488 return new_size - old_size;
3489 }
3490 // The following logic is for debugging/testing purposes.
3491 // Promote some short branches to long when it's not really required.
3492 if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max())) {
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003493 int64_t distance = static_cast<int64_t>(target_) - location;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003494 distance = (distance >= 0) ? distance : -distance;
3495 if (distance >= max_short_distance) {
3496 PromoteToLong();
3497 uint32_t old_size = GetOldSize();
3498 uint32_t new_size = GetSize();
3499 CHECK_GT(new_size, old_size);
3500 return new_size - old_size;
3501 }
3502 }
3503 return 0;
3504}
3505
3506uint32_t MipsAssembler::Branch::GetOffsetLocation() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003507 return location_ + GetPrecedingInstructionSize(type_) +
3508 branch_info_[type_].instr_offset * sizeof(uint32_t);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003509}
3510
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003511uint32_t MipsAssembler::GetBranchOrPcRelBaseForEncoding(const MipsAssembler::Branch* branch) const {
3512 switch (branch->GetType()) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003513 case Branch::kLabel:
3514 case Branch::kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003515 case Branch::kLiteral:
3516 case Branch::kFarLiteral:
3517 return GetLabelLocation(&pc_rel_base_label_);
3518 default:
3519 return branch->GetOffsetLocation() +
3520 Branch::branch_info_[branch->GetType()].pc_org * sizeof(uint32_t);
3521 }
3522}
3523
3524uint32_t MipsAssembler::Branch::GetOffset(uint32_t location) const {
Alexey Frunze96b66822016-09-10 02:32:44 -07003525 // `location` is either `GetLabelLocation(&pc_rel_base_label_)` for R2 labels/literals or
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003526 // `this->GetOffsetLocation() + branch_info_[this->GetType()].pc_org * sizeof(uint32_t)`
3527 // for everything else.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003528 CHECK(IsResolved());
3529 uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize());
3530 // Calculate the byte distance between instructions and also account for
3531 // different PC-relative origins.
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003532 uint32_t offset = target_ - location;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003533 // Prepare the offset for encoding into the instruction(s).
3534 offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift;
3535 return offset;
3536}
3537
3538MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) {
3539 CHECK_LT(branch_id, branches_.size());
3540 return &branches_[branch_id];
3541}
3542
3543const MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) const {
3544 CHECK_LT(branch_id, branches_.size());
3545 return &branches_[branch_id];
3546}
3547
3548void MipsAssembler::Bind(MipsLabel* label) {
3549 CHECK(!label->IsBound());
3550 uint32_t bound_pc = buffer_.Size();
3551
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003552 // Make the delay slot FSM aware of the new label.
3553 DsFsmLabel();
3554
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003555 // Walk the list of branches referring to and preceding this label.
3556 // Store the previously unknown target addresses in them.
3557 while (label->IsLinked()) {
3558 uint32_t branch_id = label->Position();
3559 Branch* branch = GetBranch(branch_id);
3560 branch->Resolve(bound_pc);
3561
3562 uint32_t branch_location = branch->GetLocation();
3563 // Extract the location of the previous branch in the list (walking the list backwards;
3564 // the previous branch ID was stored in the space reserved for this branch).
3565 uint32_t prev = buffer_.Load<uint32_t>(branch_location);
3566
3567 // On to the previous branch in the list...
3568 label->position_ = prev;
3569 }
3570
3571 // Now make the label object contain its own location (relative to the end of the preceding
3572 // branch, if any; it will be used by the branches referring to and following this label).
3573 label->prev_branch_id_plus_one_ = branches_.size();
3574 if (label->prev_branch_id_plus_one_) {
3575 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
3576 const Branch* branch = GetBranch(branch_id);
3577 bound_pc -= branch->GetEndLocation();
3578 }
3579 label->BindTo(bound_pc);
3580}
3581
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003582uint32_t MipsAssembler::GetLabelLocation(const MipsLabel* label) const {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003583 CHECK(label->IsBound());
3584 uint32_t target = label->Position();
3585 if (label->prev_branch_id_plus_one_) {
3586 // Get label location based on the branch preceding it.
3587 uint32_t branch_id = label->prev_branch_id_plus_one_ - 1;
3588 const Branch* branch = GetBranch(branch_id);
3589 target += branch->GetEndLocation();
3590 }
3591 return target;
3592}
3593
3594uint32_t MipsAssembler::GetAdjustedPosition(uint32_t old_position) {
3595 // We can reconstruct the adjustment by going through all the branches from the beginning
3596 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
3597 // with increasing old_position, we can use the data from last AdjustedPosition() to
3598 // continue where we left off and the whole loop should be O(m+n) where m is the number
3599 // of positions to adjust and n is the number of branches.
3600 if (old_position < last_old_position_) {
3601 last_position_adjustment_ = 0;
3602 last_old_position_ = 0;
3603 last_branch_id_ = 0;
3604 }
3605 while (last_branch_id_ != branches_.size()) {
3606 const Branch* branch = GetBranch(last_branch_id_);
3607 if (branch->GetLocation() >= old_position + last_position_adjustment_) {
3608 break;
3609 }
3610 last_position_adjustment_ += branch->GetSize() - branch->GetOldSize();
3611 ++last_branch_id_;
3612 }
3613 last_old_position_ = old_position;
3614 return old_position + last_position_adjustment_;
3615}
3616
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003617void MipsAssembler::BindPcRelBaseLabel() {
3618 Bind(&pc_rel_base_label_);
3619}
3620
Alexey Frunze06a46c42016-07-19 15:00:40 -07003621uint32_t MipsAssembler::GetPcRelBaseLabelLocation() const {
3622 return GetLabelLocation(&pc_rel_base_label_);
3623}
3624
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003625void MipsAssembler::FinalizeLabeledBranch(MipsLabel* label) {
3626 uint32_t length = branches_.back().GetLength();
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003627 // Commit the last branch target label (if any).
3628 DsFsmCommitLabel();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003629 if (!label->IsBound()) {
3630 // Branch forward (to a following label), distance is unknown.
3631 // The first branch forward will contain 0, serving as the terminator of
3632 // the list of forward-reaching branches.
3633 Emit(label->position_);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003634 // Nothing for the delay slot (yet).
3635 DsFsmInstrNop(0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003636 length--;
3637 // Now make the label object point to this branch
3638 // (this forms a linked list of branches preceding this label).
3639 uint32_t branch_id = branches_.size() - 1;
3640 label->LinkTo(branch_id);
3641 }
3642 // Reserve space for the branch.
3643 while (length--) {
3644 Nop();
3645 }
3646}
3647
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003648bool MipsAssembler::Branch::CanHaveDelayedInstruction(const DelaySlot& delay_slot) const {
3649 if (delay_slot.instruction_ == 0) {
3650 // NOP or no instruction for the delay slot.
3651 return false;
3652 }
3653 switch (type_) {
3654 // R2 unconditional branches.
3655 case kUncondBranch:
3656 case kLongUncondBranch:
3657 // There are no register interdependencies.
3658 return true;
3659
3660 // R2 calls.
3661 case kCall:
3662 case kLongCall:
3663 // Instructions depending on or modifying RA should not be moved into delay slots
3664 // of branches modifying RA.
3665 return ((delay_slot.gpr_ins_mask_ | delay_slot.gpr_outs_mask_) & (1u << RA)) == 0;
3666
3667 // R2 conditional branches.
3668 case kCondBranch:
3669 case kLongCondBranch:
3670 switch (condition_) {
3671 // Branches with one GPR source.
3672 case kCondLTZ:
3673 case kCondGEZ:
3674 case kCondLEZ:
3675 case kCondGTZ:
3676 case kCondEQZ:
3677 case kCondNEZ:
3678 return (delay_slot.gpr_outs_mask_ & (1u << lhs_reg_)) == 0;
3679
3680 // Branches with two GPR sources.
3681 case kCondEQ:
3682 case kCondNE:
3683 return (delay_slot.gpr_outs_mask_ & ((1u << lhs_reg_) | (1u << rhs_reg_))) == 0;
3684
3685 // Branches with one FPU condition code source.
3686 case kCondF:
3687 case kCondT:
3688 return (delay_slot.cc_outs_mask_ & (1u << lhs_reg_)) == 0;
3689
3690 default:
3691 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
3692 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
3693 LOG(FATAL) << "Unexpected branch condition " << condition_;
3694 UNREACHABLE();
3695 }
3696
3697 // R6 unconditional branches.
3698 case kR6UncondBranch:
3699 case kR6LongUncondBranch:
3700 // R6 calls.
3701 case kR6Call:
3702 case kR6LongCall:
3703 // There are no delay slots.
3704 return false;
3705
3706 // R6 conditional branches.
3707 case kR6CondBranch:
3708 case kR6LongCondBranch:
3709 switch (condition_) {
3710 // Branches with one FPU register source.
3711 case kCondF:
3712 case kCondT:
3713 return (delay_slot.fpr_outs_mask_ & (1u << lhs_reg_)) == 0;
3714 // Others have a forbidden slot instead of a delay slot.
3715 default:
3716 return false;
3717 }
3718
3719 // Literals.
3720 default:
3721 LOG(FATAL) << "Unexpected branch type " << type_;
3722 UNREACHABLE();
3723 }
3724}
3725
3726uint32_t MipsAssembler::Branch::GetDelayedInstruction() const {
3727 return delayed_instruction_;
3728}
3729
3730void MipsAssembler::Branch::SetDelayedInstruction(uint32_t instruction) {
3731 CHECK_NE(instruction, kUnfilledDelaySlot);
3732 CHECK_EQ(delayed_instruction_, kUnfilledDelaySlot);
3733 delayed_instruction_ = instruction;
3734}
3735
3736void MipsAssembler::Branch::DecrementLocations() {
3737 // We first create a branch object, which gets its type and locations initialized,
3738 // and then we check if the branch can actually have the preceding instruction moved
3739 // into its delay slot. If it can, the branch locations need to be decremented.
3740 //
3741 // We could make the check before creating the branch object and avoid the location
3742 // adjustment, but the check is cleaner when performed on an initialized branch
3743 // object.
3744 //
3745 // If the branch is backwards (to a previously bound label), reducing the locations
3746 // cannot cause a short branch to exceed its offset range because the offset reduces.
3747 // And this is not at all a problem for a long branch backwards.
3748 //
3749 // If the branch is forward (not linked to any label yet), reducing the locations
3750 // is harmless. The branch will be promoted to long if needed when the target is known.
3751 CHECK_EQ(location_, old_location_);
3752 CHECK_GE(old_location_, sizeof(uint32_t));
3753 old_location_ -= sizeof(uint32_t);
3754 location_ = old_location_;
3755}
3756
3757void MipsAssembler::MoveInstructionToDelaySlot(Branch& branch) {
3758 if (branch.CanHaveDelayedInstruction(delay_slot_)) {
3759 // The last instruction cannot be used in a different delay slot,
3760 // do not commit the label before it (if any).
3761 DsFsmDropLabel();
3762 // Remove the last emitted instruction.
3763 size_t size = buffer_.Size();
3764 CHECK_GE(size, sizeof(uint32_t));
3765 size -= sizeof(uint32_t);
3766 CHECK_EQ(buffer_.Load<uint32_t>(size), delay_slot_.instruction_);
3767 buffer_.Resize(size);
3768 // Attach it to the branch and adjust the branch locations.
3769 branch.DecrementLocations();
3770 branch.SetDelayedInstruction(delay_slot_.instruction_);
3771 } else if (!reordering_ && branch.GetType() == Branch::kUncondBranch) {
3772 // If reordefing is disabled, prevent absorption of the target instruction.
3773 branch.SetDelayedInstruction(Branch::kUnfillableDelaySlot);
3774 }
3775}
3776
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003777void MipsAssembler::Buncond(MipsLabel* label) {
3778 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003779 branches_.emplace_back(IsR6(), buffer_.Size(), target, /* is_call */ false);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003780 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003781 FinalizeLabeledBranch(label);
3782}
3783
3784void MipsAssembler::Bcond(MipsLabel* label, BranchCondition condition, Register lhs, Register rhs) {
3785 // If lhs = rhs, this can be a NOP.
3786 if (Branch::IsNop(condition, lhs, rhs)) {
3787 return;
3788 }
3789 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
3790 branches_.emplace_back(IsR6(), buffer_.Size(), target, condition, lhs, rhs);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003791 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003792 FinalizeLabeledBranch(label);
3793}
3794
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003795void MipsAssembler::Call(MipsLabel* label) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003796 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003797 branches_.emplace_back(IsR6(), buffer_.Size(), target, /* is_call */ true);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003798 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003799 FinalizeLabeledBranch(label);
3800}
3801
Alexey Frunze96b66822016-09-10 02:32:44 -07003802void MipsAssembler::LoadLabelAddress(Register dest_reg, Register base_reg, MipsLabel* label) {
3803 // Label address loads are treated as pseudo branches since they require very similar handling.
3804 DCHECK(!label->IsBound());
3805 branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLabel);
3806 FinalizeLabeledBranch(label);
3807}
3808
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003809Literal* MipsAssembler::NewLiteral(size_t size, const uint8_t* data) {
3810 DCHECK(size == 4u || size == 8u) << size;
3811 literals_.emplace_back(size, data);
3812 return &literals_.back();
3813}
3814
3815void MipsAssembler::LoadLiteral(Register dest_reg, Register base_reg, Literal* literal) {
3816 // Literal loads are treated as pseudo branches since they require very similar handling.
3817 DCHECK_EQ(literal->GetSize(), 4u);
3818 MipsLabel* label = literal->GetLabel();
3819 DCHECK(!label->IsBound());
Alexey Frunze96b66822016-09-10 02:32:44 -07003820 branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLiteral);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003821 FinalizeLabeledBranch(label);
3822}
3823
Alexey Frunze96b66822016-09-10 02:32:44 -07003824JumpTable* MipsAssembler::CreateJumpTable(std::vector<MipsLabel*>&& labels) {
3825 jump_tables_.emplace_back(std::move(labels));
3826 JumpTable* table = &jump_tables_.back();
3827 DCHECK(!table->GetLabel()->IsBound());
3828 return table;
3829}
3830
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003831void MipsAssembler::EmitLiterals() {
3832 if (!literals_.empty()) {
3833 // We don't support byte and half-word literals.
3834 // TODO: proper alignment for 64-bit literals when they're implemented.
3835 for (Literal& literal : literals_) {
3836 MipsLabel* label = literal.GetLabel();
3837 Bind(label);
3838 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
3839 DCHECK(literal.GetSize() == 4u || literal.GetSize() == 8u);
3840 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
3841 buffer_.Emit<uint8_t>(literal.GetData()[i]);
3842 }
3843 }
3844 }
3845}
3846
Alexey Frunze96b66822016-09-10 02:32:44 -07003847void MipsAssembler::ReserveJumpTableSpace() {
3848 if (!jump_tables_.empty()) {
3849 for (JumpTable& table : jump_tables_) {
3850 MipsLabel* label = table.GetLabel();
3851 Bind(label);
3852
3853 // Bulk ensure capacity, as this may be large.
3854 size_t orig_size = buffer_.Size();
3855 size_t required_capacity = orig_size + table.GetSize();
3856 if (required_capacity > buffer_.Capacity()) {
3857 buffer_.ExtendCapacity(required_capacity);
3858 }
3859#ifndef NDEBUG
3860 buffer_.has_ensured_capacity_ = true;
3861#endif
3862
3863 // Fill the space with dummy data as the data is not final
3864 // until the branches have been promoted. And we shouldn't
3865 // be moving uninitialized data during branch promotion.
3866 for (size_t cnt = table.GetData().size(), i = 0; i < cnt; i++) {
3867 buffer_.Emit<uint32_t>(0x1abe1234u);
3868 }
3869
3870#ifndef NDEBUG
3871 buffer_.has_ensured_capacity_ = false;
3872#endif
3873 }
3874 }
3875}
3876
3877void MipsAssembler::EmitJumpTables() {
3878 if (!jump_tables_.empty()) {
3879 CHECK(!overwriting_);
3880 // Switch from appending instructions at the end of the buffer to overwriting
3881 // existing instructions (here, jump tables) in the buffer.
3882 overwriting_ = true;
3883
3884 for (JumpTable& table : jump_tables_) {
3885 MipsLabel* table_label = table.GetLabel();
3886 uint32_t start = GetLabelLocation(table_label);
3887 overwrite_location_ = start;
3888
3889 for (MipsLabel* target : table.GetData()) {
3890 CHECK_EQ(buffer_.Load<uint32_t>(overwrite_location_), 0x1abe1234u);
3891 // The table will contain target addresses relative to the table start.
3892 uint32_t offset = GetLabelLocation(target) - start;
3893 Emit(offset);
3894 }
3895 }
3896
3897 overwriting_ = false;
3898 }
3899}
3900
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003901void MipsAssembler::PromoteBranches() {
3902 // Promote short branches to long as necessary.
3903 bool changed;
3904 do {
3905 changed = false;
3906 for (auto& branch : branches_) {
3907 CHECK(branch.IsResolved());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003908 uint32_t base = GetBranchLocationOrPcRelBase(&branch);
3909 uint32_t delta = branch.PromoteIfNeeded(base);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003910 // If this branch has been promoted and needs to expand in size,
3911 // relocate all branches by the expansion size.
3912 if (delta) {
3913 changed = true;
3914 uint32_t expand_location = branch.GetLocation();
3915 for (auto& branch2 : branches_) {
3916 branch2.Relocate(expand_location, delta);
3917 }
3918 }
3919 }
3920 } while (changed);
3921
3922 // Account for branch expansion by resizing the code buffer
3923 // and moving the code in it to its final location.
3924 size_t branch_count = branches_.size();
3925 if (branch_count > 0) {
3926 // Resize.
3927 Branch& last_branch = branches_[branch_count - 1];
3928 uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation();
3929 uint32_t old_size = buffer_.Size();
3930 buffer_.Resize(old_size + size_delta);
3931 // Move the code residing between branch placeholders.
3932 uint32_t end = old_size;
3933 for (size_t i = branch_count; i > 0; ) {
3934 Branch& branch = branches_[--i];
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003935 CHECK_GE(end, branch.GetOldEndLocation());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003936 uint32_t size = end - branch.GetOldEndLocation();
3937 buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size);
3938 end = branch.GetOldLocation();
3939 }
3940 }
3941}
3942
3943// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
3944const MipsAssembler::Branch::BranchInfo MipsAssembler::Branch::branch_info_[] = {
3945 // R2 short branches.
3946 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kUncondBranch
3947 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCondBranch
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003948 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCall
Alexey Frunze96b66822016-09-10 02:32:44 -07003949 // R2 near label.
3950 { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003951 // R2 near literal.
3952 { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003953 // R2 long branches.
3954 { 9, 3, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongUncondBranch
3955 { 10, 4, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCondBranch
3956 { 6, 1, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCall
Alexey Frunze96b66822016-09-10 02:32:44 -07003957 // R2 far label.
3958 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003959 // R2 far literal.
3960 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003961 // R6 short branches.
3962 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6UncondBranch
3963 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kR6CondBranch
3964 // Exception: kOffset23 for beqzc/bnezc.
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003965 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6Call
Alexey Frunze96b66822016-09-10 02:32:44 -07003966 // R6 near label.
3967 { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Label
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003968 // R6 near literal.
3969 { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Literal
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003970 // R6 long branches.
3971 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongUncondBranch
3972 { 3, 1, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCondBranch
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003973 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCall
Alexey Frunze96b66822016-09-10 02:32:44 -07003974 // R6 far label.
3975 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003976 // R6 far literal.
3977 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003978};
3979
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003980// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003981void MipsAssembler::EmitBranch(MipsAssembler::Branch* branch) {
3982 CHECK_EQ(overwriting_, true);
3983 overwrite_location_ = branch->GetLocation();
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003984 uint32_t offset = branch->GetOffset(GetBranchOrPcRelBaseForEncoding(branch));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003985 BranchCondition condition = branch->GetCondition();
3986 Register lhs = branch->GetLeftRegister();
3987 Register rhs = branch->GetRightRegister();
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003988 uint32_t delayed_instruction = branch->GetDelayedInstruction();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003989 switch (branch->GetType()) {
3990 // R2 short branches.
3991 case Branch::kUncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003992 if (delayed_instruction == Branch::kUnfillableDelaySlot) {
3993 // The branch was created when reordering was disabled, do not absorb the target
3994 // instruction.
3995 delayed_instruction = 0; // NOP.
3996 } else if (delayed_instruction == Branch::kUnfilledDelaySlot) {
3997 // Try to absorb the target instruction into the delay slot.
3998 delayed_instruction = 0; // NOP.
3999 // Incrementing the signed 16-bit offset past the target instruction must not
4000 // cause overflow into the negative subrange, check for the max offset.
4001 if (offset != 0x7FFF) {
4002 uint32_t target = branch->GetTarget();
4003 if (std::binary_search(ds_fsm_target_pcs_.begin(), ds_fsm_target_pcs_.end(), target)) {
4004 delayed_instruction = buffer_.Load<uint32_t>(target);
4005 offset++;
4006 }
4007 }
4008 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004009 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4010 B(offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004011 Emit(delayed_instruction);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004012 break;
4013 case Branch::kCondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004014 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4015 if (delayed_instruction == Branch::kUnfilledDelaySlot) {
4016 delayed_instruction = 0; // NOP.
4017 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004018 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004019 EmitBcondR2(condition, lhs, rhs, offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004020 Emit(delayed_instruction);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004021 break;
4022 case Branch::kCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004023 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4024 if (delayed_instruction == Branch::kUnfilledDelaySlot) {
4025 delayed_instruction = 0; // NOP.
4026 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004027 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004028 Bal(offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004029 Emit(delayed_instruction);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004030 break;
4031
Alexey Frunze96b66822016-09-10 02:32:44 -07004032 // R2 near label.
4033 case Branch::kLabel:
4034 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4035 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4036 Addiu(lhs, rhs, offset);
4037 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004038 // R2 near literal.
4039 case Branch::kLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004040 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004041 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4042 Lw(lhs, rhs, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004043 break;
4044
4045 // R2 long branches.
4046 case Branch::kLongUncondBranch:
4047 // To get the value of the PC register we need to use the NAL instruction.
4048 // NAL clobbers the RA register. However, RA must be preserved if the
4049 // method is compiled without the entry/exit sequences that would take care
4050 // of preserving RA (typically, leaf methods don't preserve RA explicitly).
4051 // So, we need to preserve RA in some temporary storage ourselves. The AT
4052 // register can't be used for this because we need it to load a constant
4053 // which will be added to the value that NAL stores in RA. And we can't
4054 // use T9 for this in the context of the JNI compiler, which uses it
4055 // as a scratch register (see InterproceduralScratchRegister()).
4056 // If we were to add a 32-bit constant to RA using two ADDIU instructions,
4057 // we'd also need to use the ROTR instruction, which requires no less than
4058 // MIPSR2.
4059 // Perhaps, we could use T8 or one of R2's multiplier/divider registers
4060 // (LO or HI) or even a floating-point register, but that doesn't seem
4061 // like a nice solution. We may want this to work on both R6 and pre-R6.
4062 // For now simply use the stack for RA. This should be OK since for the
4063 // vast majority of code a short PC-relative branch is sufficient.
4064 // TODO: can this be improved?
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004065 // TODO: consider generation of a shorter sequence when we know that RA
4066 // is explicitly preserved by the method entry/exit code.
4067 if (delayed_instruction != Branch::kUnfilledDelaySlot &&
4068 delayed_instruction != Branch::kUnfillableDelaySlot) {
4069 Emit(delayed_instruction);
4070 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004071 Push(RA);
4072 Nal();
4073 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4074 Lui(AT, High16Bits(offset));
4075 Ori(AT, AT, Low16Bits(offset));
4076 Addu(AT, AT, RA);
4077 Lw(RA, SP, 0);
4078 Jr(AT);
4079 DecreaseFrameSize(kMipsWordSize);
4080 break;
4081 case Branch::kLongCondBranch:
4082 // The comment on case 'Branch::kLongUncondBranch' applies here as well.
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004083 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4084 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4085 Emit(delayed_instruction);
4086 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004087 // Note: the opposite condition branch encodes 8 as the distance, which is equal to the
4088 // number of instructions skipped:
4089 // (PUSH(IncreaseFrameSize(ADDIU) + SW) + NAL + LUI + ORI + ADDU + LW + JR).
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004090 EmitBcondR2(Branch::OppositeCondition(condition), lhs, rhs, 8);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004091 Push(RA);
4092 Nal();
4093 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4094 Lui(AT, High16Bits(offset));
4095 Ori(AT, AT, Low16Bits(offset));
4096 Addu(AT, AT, RA);
4097 Lw(RA, SP, 0);
4098 Jr(AT);
4099 DecreaseFrameSize(kMipsWordSize);
4100 break;
4101 case Branch::kLongCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004102 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4103 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4104 Emit(delayed_instruction);
4105 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004106 Nal();
4107 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4108 Lui(AT, High16Bits(offset));
4109 Ori(AT, AT, Low16Bits(offset));
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004110 Addu(AT, AT, RA);
4111 Jalr(AT);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004112 Nop();
4113 break;
4114
Alexey Frunze96b66822016-09-10 02:32:44 -07004115 // R2 far label.
4116 case Branch::kFarLabel:
4117 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4118 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4119 Lui(AT, High16Bits(offset));
4120 Ori(AT, AT, Low16Bits(offset));
4121 Addu(lhs, AT, rhs);
4122 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004123 // R2 far literal.
4124 case Branch::kFarLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004125 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004126 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
4127 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4128 Lui(AT, High16Bits(offset));
4129 Addu(AT, AT, rhs);
4130 Lw(lhs, AT, Low16Bits(offset));
4131 break;
4132
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004133 // R6 short branches.
4134 case Branch::kR6UncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004135 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004136 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4137 Bc(offset);
4138 break;
4139 case Branch::kR6CondBranch:
4140 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004141 EmitBcondR6(condition, lhs, rhs, offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004142 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4143 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4144 Emit(delayed_instruction);
4145 } else {
4146 // TODO: improve by filling the forbidden slot (IFF this is
4147 // a forbidden and not a delay slot).
4148 Nop();
4149 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004150 break;
4151 case Branch::kR6Call:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004152 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004153 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004154 Balc(offset);
4155 break;
4156
Alexey Frunze96b66822016-09-10 02:32:44 -07004157 // R6 near label.
4158 case Branch::kR6Label:
4159 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4160 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4161 Addiupc(lhs, offset);
4162 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004163 // R6 near literal.
4164 case Branch::kR6Literal:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004165 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004166 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4167 Lwpc(lhs, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004168 break;
4169
4170 // R6 long branches.
4171 case Branch::kR6LongUncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004172 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004173 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
4174 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4175 Auipc(AT, High16Bits(offset));
4176 Jic(AT, Low16Bits(offset));
4177 break;
4178 case Branch::kR6LongCondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004179 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4180 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4181 Emit(delayed_instruction);
4182 }
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004183 EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004184 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
4185 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4186 Auipc(AT, High16Bits(offset));
4187 Jic(AT, Low16Bits(offset));
4188 break;
4189 case Branch::kR6LongCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004190 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004191 offset += (offset & 0x8000) << 1; // Account for sign extension in jialc.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004192 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004193 Auipc(AT, High16Bits(offset));
4194 Jialc(AT, Low16Bits(offset));
4195 break;
4196
Alexey Frunze96b66822016-09-10 02:32:44 -07004197 // R6 far label.
4198 case Branch::kR6FarLabel:
4199 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4200 offset += (offset & 0x8000) << 1; // Account for sign extension in addiu.
4201 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4202 Auipc(AT, High16Bits(offset));
4203 Addiu(lhs, AT, Low16Bits(offset));
4204 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004205 // R6 far literal.
4206 case Branch::kR6FarLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004207 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004208 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
4209 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4210 Auipc(AT, High16Bits(offset));
4211 Lw(lhs, AT, Low16Bits(offset));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004212 break;
4213 }
4214 CHECK_EQ(overwrite_location_, branch->GetEndLocation());
4215 CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize));
4216}
4217
4218void MipsAssembler::B(MipsLabel* label) {
4219 Buncond(label);
4220}
4221
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004222void MipsAssembler::Bal(MipsLabel* label) {
4223 Call(label);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004224}
4225
4226void MipsAssembler::Beq(Register rs, Register rt, MipsLabel* label) {
4227 Bcond(label, kCondEQ, rs, rt);
4228}
4229
4230void MipsAssembler::Bne(Register rs, Register rt, MipsLabel* label) {
4231 Bcond(label, kCondNE, rs, rt);
4232}
4233
4234void MipsAssembler::Beqz(Register rt, MipsLabel* label) {
4235 Bcond(label, kCondEQZ, rt);
4236}
4237
4238void MipsAssembler::Bnez(Register rt, MipsLabel* label) {
4239 Bcond(label, kCondNEZ, rt);
4240}
4241
4242void MipsAssembler::Bltz(Register rt, MipsLabel* label) {
4243 Bcond(label, kCondLTZ, rt);
4244}
4245
4246void MipsAssembler::Bgez(Register rt, MipsLabel* label) {
4247 Bcond(label, kCondGEZ, rt);
4248}
4249
4250void MipsAssembler::Blez(Register rt, MipsLabel* label) {
4251 Bcond(label, kCondLEZ, rt);
4252}
4253
4254void MipsAssembler::Bgtz(Register rt, MipsLabel* label) {
4255 Bcond(label, kCondGTZ, rt);
4256}
4257
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004258bool MipsAssembler::CanExchangeWithSlt(Register rs, Register rt) const {
4259 // If the instruction modifies AT, `rs` or `rt`, it can't be exchanged with the slt[u]
4260 // instruction because either slt[u] depends on `rs` or `rt` or the following
4261 // conditional branch depends on AT set by slt[u].
4262 // Likewise, if the instruction depends on AT, it can't be exchanged with slt[u]
4263 // because slt[u] changes AT.
4264 return (delay_slot_.instruction_ != 0 &&
4265 (delay_slot_.gpr_outs_mask_ & ((1u << AT) | (1u << rs) | (1u << rt))) == 0 &&
4266 (delay_slot_.gpr_ins_mask_ & (1u << AT)) == 0);
4267}
4268
4269void MipsAssembler::ExchangeWithSlt(const DelaySlot& forwarded_slot) {
4270 // Exchange the last two instructions in the assembler buffer.
4271 size_t size = buffer_.Size();
4272 CHECK_GE(size, 2 * sizeof(uint32_t));
4273 size_t pos1 = size - 2 * sizeof(uint32_t);
4274 size_t pos2 = size - sizeof(uint32_t);
4275 uint32_t instr1 = buffer_.Load<uint32_t>(pos1);
4276 uint32_t instr2 = buffer_.Load<uint32_t>(pos2);
4277 CHECK_EQ(instr1, forwarded_slot.instruction_);
4278 CHECK_EQ(instr2, delay_slot_.instruction_);
4279 buffer_.Store<uint32_t>(pos1, instr2);
4280 buffer_.Store<uint32_t>(pos2, instr1);
4281 // Set the current delay slot information to that of the last instruction
4282 // in the buffer.
4283 delay_slot_ = forwarded_slot;
4284}
4285
4286void MipsAssembler::GenerateSltForCondBranch(bool unsigned_slt, Register rs, Register rt) {
4287 // If possible, exchange the slt[u] instruction with the preceding instruction,
4288 // so it can fill the delay slot.
4289 DelaySlot forwarded_slot = delay_slot_;
4290 bool exchange = CanExchangeWithSlt(rs, rt);
4291 if (exchange) {
4292 // The last instruction cannot be used in a different delay slot,
4293 // do not commit the label before it (if any).
4294 DsFsmDropLabel();
4295 }
4296 if (unsigned_slt) {
4297 Sltu(AT, rs, rt);
4298 } else {
4299 Slt(AT, rs, rt);
4300 }
4301 if (exchange) {
4302 ExchangeWithSlt(forwarded_slot);
4303 }
4304}
4305
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004306void MipsAssembler::Blt(Register rs, Register rt, MipsLabel* label) {
4307 if (IsR6()) {
4308 Bcond(label, kCondLT, rs, rt);
4309 } else if (!Branch::IsNop(kCondLT, rs, rt)) {
4310 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004311 GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004312 Bnez(AT, label);
4313 }
4314}
4315
4316void MipsAssembler::Bge(Register rs, Register rt, MipsLabel* label) {
4317 if (IsR6()) {
4318 Bcond(label, kCondGE, rs, rt);
4319 } else if (Branch::IsUncond(kCondGE, rs, rt)) {
4320 B(label);
4321 } else {
4322 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004323 GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004324 Beqz(AT, label);
4325 }
4326}
4327
4328void MipsAssembler::Bltu(Register rs, Register rt, MipsLabel* label) {
4329 if (IsR6()) {
4330 Bcond(label, kCondLTU, rs, rt);
4331 } else if (!Branch::IsNop(kCondLTU, rs, rt)) {
4332 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004333 GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004334 Bnez(AT, label);
4335 }
4336}
4337
4338void MipsAssembler::Bgeu(Register rs, Register rt, MipsLabel* label) {
4339 if (IsR6()) {
4340 Bcond(label, kCondGEU, rs, rt);
4341 } else if (Branch::IsUncond(kCondGEU, rs, rt)) {
4342 B(label);
4343 } else {
4344 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004345 GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004346 Beqz(AT, label);
jeffhao7fbee072012-08-24 17:56:54 -07004347 }
4348}
4349
Chris Larsenb74353a2015-11-20 09:07:09 -08004350void MipsAssembler::Bc1f(MipsLabel* label) {
4351 Bc1f(0, label);
4352}
4353
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004354void MipsAssembler::Bc1f(int cc, MipsLabel* label) {
4355 CHECK(IsUint<3>(cc)) << cc;
4356 Bcond(label, kCondF, static_cast<Register>(cc), ZERO);
4357}
4358
Chris Larsenb74353a2015-11-20 09:07:09 -08004359void MipsAssembler::Bc1t(MipsLabel* label) {
4360 Bc1t(0, label);
4361}
4362
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004363void MipsAssembler::Bc1t(int cc, MipsLabel* label) {
4364 CHECK(IsUint<3>(cc)) << cc;
4365 Bcond(label, kCondT, static_cast<Register>(cc), ZERO);
4366}
4367
4368void MipsAssembler::Bc1eqz(FRegister ft, MipsLabel* label) {
4369 Bcond(label, kCondF, static_cast<Register>(ft), ZERO);
4370}
4371
4372void MipsAssembler::Bc1nez(FRegister ft, MipsLabel* label) {
4373 Bcond(label, kCondT, static_cast<Register>(ft), ZERO);
4374}
4375
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004376void MipsAssembler::AdjustBaseAndOffset(Register& base,
4377 int32_t& offset,
4378 bool is_doubleword,
4379 bool is_float) {
4380 // This method is used to adjust the base register and offset pair
4381 // for a load/store when the offset doesn't fit into int16_t.
4382 // It is assumed that `base + offset` is sufficiently aligned for memory
4383 // operands that are machine word in size or smaller. For doubleword-sized
4384 // operands it's assumed that `base` is a multiple of 8, while `offset`
4385 // may be a multiple of 4 (e.g. 4-byte-aligned long and double arguments
4386 // and spilled variables on the stack accessed relative to the stack
4387 // pointer register).
4388 // We preserve the "alignment" of `offset` by adjusting it by a multiple of 8.
4389 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
4390
4391 bool doubleword_aligned = IsAligned<kMipsDoublewordSize>(offset);
4392 bool two_accesses = is_doubleword && (!is_float || !doubleword_aligned);
4393
4394 // IsInt<16> must be passed a signed value, hence the static cast below.
4395 if (IsInt<16>(offset) &&
4396 (!two_accesses || IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
4397 // Nothing to do: `offset` (and, if needed, `offset + 4`) fits into int16_t.
4398 return;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004399 }
4400
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004401 // Remember the "(mis)alignment" of `offset`, it will be checked at the end.
4402 uint32_t misalignment = offset & (kMipsDoublewordSize - 1);
4403
4404 // Do not load the whole 32-bit `offset` if it can be represented as
4405 // a sum of two 16-bit signed offsets. This can save an instruction or two.
4406 // To simplify matters, only do this for a symmetric range of offsets from
4407 // about -64KB to about +64KB, allowing further addition of 4 when accessing
4408 // 64-bit variables with two 32-bit accesses.
4409 constexpr int32_t kMinOffsetForSimpleAdjustment = 0x7ff8; // Max int16_t that's a multiple of 8.
4410 constexpr int32_t kMaxOffsetForSimpleAdjustment = 2 * kMinOffsetForSimpleAdjustment;
4411 if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
4412 Addiu(AT, base, kMinOffsetForSimpleAdjustment);
4413 offset -= kMinOffsetForSimpleAdjustment;
4414 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
4415 Addiu(AT, base, -kMinOffsetForSimpleAdjustment);
4416 offset += kMinOffsetForSimpleAdjustment;
4417 } else if (IsR6()) {
4418 // On R6 take advantage of the aui instruction, e.g.:
4419 // aui AT, base, offset_high
4420 // lw reg_lo, offset_low(AT)
4421 // lw reg_hi, (offset_low+4)(AT)
4422 // or when offset_low+4 overflows int16_t:
4423 // aui AT, base, offset_high
4424 // addiu AT, AT, 8
4425 // lw reg_lo, (offset_low-8)(AT)
4426 // lw reg_hi, (offset_low-4)(AT)
4427 int16_t offset_high = High16Bits(offset);
4428 int16_t offset_low = Low16Bits(offset);
4429 offset_high += (offset_low < 0) ? 1 : 0; // Account for offset sign extension in load/store.
4430 Aui(AT, base, offset_high);
4431 if (two_accesses && !IsInt<16>(static_cast<int32_t>(offset_low + kMipsWordSize))) {
4432 // Avoid overflow in the 16-bit offset of the load/store instruction when adding 4.
4433 Addiu(AT, AT, kMipsDoublewordSize);
4434 offset_low -= kMipsDoublewordSize;
4435 }
4436 offset = offset_low;
4437 } else {
4438 // Do not load the whole 32-bit `offset` if it can be represented as
4439 // a sum of three 16-bit signed offsets. This can save an instruction.
4440 // To simplify matters, only do this for a symmetric range of offsets from
4441 // about -96KB to about +96KB, allowing further addition of 4 when accessing
4442 // 64-bit variables with two 32-bit accesses.
4443 constexpr int32_t kMinOffsetForMediumAdjustment = 2 * kMinOffsetForSimpleAdjustment;
4444 constexpr int32_t kMaxOffsetForMediumAdjustment = 3 * kMinOffsetForSimpleAdjustment;
4445 if (0 <= offset && offset <= kMaxOffsetForMediumAdjustment) {
4446 Addiu(AT, base, kMinOffsetForMediumAdjustment / 2);
4447 Addiu(AT, AT, kMinOffsetForMediumAdjustment / 2);
4448 offset -= kMinOffsetForMediumAdjustment;
4449 } else if (-kMaxOffsetForMediumAdjustment <= offset && offset < 0) {
4450 Addiu(AT, base, -kMinOffsetForMediumAdjustment / 2);
4451 Addiu(AT, AT, -kMinOffsetForMediumAdjustment / 2);
4452 offset += kMinOffsetForMediumAdjustment;
4453 } else {
4454 // Now that all shorter options have been exhausted, load the full 32-bit offset.
4455 int32_t loaded_offset = RoundDown(offset, kMipsDoublewordSize);
4456 LoadConst32(AT, loaded_offset);
4457 Addu(AT, AT, base);
4458 offset -= loaded_offset;
4459 }
4460 }
4461 base = AT;
4462
4463 CHECK(IsInt<16>(offset));
4464 if (two_accesses) {
4465 CHECK(IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)));
4466 }
4467 CHECK_EQ(misalignment, offset & (kMipsDoublewordSize - 1));
4468}
4469
Lena Djokic2e0a7e52017-07-06 11:55:24 +02004470void MipsAssembler::AdjustBaseOffsetAndElementSizeShift(Register& base,
4471 int32_t& offset,
4472 int& element_size_shift) {
4473 // This method is used to adjust the base register, offset and element_size_shift
4474 // for a vector load/store when the offset doesn't fit into allowed number of bits.
4475 // MSA ld.df and st.df instructions take signed offsets as arguments, but maximum
4476 // offset is dependant on the size of the data format df (10-bit offsets for ld.b,
4477 // 11-bit for ld.h, 12-bit for ld.w and 13-bit for ld.d).
4478 // If element_size_shift is non-negative at entry, it won't be changed, but offset
4479 // will be checked for appropriate alignment. If negative at entry, it will be
4480 // adjusted based on offset for maximum fit.
4481 // It's assumed that `base` is a multiple of 8.
4482 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
4483
4484 if (element_size_shift >= 0) {
4485 CHECK_LE(element_size_shift, TIMES_8);
4486 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
4487 } else if (IsAligned<kMipsDoublewordSize>(offset)) {
4488 element_size_shift = TIMES_8;
4489 } else if (IsAligned<kMipsWordSize>(offset)) {
4490 element_size_shift = TIMES_4;
4491 } else if (IsAligned<kMipsHalfwordSize>(offset)) {
4492 element_size_shift = TIMES_2;
4493 } else {
4494 element_size_shift = TIMES_1;
4495 }
4496
4497 const int low_len = 10 + element_size_shift; // How many low bits of `offset` ld.df/st.df
4498 // will take.
4499 int16_t low = offset & ((1 << low_len) - 1); // Isolate these bits.
4500 low -= (low & (1 << (low_len - 1))) << 1; // Sign-extend these bits.
4501 if (low == offset) {
4502 return; // `offset` fits into ld.df/st.df.
4503 }
4504
4505 // First, see if `offset` can be represented as a sum of two or three signed offsets.
4506 // This can save an instruction or two.
4507
4508 // Max int16_t that's a multiple of element size.
4509 const int32_t kMaxDeltaForSimpleAdjustment = 0x8000 - (1 << element_size_shift);
4510 // Max ld.df/st.df offset that's a multiple of element size.
4511 const int32_t kMaxLoadStoreOffset = 0x1ff << element_size_shift;
4512 const int32_t kMaxOffsetForSimpleAdjustment = kMaxDeltaForSimpleAdjustment + kMaxLoadStoreOffset;
4513 const int32_t kMinOffsetForMediumAdjustment = 2 * kMaxDeltaForSimpleAdjustment;
4514 const int32_t kMaxOffsetForMediumAdjustment = kMinOffsetForMediumAdjustment + kMaxLoadStoreOffset;
4515
4516 if (IsInt<16>(offset)) {
4517 Addiu(AT, base, offset);
4518 offset = 0;
4519 } else if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
4520 Addiu(AT, base, kMaxDeltaForSimpleAdjustment);
4521 offset -= kMaxDeltaForSimpleAdjustment;
4522 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
4523 Addiu(AT, base, -kMaxDeltaForSimpleAdjustment);
4524 offset += kMaxDeltaForSimpleAdjustment;
4525 } else if (!IsR6() && 0 <= offset && offset <= kMaxOffsetForMediumAdjustment) {
4526 Addiu(AT, base, kMaxDeltaForSimpleAdjustment);
4527 if (offset <= kMinOffsetForMediumAdjustment) {
4528 Addiu(AT, AT, offset - kMaxDeltaForSimpleAdjustment);
4529 offset = 0;
4530 } else {
4531 Addiu(AT, AT, kMaxDeltaForSimpleAdjustment);
4532 offset -= kMinOffsetForMediumAdjustment;
4533 }
4534 } else if (!IsR6() && -kMaxOffsetForMediumAdjustment <= offset && offset < 0) {
4535 Addiu(AT, base, -kMaxDeltaForSimpleAdjustment);
4536 if (-kMinOffsetForMediumAdjustment <= offset) {
4537 Addiu(AT, AT, offset + kMaxDeltaForSimpleAdjustment);
4538 offset = 0;
4539 } else {
4540 Addiu(AT, AT, -kMaxDeltaForSimpleAdjustment);
4541 offset += kMinOffsetForMediumAdjustment;
4542 }
4543 } else {
4544 // 16-bit or smaller parts of `offset`:
4545 // |31 hi 16|15 mid 13-10|12-9 low 0|
4546 //
4547 // Instructions that supply each part as a signed integer addend:
4548 // |aui |addiu |ld.df/st.df |
4549 uint32_t tmp = static_cast<uint32_t>(offset) - low; // Exclude `low` from the rest of `offset`
4550 // (accounts for sign of `low`).
4551 tmp += (tmp & (UINT32_C(1) << 15)) << 1; // Account for sign extension in addiu.
4552 int16_t mid = Low16Bits(tmp);
4553 int16_t hi = High16Bits(tmp);
4554 if (IsR6()) {
4555 Aui(AT, base, hi);
4556 } else {
4557 Lui(AT, hi);
4558 Addu(AT, AT, base);
4559 }
4560 if (mid != 0) {
4561 Addiu(AT, AT, mid);
4562 }
4563 offset = low;
4564 }
4565 base = AT;
4566 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
4567 CHECK(IsInt<10>(offset >> element_size_shift));
4568}
4569
Alexey Frunze2923db72016-08-20 01:55:47 -07004570void MipsAssembler::LoadFromOffset(LoadOperandType type,
4571 Register reg,
4572 Register base,
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004573 int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004574 LoadFromOffset<>(type, reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004575}
4576
4577void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004578 LoadSFromOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004579}
4580
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004581void MipsAssembler::LoadDFromOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004582 LoadDFromOffset<>(reg, base, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004583}
4584
Lena Djokic2e0a7e52017-07-06 11:55:24 +02004585void MipsAssembler::LoadQFromOffset(FRegister reg, Register base, int32_t offset) {
4586 LoadQFromOffset<>(reg, base, offset);
4587}
4588
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004589void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset,
4590 size_t size) {
4591 MipsManagedRegister dst = m_dst.AsMips();
4592 if (dst.IsNoRegister()) {
4593 CHECK_EQ(0u, size) << dst;
4594 } else if (dst.IsCoreRegister()) {
4595 CHECK_EQ(kMipsWordSize, size) << dst;
4596 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
4597 } else if (dst.IsRegisterPair()) {
4598 CHECK_EQ(kMipsDoublewordSize, size) << dst;
4599 LoadFromOffset(kLoadDoubleword, dst.AsRegisterPairLow(), src_register, src_offset);
4600 } else if (dst.IsFRegister()) {
4601 if (size == kMipsWordSize) {
4602 LoadSFromOffset(dst.AsFRegister(), src_register, src_offset);
4603 } else {
4604 CHECK_EQ(kMipsDoublewordSize, size) << dst;
4605 LoadDFromOffset(dst.AsFRegister(), src_register, src_offset);
4606 }
Alexey Frunze1b8464d2016-11-12 17:22:05 -08004607 } else if (dst.IsDRegister()) {
4608 CHECK_EQ(kMipsDoublewordSize, size) << dst;
4609 LoadDFromOffset(dst.AsOverlappingDRegisterLow(), src_register, src_offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004610 }
jeffhao7fbee072012-08-24 17:56:54 -07004611}
4612
Alexey Frunze2923db72016-08-20 01:55:47 -07004613void MipsAssembler::StoreToOffset(StoreOperandType type,
4614 Register reg,
4615 Register base,
jeffhao7fbee072012-08-24 17:56:54 -07004616 int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004617 StoreToOffset<>(type, reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004618}
4619
Goran Jakovljevicff734982015-08-24 12:58:55 +00004620void MipsAssembler::StoreSToOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004621 StoreSToOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004622}
4623
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004624void MipsAssembler::StoreDToOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07004625 StoreDToOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07004626}
4627
Lena Djokic2e0a7e52017-07-06 11:55:24 +02004628void MipsAssembler::StoreQToOffset(FRegister reg, Register base, int32_t offset) {
4629 StoreQToOffset<>(reg, base, offset);
4630}
4631
David Srbeckydd973932015-04-07 20:29:48 +01004632static dwarf::Reg DWARFReg(Register reg) {
4633 return dwarf::Reg::MipsCore(static_cast<int>(reg));
4634}
4635
Ian Rogers790a6b72014-04-01 10:36:00 -07004636constexpr size_t kFramePointerSize = 4;
4637
Vladimir Marko32248382016-05-19 10:37:24 +01004638void MipsAssembler::BuildFrame(size_t frame_size,
4639 ManagedRegister method_reg,
4640 ArrayRef<const ManagedRegister> callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07004641 const ManagedRegisterEntrySpills& entry_spills) {
jeffhao7fbee072012-08-24 17:56:54 -07004642 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004643 DCHECK(!overwriting_);
jeffhao7fbee072012-08-24 17:56:54 -07004644
4645 // Increase frame to required size.
4646 IncreaseFrameSize(frame_size);
4647
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004648 // Push callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07004649 int stack_offset = frame_size - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004650 StoreToOffset(kStoreWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004651 cfi_.RelOffset(DWARFReg(RA), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07004652 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
Ian Rogers790a6b72014-04-01 10:36:00 -07004653 stack_offset -= kFramePointerSize;
Vladimir Marko32248382016-05-19 10:37:24 +01004654 Register reg = callee_save_regs[i].AsMips().AsCoreRegister();
jeffhao7fbee072012-08-24 17:56:54 -07004655 StoreToOffset(kStoreWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004656 cfi_.RelOffset(DWARFReg(reg), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07004657 }
4658
4659 // Write out Method*.
4660 StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0);
4661
4662 // Write out entry spills.
Goran Jakovljevicff734982015-08-24 12:58:55 +00004663 int32_t offset = frame_size + kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004664 for (size_t i = 0; i < entry_spills.size(); ++i) {
Goran Jakovljevicff734982015-08-24 12:58:55 +00004665 MipsManagedRegister reg = entry_spills.at(i).AsMips();
4666 if (reg.IsNoRegister()) {
4667 ManagedRegisterSpill spill = entry_spills.at(i);
4668 offset += spill.getSize();
4669 } else if (reg.IsCoreRegister()) {
4670 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004671 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00004672 } else if (reg.IsFRegister()) {
4673 StoreSToOffset(reg.AsFRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004674 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00004675 } else if (reg.IsDRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004676 StoreDToOffset(reg.AsOverlappingDRegisterLow(), SP, offset);
4677 offset += kMipsDoublewordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00004678 }
jeffhao7fbee072012-08-24 17:56:54 -07004679 }
4680}
4681
4682void MipsAssembler::RemoveFrame(size_t frame_size,
Vladimir Marko32248382016-05-19 10:37:24 +01004683 ArrayRef<const ManagedRegister> callee_save_regs) {
jeffhao7fbee072012-08-24 17:56:54 -07004684 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004685 DCHECK(!overwriting_);
David Srbeckydd973932015-04-07 20:29:48 +01004686 cfi_.RememberState();
jeffhao7fbee072012-08-24 17:56:54 -07004687
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004688 // Pop callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07004689 int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004690 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01004691 Register reg = callee_save_regs[i].AsMips().AsCoreRegister();
jeffhao7fbee072012-08-24 17:56:54 -07004692 LoadFromOffset(kLoadWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004693 cfi_.Restore(DWARFReg(reg));
Ian Rogers790a6b72014-04-01 10:36:00 -07004694 stack_offset += kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07004695 }
4696 LoadFromOffset(kLoadWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01004697 cfi_.Restore(DWARFReg(RA));
jeffhao7fbee072012-08-24 17:56:54 -07004698
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004699 // Adjust the stack pointer in the delay slot if doing so doesn't break CFI.
4700 bool exchange = IsInt<16>(static_cast<int32_t>(frame_size));
4701 bool reordering = SetReorder(false);
4702 if (exchange) {
4703 // Jump to the return address.
4704 Jr(RA);
4705 // Decrease frame to required size.
4706 DecreaseFrameSize(frame_size); // Single instruction in delay slot.
4707 } else {
4708 // Decrease frame to required size.
4709 DecreaseFrameSize(frame_size);
4710 // Jump to the return address.
4711 Jr(RA);
4712 Nop(); // In delay slot.
4713 }
4714 SetReorder(reordering);
David Srbeckydd973932015-04-07 20:29:48 +01004715
4716 // The CFI should be restored for any code that follows the exit block.
4717 cfi_.RestoreState();
4718 cfi_.DefCFAOffset(frame_size);
jeffhao7fbee072012-08-24 17:56:54 -07004719}
4720
4721void MipsAssembler::IncreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004722 CHECK_ALIGNED(adjust, kFramePointerSize);
4723 Addiu32(SP, SP, -adjust);
David Srbeckydd973932015-04-07 20:29:48 +01004724 cfi_.AdjustCFAOffset(adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004725 if (overwriting_) {
4726 cfi_.OverrideDelayedPC(overwrite_location_);
4727 }
jeffhao7fbee072012-08-24 17:56:54 -07004728}
4729
4730void MipsAssembler::DecreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004731 CHECK_ALIGNED(adjust, kFramePointerSize);
4732 Addiu32(SP, SP, adjust);
David Srbeckydd973932015-04-07 20:29:48 +01004733 cfi_.AdjustCFAOffset(-adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01004734 if (overwriting_) {
4735 cfi_.OverrideDelayedPC(overwrite_location_);
4736 }
jeffhao7fbee072012-08-24 17:56:54 -07004737}
4738
4739void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
4740 MipsManagedRegister src = msrc.AsMips();
4741 if (src.IsNoRegister()) {
4742 CHECK_EQ(0u, size);
4743 } else if (src.IsCoreRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004744 CHECK_EQ(kMipsWordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07004745 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4746 } else if (src.IsRegisterPair()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004747 CHECK_EQ(kMipsDoublewordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07004748 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
4749 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004750 SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004751 } else if (src.IsFRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004752 if (size == kMipsWordSize) {
4753 StoreSToOffset(src.AsFRegister(), SP, dest.Int32Value());
4754 } else {
4755 CHECK_EQ(kMipsDoublewordSize, size);
4756 StoreDToOffset(src.AsFRegister(), SP, dest.Int32Value());
4757 }
Alexey Frunze1b8464d2016-11-12 17:22:05 -08004758 } else if (src.IsDRegister()) {
4759 CHECK_EQ(kMipsDoublewordSize, size);
4760 StoreDToOffset(src.AsOverlappingDRegisterLow(), SP, dest.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004761 }
4762}
4763
4764void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
4765 MipsManagedRegister src = msrc.AsMips();
4766 CHECK(src.IsCoreRegister());
4767 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4768}
4769
4770void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
4771 MipsManagedRegister src = msrc.AsMips();
4772 CHECK(src.IsCoreRegister());
4773 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4774}
4775
4776void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
4777 ManagedRegister mscratch) {
4778 MipsManagedRegister scratch = mscratch.AsMips();
4779 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004780 LoadConst32(scratch.AsCoreRegister(), imm);
jeffhao7fbee072012-08-24 17:56:54 -07004781 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
4782}
4783
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004784void MipsAssembler::StoreStackOffsetToThread(ThreadOffset32 thr_offs,
4785 FrameOffset fr_offs,
jeffhao7fbee072012-08-24 17:56:54 -07004786 ManagedRegister mscratch) {
4787 MipsManagedRegister scratch = mscratch.AsMips();
4788 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004789 Addiu32(scratch.AsCoreRegister(), SP, fr_offs.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004790 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
4791 S1, thr_offs.Int32Value());
4792}
4793
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004794void MipsAssembler::StoreStackPointerToThread(ThreadOffset32 thr_offs) {
jeffhao7fbee072012-08-24 17:56:54 -07004795 StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value());
4796}
4797
4798void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
4799 FrameOffset in_off, ManagedRegister mscratch) {
4800 MipsManagedRegister src = msrc.AsMips();
4801 MipsManagedRegister scratch = mscratch.AsMips();
4802 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
4803 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004804 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004805}
4806
4807void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
4808 return EmitLoad(mdest, SP, src.Int32Value(), size);
4809}
4810
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004811void MipsAssembler::LoadFromThread(ManagedRegister mdest, ThreadOffset32 src, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07004812 return EmitLoad(mdest, S1, src.Int32Value(), size);
4813}
4814
4815void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
4816 MipsManagedRegister dest = mdest.AsMips();
4817 CHECK(dest.IsCoreRegister());
4818 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value());
4819}
4820
Mathieu Chartiere401d142015-04-22 13:56:20 -07004821void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01004822 bool unpoison_reference) {
jeffhao7fbee072012-08-24 17:56:54 -07004823 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004824 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07004825 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
4826 base.AsMips().AsCoreRegister(), offs.Int32Value());
Alexey Frunzec061de12017-02-14 13:27:23 -08004827 if (unpoison_reference) {
4828 MaybeUnpoisonHeapReference(dest.AsCoreRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08004829 }
jeffhao7fbee072012-08-24 17:56:54 -07004830}
4831
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004832void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) {
jeffhao7fbee072012-08-24 17:56:54 -07004833 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004834 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07004835 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
4836 base.AsMips().AsCoreRegister(), offs.Int32Value());
4837}
4838
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004839void MipsAssembler::LoadRawPtrFromThread(ManagedRegister mdest, ThreadOffset32 offs) {
jeffhao7fbee072012-08-24 17:56:54 -07004840 MipsManagedRegister dest = mdest.AsMips();
4841 CHECK(dest.IsCoreRegister());
4842 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value());
4843}
4844
4845void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
4846 UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips";
4847}
4848
4849void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
4850 UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips";
4851}
4852
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004853void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07004854 MipsManagedRegister dest = mdest.AsMips();
4855 MipsManagedRegister src = msrc.AsMips();
4856 if (!dest.Equals(src)) {
4857 if (dest.IsCoreRegister()) {
4858 CHECK(src.IsCoreRegister()) << src;
4859 Move(dest.AsCoreRegister(), src.AsCoreRegister());
4860 } else if (dest.IsFRegister()) {
4861 CHECK(src.IsFRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004862 if (size == kMipsWordSize) {
4863 MovS(dest.AsFRegister(), src.AsFRegister());
4864 } else {
4865 CHECK_EQ(kMipsDoublewordSize, size);
4866 MovD(dest.AsFRegister(), src.AsFRegister());
4867 }
jeffhao7fbee072012-08-24 17:56:54 -07004868 } else if (dest.IsDRegister()) {
4869 CHECK(src.IsDRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004870 MovD(dest.AsOverlappingDRegisterLow(), src.AsOverlappingDRegisterLow());
jeffhao7fbee072012-08-24 17:56:54 -07004871 } else {
4872 CHECK(dest.IsRegisterPair()) << dest;
4873 CHECK(src.IsRegisterPair()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004874 // Ensure that the first move doesn't clobber the input of the second.
jeffhao7fbee072012-08-24 17:56:54 -07004875 if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) {
4876 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
4877 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
4878 } else {
4879 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
4880 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
4881 }
4882 }
4883 }
4884}
4885
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004886void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07004887 MipsManagedRegister scratch = mscratch.AsMips();
4888 CHECK(scratch.IsCoreRegister()) << scratch;
4889 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
4890 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
4891}
4892
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004893void MipsAssembler::CopyRawPtrFromThread(FrameOffset fr_offs,
4894 ThreadOffset32 thr_offs,
4895 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07004896 MipsManagedRegister scratch = mscratch.AsMips();
4897 CHECK(scratch.IsCoreRegister()) << scratch;
4898 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
4899 S1, thr_offs.Int32Value());
4900 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
4901 SP, fr_offs.Int32Value());
4902}
4903
Andreas Gampe3b165bc2016-08-01 22:07:04 -07004904void MipsAssembler::CopyRawPtrToThread(ThreadOffset32 thr_offs,
4905 FrameOffset fr_offs,
4906 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07004907 MipsManagedRegister scratch = mscratch.AsMips();
4908 CHECK(scratch.IsCoreRegister()) << scratch;
4909 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
4910 SP, fr_offs.Int32Value());
4911 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
4912 S1, thr_offs.Int32Value());
4913}
4914
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004915void MipsAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07004916 MipsManagedRegister scratch = mscratch.AsMips();
4917 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004918 CHECK(size == kMipsWordSize || size == kMipsDoublewordSize) << size;
4919 if (size == kMipsWordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07004920 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
4921 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004922 } else if (size == kMipsDoublewordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07004923 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
4924 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004925 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + kMipsWordSize);
4926 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004927 }
4928}
4929
4930void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
4931 ManagedRegister mscratch, size_t size) {
4932 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004933 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004934 LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value());
4935 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
4936}
4937
4938void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
4939 ManagedRegister mscratch, size_t size) {
4940 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004941 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004942 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
4943 StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value());
4944}
4945
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004946void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
4947 FrameOffset src_base ATTRIBUTE_UNUSED,
4948 Offset src_offset ATTRIBUTE_UNUSED,
4949 ManagedRegister mscratch ATTRIBUTE_UNUSED,
4950 size_t size ATTRIBUTE_UNUSED) {
4951 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07004952}
4953
4954void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset,
4955 ManagedRegister src, Offset src_offset,
4956 ManagedRegister mscratch, size_t size) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004957 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07004958 Register scratch = mscratch.AsMips().AsCoreRegister();
4959 LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value());
4960 StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value());
4961}
4962
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004963void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
4964 Offset dest_offset ATTRIBUTE_UNUSED,
4965 FrameOffset src ATTRIBUTE_UNUSED,
4966 Offset src_offset ATTRIBUTE_UNUSED,
4967 ManagedRegister mscratch ATTRIBUTE_UNUSED,
4968 size_t size ATTRIBUTE_UNUSED) {
4969 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07004970}
4971
4972void MipsAssembler::MemoryBarrier(ManagedRegister) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004973 // TODO: sync?
4974 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07004975}
4976
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004977void MipsAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004978 FrameOffset handle_scope_offset,
4979 ManagedRegister min_reg,
4980 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07004981 MipsManagedRegister out_reg = mout_reg.AsMips();
4982 MipsManagedRegister in_reg = min_reg.AsMips();
4983 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
4984 CHECK(out_reg.IsCoreRegister()) << out_reg;
4985 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004986 MipsLabel null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004987 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
4988 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004989 // E.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset).
jeffhao7fbee072012-08-24 17:56:54 -07004990 if (in_reg.IsNoRegister()) {
4991 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07004992 SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07004993 in_reg = out_reg;
4994 }
4995 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004996 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07004997 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004998 Beqz(in_reg.AsCoreRegister(), &null_arg);
4999 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
5000 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005001 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005002 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005003 }
5004}
5005
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005006void MipsAssembler::CreateHandleScopeEntry(FrameOffset out_off,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005007 FrameOffset handle_scope_offset,
5008 ManagedRegister mscratch,
5009 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07005010 MipsManagedRegister scratch = mscratch.AsMips();
5011 CHECK(scratch.IsCoreRegister()) << scratch;
5012 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005013 MipsLabel null_arg;
5014 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005015 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
5016 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005017 // E.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset).
5018 Beqz(scratch.AsCoreRegister(), &null_arg);
5019 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
5020 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005021 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005022 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005023 }
5024 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
5025}
5026
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005027// Given a handle scope entry, load the associated reference.
5028void MipsAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005029 ManagedRegister min_reg) {
jeffhao7fbee072012-08-24 17:56:54 -07005030 MipsManagedRegister out_reg = mout_reg.AsMips();
5031 MipsManagedRegister in_reg = min_reg.AsMips();
5032 CHECK(out_reg.IsCoreRegister()) << out_reg;
5033 CHECK(in_reg.IsCoreRegister()) << in_reg;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005034 MipsLabel null_arg;
jeffhao7fbee072012-08-24 17:56:54 -07005035 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005036 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07005037 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005038 Beqz(in_reg.AsCoreRegister(), &null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005039 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
5040 in_reg.AsCoreRegister(), 0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005041 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005042}
5043
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005044void MipsAssembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED,
5045 bool could_be_null ATTRIBUTE_UNUSED) {
5046 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07005047}
5048
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005049void MipsAssembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED,
5050 bool could_be_null ATTRIBUTE_UNUSED) {
5051 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07005052}
5053
5054void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
5055 MipsManagedRegister base = mbase.AsMips();
5056 MipsManagedRegister scratch = mscratch.AsMips();
5057 CHECK(base.IsCoreRegister()) << base;
5058 CHECK(scratch.IsCoreRegister()) << scratch;
5059 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5060 base.AsCoreRegister(), offset.Int32Value());
5061 Jalr(scratch.AsCoreRegister());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005062 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005063 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07005064}
5065
5066void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
5067 MipsManagedRegister scratch = mscratch.AsMips();
5068 CHECK(scratch.IsCoreRegister()) << scratch;
5069 // Call *(*(SP + base) + offset)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005070 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, base.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005071 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5072 scratch.AsCoreRegister(), offset.Int32Value());
5073 Jalr(scratch.AsCoreRegister());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005074 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005075 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07005076}
5077
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005078void MipsAssembler::CallFromThread(ThreadOffset32 offset ATTRIBUTE_UNUSED,
5079 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Ian Rogers468532e2013-08-05 10:56:33 -07005080 UNIMPLEMENTED(FATAL) << "no mips implementation";
jeffhao7fbee072012-08-24 17:56:54 -07005081}
5082
5083void MipsAssembler::GetCurrentThread(ManagedRegister tr) {
5084 Move(tr.AsMips().AsCoreRegister(), S1);
5085}
5086
5087void MipsAssembler::GetCurrentThread(FrameOffset offset,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005088 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
jeffhao7fbee072012-08-24 17:56:54 -07005089 StoreToOffset(kStoreWord, S1, SP, offset.Int32Value());
5090}
5091
jeffhao7fbee072012-08-24 17:56:54 -07005092void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
5093 MipsManagedRegister scratch = mscratch.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005094 exception_blocks_.emplace_back(scratch, stack_adjust);
jeffhao7fbee072012-08-24 17:56:54 -07005095 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Andreas Gampe542451c2016-07-26 09:02:02 -07005096 S1, Thread::ExceptionOffset<kMipsPointerSize>().Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005097 Bnez(scratch.AsCoreRegister(), exception_blocks_.back().Entry());
jeffhao7fbee072012-08-24 17:56:54 -07005098}
5099
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005100void MipsAssembler::EmitExceptionPoll(MipsExceptionSlowPath* exception) {
5101 Bind(exception->Entry());
5102 if (exception->stack_adjust_ != 0) { // Fix up the frame.
5103 DecreaseFrameSize(exception->stack_adjust_);
jeffhao7fbee072012-08-24 17:56:54 -07005104 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005105 // Pass exception object as argument.
5106 // Don't care about preserving A0 as this call won't return.
5107 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
5108 Move(A0, exception->scratch_.AsCoreRegister());
5109 // Set up call to Thread::Current()->pDeliverException.
5110 LoadFromOffset(kLoadWord, T9, S1,
Andreas Gampe542451c2016-07-26 09:02:02 -07005111 QUICK_ENTRYPOINT_OFFSET(kMipsPointerSize, pDeliverException).Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005112 Jr(T9);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005113 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005114
5115 // Call never returns.
5116 Break();
jeffhao7fbee072012-08-24 17:56:54 -07005117}
5118
5119} // namespace mips
5120} // namespace art