blob: f1270eca010f9f1906f73ccd9f21a45fdb0b40b5 [file] [log] [blame]
Matteo Franchin43ec8732014-03-31 15:00:14 +01001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_DEX_QUICK_ARM64_CODEGEN_ARM64_H_
18#define ART_COMPILER_DEX_QUICK_ARM64_CODEGEN_ARM64_H_
19
20#include "arm64_lir.h"
21#include "dex/compiler_internals.h"
22
buzbee33ae5582014-06-12 14:56:32 -070023#include <map>
24
Matteo Franchin43ec8732014-03-31 15:00:14 +010025namespace art {
26
Matteo Franchine45fb9e2014-05-06 10:10:30 +010027class Arm64Mir2Lir : public Mir2Lir {
buzbee33ae5582014-06-12 14:56:32 -070028 protected:
29 // TODO: consolidate 64-bit target support.
30 class InToRegStorageMapper {
31 public:
32 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide) = 0;
33 virtual ~InToRegStorageMapper() {}
34 };
35
36 class InToRegStorageArm64Mapper : public InToRegStorageMapper {
37 public:
38 InToRegStorageArm64Mapper() : cur_core_reg_(0), cur_fp_reg_(0) {}
39 virtual ~InToRegStorageArm64Mapper() {}
40 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide);
41 private:
42 int cur_core_reg_;
43 int cur_fp_reg_;
44 };
45
46 class InToRegStorageMapping {
47 public:
48 InToRegStorageMapping() : max_mapped_in_(0), is_there_stack_mapped_(false),
49 initialized_(false) {}
50 void Initialize(RegLocation* arg_locs, int count, InToRegStorageMapper* mapper);
51 int GetMaxMappedIn() { return max_mapped_in_; }
52 bool IsThereStackMapped() { return is_there_stack_mapped_; }
53 RegStorage Get(int in_position);
54 bool IsInitialized() { return initialized_; }
55 private:
56 std::map<int, RegStorage> mapping_;
57 int max_mapped_in_;
58 bool is_there_stack_mapped_;
59 bool initialized_;
60 };
61
Matteo Franchin43ec8732014-03-31 15:00:14 +010062 public:
63 Arm64Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
64
65 // Required for target - codegen helpers.
66 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
67 RegLocation rl_dest, int lit);
68 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
69 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe2f244e92014-05-08 03:35:25 -070070 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
71 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +010072 LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
73 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010074 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
75 OpSize size) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +010076 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010077 OpSize size) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +010078 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010079 RegStorage r_dest, OpSize size) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +010080 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
81 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko674744e2014-04-24 15:18:26 +010082 LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
83 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010084 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
85 OpSize size) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +010086 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010087 OpSize size) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +010088 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010089 RegStorage r_src, OpSize size) OVERRIDE;
Zheng Xu7c1c2632014-06-17 18:17:31 +080090 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) OVERRIDE;
91 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
92 int offset, int check_value, LIR* target) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +010093
94 // Required for target - register utilities.
Matteo Franchin43ec8732014-03-31 15:00:14 +010095 RegStorage TargetReg(SpecialTargetRegister reg);
96 RegStorage GetArgMappingToPhysicalReg(int arg_num);
97 RegLocation GetReturnAlt();
98 RegLocation GetReturnWideAlt();
99 RegLocation LocCReturn();
buzbeea0cd2d72014-06-01 09:33:49 -0700100 RegLocation LocCReturnRef();
Matteo Franchin43ec8732014-03-31 15:00:14 +0100101 RegLocation LocCReturnDouble();
102 RegLocation LocCReturnFloat();
103 RegLocation LocCReturnWide();
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100104 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100105 void AdjustSpillMask();
106 void ClobberCallerSave();
107 void FreeCallTemps();
Matteo Franchin43ec8732014-03-31 15:00:14 +0100108 void LockCallTemps();
109 void MarkPreservedSingle(int v_reg, RegStorage reg);
110 void MarkPreservedDouble(int v_reg, RegStorage reg);
111 void CompilerInitializeRegAlloc();
Matteo Franchin43ec8732014-03-31 15:00:14 +0100112
113 // Required for target - miscellaneous.
114 void AssembleLIR();
115 uint32_t LinkFixupInsns(LIR* head_lir, LIR* tail_lir, CodeOffset offset);
116 int AssignInsnOffsets();
117 void AssignOffsets();
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100118 uint8_t* EncodeLIRs(uint8_t* write_pos, LIR* lir);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100119 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
120 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
121 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100122 const char* GetTargetInstFmt(int opcode);
123 const char* GetTargetInstName(int opcode);
124 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100125 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100126 uint64_t GetTargetInstFlags(int opcode);
Ian Rogers5aa6e042014-06-13 16:38:24 -0700127 size_t GetInsnSize(LIR* lir) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100128 bool IsUnconditionalBranch(LIR* lir);
129
Vladimir Marko674744e2014-04-24 15:18:26 +0100130 // Check support for volatile load/store of a given size.
131 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
132 // Get the register class for load/store of a field.
133 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
134
Matteo Franchin43ec8732014-03-31 15:00:14 +0100135 // Required for target - Dalvik-level generators.
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100136 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
137 RegLocation lr_shift);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100138 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
139 RegLocation rl_src1, RegLocation rl_src2);
140 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
141 RegLocation rl_index, RegLocation rl_dest, int scale);
142 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
143 RegLocation rl_src, int scale, bool card_mark);
144 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
145 RegLocation rl_src1, RegLocation rl_shift);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100146 void GenLongOp(OpKind op, RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100147 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
148 RegLocation rl_src2);
149 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
150 RegLocation rl_src2);
151 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
152 RegLocation rl_src2);
153 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
154 RegLocation rl_src2);
155 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
156 RegLocation rl_src2);
157 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
158 RegLocation rl_src2);
159 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
160 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
161 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
162 bool GenInlinedSqrt(CallInfo* info);
163 bool GenInlinedPeek(CallInfo* info, OpSize size);
164 bool GenInlinedPoke(CallInfo* info, OpSize size);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100165 bool GenInlinedAbsLong(CallInfo* info);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100166 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
167 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100168 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
169 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
170 RegLocation rl_src2);
171 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
172 RegLocation rl_src2);
173 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
174 RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100175 void GenDivRemLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
176 RegLocation rl_src2, bool is_div);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100177 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
178 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
179 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
180 void GenDivZeroCheckWide(RegStorage reg);
181 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
182 void GenExitSequence();
183 void GenSpecialExitSequence();
184 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
185 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
186 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
187 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700188 bool GenMemBarrier(MemBarrierKind barrier_kind);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100189 void GenMonitorEnter(int opt_flags, RegLocation rl_src);
190 void GenMonitorExit(int opt_flags, RegLocation rl_src);
191 void GenMoveException(RegLocation rl_dest);
192 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
193 int first_bit, int second_bit);
194 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
195 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
196 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
197 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100198 bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
199
200 uint32_t GenPairWise(uint32_t reg_mask, int* reg1, int* reg2);
201 void UnSpillCoreRegs(RegStorage base, int offset, uint32_t reg_mask);
202 void SpillCoreRegs(RegStorage base, int offset, uint32_t reg_mask);
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100203 void UnSpillFPRegs(RegStorage base, int offset, uint32_t reg_mask);
204 void SpillFPRegs(RegStorage base, int offset, uint32_t reg_mask);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100205
206 // Required for target - single operation generators.
207 LIR* OpUnconditionalBranch(LIR* target);
208 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
209 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
210 LIR* OpCondBranch(ConditionCode cc, LIR* target);
211 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
212 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
213 LIR* OpIT(ConditionCode cond, const char* guide);
214 void OpEndIT(LIR* it);
215 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
216 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
217 LIR* OpReg(OpKind op, RegStorage r_dest_src);
218 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
219 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100220 LIR* OpRegImm64(OpKind op, RegStorage r_dest_src1, int64_t value);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100221 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
222 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
223 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
224 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
225 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
226 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
Zheng Xue2eb29e2014-06-12 10:22:33 +0800227 LIR* OpRegRegImm64(OpKind op, RegStorage r_dest, RegStorage r_src1, int64_t value);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100228 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
229 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
230 LIR* OpTestSuspend(LIR* target);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700231 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
232 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100233 LIR* OpVldm(RegStorage r_base, int count);
234 LIR* OpVstm(RegStorage r_base, int count);
235 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
236 void OpRegCopyWide(RegStorage dest, RegStorage src);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700237 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
238 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Matteo Franchin43ec8732014-03-31 15:00:14 +0100239
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100240 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100241 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100242 LIR* OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
243 int shift);
Andreas Gampe47b31aa2014-06-19 01:10:07 -0700244 LIR* OpRegRegRegExtend(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2,
245 A64RegExtEncodings ext, uint8_t amount);
Matteo Franchinbc6d1972014-05-13 12:33:28 +0100246 LIR* OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Stuart Monteithf8ec48e2014-06-06 17:05:08 +0100247 LIR* OpRegRegExtend(OpKind op, RegStorage r_dest_src1, RegStorage r_src2, int shift);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100248 static const ArmEncodingMap EncodingMap[kA64Last];
Matteo Franchin43ec8732014-03-31 15:00:14 +0100249 int EncodeShift(int code, int amount);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100250 int EncodeExtend(int extend_type, int amount);
251 bool IsExtendEncoding(int encoded_value);
252 int EncodeLogicalImmediate(bool is_wide, uint64_t value);
253 uint64_t DecodeLogicalImmediate(bool is_wide, int value);
254
Matteo Franchin43ec8732014-03-31 15:00:14 +0100255 ArmConditionCode ArmConditionEncoding(ConditionCode code);
256 bool InexpensiveConstantInt(int32_t value);
257 bool InexpensiveConstantFloat(int32_t value);
258 bool InexpensiveConstantLong(int64_t value);
259 bool InexpensiveConstantDouble(int64_t value);
260
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100261 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
buzbee33ae5582014-06-12 14:56:32 -0700262
263 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
264 NextCallInsn next_call_insn,
265 const MethodReference& target_method,
266 uint32_t vtable_idx,
267 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
268 bool skip_this);
269
270 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
271 NextCallInsn next_call_insn,
272 const MethodReference& target_method,
273 uint32_t vtable_idx,
274 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
275 bool skip_this);
276 InToRegStorageMapping in_to_reg_storage_mapping_;
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100277
Matteo Franchin43ec8732014-03-31 15:00:14 +0100278 private:
Matteo Franchin5acc8b02014-06-05 15:10:35 +0100279 /**
280 * @brief Given register xNN (dNN), returns register wNN (sNN).
281 * @param reg #RegStorage containing a Solo64 input register (e.g. @c x1 or @c d2).
282 * @return A Solo32 with the same register number as the @p reg (e.g. @c w1 or @c s2).
283 * @see As64BitReg
284 */
285 RegStorage As32BitReg(RegStorage reg) {
286 DCHECK(reg.Is64Bit());
287 DCHECK(!reg.IsPair());
288 RegStorage ret_val = RegStorage(RegStorage::k32BitSolo,
289 reg.GetRawBits() & RegStorage::kRegTypeMask);
290 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k32SoloStorageMask)
291 ->GetReg().GetReg(),
292 ret_val.GetReg());
293 return ret_val;
294 }
295
296 /**
297 * @brief Given register wNN (sNN), returns register xNN (dNN).
298 * @param reg #RegStorage containing a Solo32 input register (e.g. @c w1 or @c s2).
299 * @return A Solo64 with the same register number as the @p reg (e.g. @c x1 or @c d2).
300 * @see As32BitReg
301 */
302 RegStorage As64BitReg(RegStorage reg) {
303 DCHECK(reg.Is32Bit());
304 DCHECK(!reg.IsPair());
305 RegStorage ret_val = RegStorage(RegStorage::k64BitSolo,
306 reg.GetRawBits() & RegStorage::kRegTypeMask);
307 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k64SoloStorageMask)
308 ->GetReg().GetReg(),
309 ret_val.GetReg());
310 return ret_val;
311 }
312
Matteo Franchinc41e6dc2014-06-13 19:16:28 +0100313 LIR* LoadFPConstantValue(RegStorage r_dest, int32_t value);
314 LIR* LoadFPConstantValueWide(RegStorage r_dest, int64_t value);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100315 void ReplaceFixup(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
316 void InsertFixupBefore(LIR* prev_lir, LIR* orig_lir, LIR* new_lir);
317 void AssignDataOffsets();
318 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
319 bool is_div, bool check_zero);
320 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Matteo Franchin43ec8732014-03-31 15:00:14 +0100321};
322
323} // namespace art
324
325#endif // ART_COMPILER_DEX_QUICK_ARM64_CODEGEN_ARM64_H_