blob: 1f5b3500a89c262d9010edbb3aa55378ea623328 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070023#include <map>
24
Brian Carlstrom7940e442013-07-12 13:46:57 -070025namespace art {
26
Mark Mendelle87f9b52014-04-30 14:13:18 -040027class X86Mir2Lir : public Mir2Lir {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070028 protected:
29 class InToRegStorageMapper {
30 public:
Serguei Katkov407a9d22014-07-05 03:09:32 +070031 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref) = 0;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070032 virtual ~InToRegStorageMapper() {}
33 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070034
Ian Rogers0f9b9c52014-06-09 01:32:12 -070035 class InToRegStorageX86_64Mapper : public InToRegStorageMapper {
36 public:
Chao-ying Fua77ee512014-07-01 17:43:41 -070037 explicit InToRegStorageX86_64Mapper(Mir2Lir* ml) : ml_(ml), cur_core_reg_(0), cur_fp_reg_(0) {}
Ian Rogers0f9b9c52014-06-09 01:32:12 -070038 virtual ~InToRegStorageX86_64Mapper() {}
Serguei Katkov407a9d22014-07-05 03:09:32 +070039 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref);
Chao-ying Fua77ee512014-07-01 17:43:41 -070040 protected:
41 Mir2Lir* ml_;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070042 private:
43 int cur_core_reg_;
44 int cur_fp_reg_;
45 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070046
Ian Rogers0f9b9c52014-06-09 01:32:12 -070047 class InToRegStorageMapping {
48 public:
49 InToRegStorageMapping() : max_mapped_in_(0), is_there_stack_mapped_(false),
50 initialized_(false) {}
51 void Initialize(RegLocation* arg_locs, int count, InToRegStorageMapper* mapper);
52 int GetMaxMappedIn() { return max_mapped_in_; }
53 bool IsThereStackMapped() { return is_there_stack_mapped_; }
54 RegStorage Get(int in_position);
55 bool IsInitialized() { return initialized_; }
56 private:
57 std::map<int, RegStorage> mapping_;
58 int max_mapped_in_;
59 bool is_there_stack_mapped_;
60 bool initialized_;
61 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070062
Ian Rogers0f9b9c52014-06-09 01:32:12 -070063 public:
Elena Sayapinadd644502014-07-01 18:39:52 +070064 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -070065
Ian Rogers0f9b9c52014-06-09 01:32:12 -070066 // Required for target - codegen helpers.
67 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070068 RegLocation rl_dest, int lit) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070069 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
70 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070071 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070072 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000073 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070074 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010075 OpSize size) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070076 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
77 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Ian Rogers0f9b9c52014-06-09 01:32:12 -070078 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000079 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070080 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
81 OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070082 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) OVERRIDE;
83 void GenImplicitNullCheck(RegStorage reg, int opt_flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070084
Ian Rogers0f9b9c52014-06-09 01:32:12 -070085 // Required for target - register utilities.
Chao-ying Fua77ee512014-07-01 17:43:41 -070086 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
Andreas Gampeccc60262014-07-04 18:02:38 -070087 RegStorage TargetReg(SpecialTargetRegister symbolic_reg, WideKind wide_kind) OVERRIDE {
88 if (wide_kind == kWide) {
89 if (cu_->target64) {
90 return As64BitReg(TargetReg32(symbolic_reg));
91 } else {
92 // x86: construct a pair.
93 DCHECK((kArg0 <= symbolic_reg && symbolic_reg < kArg3) ||
94 (kFArg0 <= symbolic_reg && symbolic_reg < kFArg3) ||
95 (kRet0 == symbolic_reg));
96 return RegStorage::MakeRegPair(TargetReg32(symbolic_reg),
97 TargetReg32(static_cast<SpecialTargetRegister>(symbolic_reg + 1)));
98 }
99 } else if (wide_kind == kRef && cu_->target64) {
100 return As64BitReg(TargetReg32(symbolic_reg));
Chao-ying Fua77ee512014-07-01 17:43:41 -0700101 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700102 return TargetReg32(symbolic_reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700103 }
104 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700105 RegStorage TargetPtrReg(SpecialTargetRegister symbolic_reg) OVERRIDE {
Andreas Gampeccc60262014-07-04 18:02:38 -0700106 return TargetReg(symbolic_reg, cu_->target64 ? kWide : kNotWide);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700107 }
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700108
109 RegStorage GetArgMappingToPhysicalReg(int arg_num) OVERRIDE;
110
111 RegLocation GetReturnAlt() OVERRIDE;
112 RegLocation GetReturnWideAlt() OVERRIDE;
113 RegLocation LocCReturn() OVERRIDE;
114 RegLocation LocCReturnRef() OVERRIDE;
115 RegLocation LocCReturnDouble() OVERRIDE;
116 RegLocation LocCReturnFloat() OVERRIDE;
117 RegLocation LocCReturnWide() OVERRIDE;
118
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100119 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700120 void AdjustSpillMask() OVERRIDE;
121 void ClobberCallerSave() OVERRIDE;
122 void FreeCallTemps() OVERRIDE;
123 void LockCallTemps() OVERRIDE;
124
125 void CompilerInitializeRegAlloc() OVERRIDE;
126 int VectorRegisterSize() OVERRIDE;
127 int NumReservableVectorRegisters(bool fp_used) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700129 // Required for target - miscellaneous.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700130 void AssembleLIR() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100131 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
132 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
133 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700134 const char* GetTargetInstFmt(int opcode) OVERRIDE;
135 const char* GetTargetInstName(int opcode) OVERRIDE;
136 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100137 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700138 uint64_t GetTargetInstFlags(int opcode) OVERRIDE;
Ian Rogers5aa6e042014-06-13 16:38:24 -0700139 size_t GetInsnSize(LIR* lir) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700140 bool IsUnconditionalBranch(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700142 // Get the register class for load/store of a field.
143 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +0100144
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700145 // Required for target - Dalvik-level generators.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700146 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700147 RegLocation rl_dest, int scale) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700148 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700149 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) OVERRIDE;
150
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700151 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700152 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700153 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700154 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700155 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700156 RegLocation rl_src2) OVERRIDE;
157 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
158
159 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) OVERRIDE;
160 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) OVERRIDE;
161 bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) OVERRIDE;
Yixin Shou8c914c02014-07-28 14:17:09 -0400162 bool GenInlinedReverseBits(CallInfo* info, OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700163 bool GenInlinedSqrt(CallInfo* info) OVERRIDE;
Yixin Shou7071c8d2014-03-05 06:07:48 -0500164 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
165 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700166 bool GenInlinedPeek(CallInfo* info, OpSize size) OVERRIDE;
167 bool GenInlinedPoke(CallInfo* info, OpSize size) OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -0700168 bool GenInlinedCharAt(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700169
170 // Long instructions.
Andreas Gampec76c6142014-08-04 16:30:03 -0700171 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
172 RegLocation rl_src2) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700173 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
174 RegLocation rl_src2) OVERRIDE;
175 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
176 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700177 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) OVERRIDE;
178 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
179 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
180 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800181
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700182 /*
183 * @brief Generate a two address long operation with a constant value
184 * @param rl_dest location of result
185 * @param rl_src constant source operand
186 * @param op Opcode to be generated
187 * @return success or not
188 */
189 bool GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700190
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700191 /*
192 * @brief Generate a three address long operation with a constant value
193 * @param rl_dest location of result
194 * @param rl_src1 source operand
195 * @param rl_src2 constant source operand
196 * @param op Opcode to be generated
197 * @return success or not
198 */
199 bool GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
200 Instruction::Code op);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700201 /**
202 * @brief Generate a long arithmetic operation.
203 * @param rl_dest The destination.
204 * @param rl_src1 First operand.
205 * @param rl_src2 Second operand.
206 * @param op The DEX opcode for the operation.
207 * @param is_commutative The sources can be swapped if needed.
208 */
209 virtual void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
210 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800211
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700212 /**
213 * @brief Generate a two operand long arithmetic operation.
214 * @param rl_dest The destination.
215 * @param rl_src Second operand.
216 * @param op The DEX opcode for the operation.
217 */
218 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800219
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700220 /**
221 * @brief Generate a long operation.
222 * @param rl_dest The destination. Must be in a register
223 * @param rl_src The other operand. May be in a register or in memory.
224 * @param op The DEX opcode for the operation.
225 */
226 virtual void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700228
229 // TODO: collapse reg_lo, reg_hi
230 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div)
231 OVERRIDE;
232 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) OVERRIDE;
233 void GenDivZeroCheckWide(RegStorage reg) OVERRIDE;
234 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
235 void GenExitSequence() OVERRIDE;
236 void GenSpecialExitSequence() OVERRIDE;
237 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) OVERRIDE;
238 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) OVERRIDE;
239 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) OVERRIDE;
240 void GenSelect(BasicBlock* bb, MIR* mir) OVERRIDE;
241 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
242 int32_t true_val, int32_t false_val, RegStorage rs_dest,
243 int dest_reg_class) OVERRIDE;
244 bool GenMemBarrier(MemBarrierKind barrier_kind) OVERRIDE;
245 void GenMoveException(RegLocation rl_dest) OVERRIDE;
246 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
247 int first_bit, int second_bit) OVERRIDE;
248 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
249 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
Andreas Gampe48971b32014-08-06 10:09:01 -0700250 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
251 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700252
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700253 /**
254 * @brief Implement instanceof a final class with x86 specific code.
255 * @param use_declaring_class 'true' if we can use the class itself.
256 * @param type_idx Type index to use if use_declaring_class is 'false'.
257 * @param rl_dest Result to be set to 0 or 1.
258 * @param rl_src Object to be tested.
259 */
260 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700261 RegLocation rl_src) OVERRIDE;
Chao-ying Fua0147762014-06-06 18:38:49 -0700262
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700263 // Single operation generators.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700264 LIR* OpUnconditionalBranch(LIR* target) OVERRIDE;
265 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) OVERRIDE;
266 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target) OVERRIDE;
267 LIR* OpCondBranch(ConditionCode cc, LIR* target) OVERRIDE;
268 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) OVERRIDE;
269 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
270 LIR* OpIT(ConditionCode cond, const char* guide) OVERRIDE;
271 void OpEndIT(LIR* it) OVERRIDE;
272 LIR* OpMem(OpKind op, RegStorage r_base, int disp) OVERRIDE;
273 LIR* OpPcRelLoad(RegStorage reg, LIR* target) OVERRIDE;
274 LIR* OpReg(OpKind op, RegStorage r_dest_src) OVERRIDE;
275 void OpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
276 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) OVERRIDE;
277 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) OVERRIDE;
278 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) OVERRIDE;
279 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) OVERRIDE;
280 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) OVERRIDE;
281 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) OVERRIDE;
282 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) OVERRIDE;
283 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) OVERRIDE;
284 LIR* OpTestSuspend(LIR* target) OVERRIDE;
285 LIR* OpVldm(RegStorage r_base, int count) OVERRIDE;
286 LIR* OpVstm(RegStorage r_base, int count) OVERRIDE;
287 void OpRegCopyWide(RegStorage dest, RegStorage src) OVERRIDE;
288 bool GenInlinedCurrentThread(CallInfo* info) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700289
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700290 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
291 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
292 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
293 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700294
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700295 /*
296 * @brief Should try to optimize for two address instructions?
297 * @return true if we try to avoid generating three operand instructions.
298 */
299 virtual bool GenerateTwoOperandInstructions() const { return true; }
Mark Mendelle87f9b52014-04-30 14:13:18 -0400300
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700301 /*
302 * @brief x86 specific codegen for int operations.
303 * @param opcode Operation to perform.
304 * @param rl_dest Destination for the result.
305 * @param rl_lhs Left hand operand.
306 * @param rl_rhs Right hand operand.
307 */
308 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700309 RegLocation rl_rhs) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800310
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700311 /*
312 * @brief Load the Method* of a dex method into the register.
313 * @param target_method The MethodReference of the method to be invoked.
314 * @param type How the method will be invoked.
315 * @param register that will contain the code address.
316 * @note register will be passed to TargetReg to get physical register.
317 */
318 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700319 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800320
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700321 /*
322 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -0700323 * @param dex DexFile that contains the class type.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700324 * @param type How the method will be invoked.
325 * @param register that will contain the code address.
326 * @note register will be passed to TargetReg to get physical register.
327 */
Fred Shihe7f82e22014-08-06 10:46:37 -0700328 void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
329 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800330
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700331 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700332
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700333 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700334 NextCallInsn next_call_insn,
335 const MethodReference& target_method,
336 uint32_t vtable_idx,
337 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700338 bool skip_this) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700339
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700340 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
341 NextCallInsn next_call_insn,
342 const MethodReference& target_method,
343 uint32_t vtable_idx,
344 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700345 bool skip_this) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800346
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700347 /*
348 * @brief Generate a relative call to the method that will be patched at link time.
349 * @param target_method The MethodReference of the method to be invoked.
350 * @param type How the method will be invoked.
351 * @returns Call instruction
352 */
353 virtual LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800354
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700355 /*
356 * @brief Handle x86 specific literals
357 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700358 void InstallLiteralPools() OVERRIDE;
Mark Mendellae9fd932014-02-10 16:14:35 -0800359
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700360 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700361 * @brief Generate the debug_frame FDE information.
362 * @returns pointer to vector containing CFE information
363 */
Tong Shen547cdfd2014-08-05 01:54:19 -0700364 std::vector<uint8_t>* ReturnFrameDescriptionEntry() OVERRIDE;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800365
Andreas Gampe98430592014-07-27 19:44:50 -0700366 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
367
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700368 protected:
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700369 RegStorage TargetReg32(SpecialTargetRegister reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700370 // Casting of RegStorage
371 RegStorage As32BitReg(RegStorage reg) {
372 DCHECK(!reg.IsPair());
373 if ((kFailOnSizeError || kReportSizeError) && !reg.Is64Bit()) {
374 if (kFailOnSizeError) {
375 LOG(FATAL) << "Expected 64b register " << reg.GetReg();
376 } else {
377 LOG(WARNING) << "Expected 64b register " << reg.GetReg();
378 return reg;
379 }
380 }
381 RegStorage ret_val = RegStorage(RegStorage::k32BitSolo,
382 reg.GetRawBits() & RegStorage::kRegTypeMask);
383 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k32SoloStorageMask)
384 ->GetReg().GetReg(),
385 ret_val.GetReg());
386 return ret_val;
387 }
388
389 RegStorage As64BitReg(RegStorage reg) {
390 DCHECK(!reg.IsPair());
391 if ((kFailOnSizeError || kReportSizeError) && !reg.Is32Bit()) {
392 if (kFailOnSizeError) {
393 LOG(FATAL) << "Expected 32b register " << reg.GetReg();
394 } else {
395 LOG(WARNING) << "Expected 32b register " << reg.GetReg();
396 return reg;
397 }
398 }
399 RegStorage ret_val = RegStorage(RegStorage::k64BitSolo,
400 reg.GetRawBits() & RegStorage::kRegTypeMask);
401 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k64SoloStorageMask)
402 ->GetReg().GetReg(),
403 ret_val.GetReg());
404 return ret_val;
405 }
406
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700407 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
408 RegStorage r_dest, OpSize size);
409 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
410 RegStorage r_src, OpSize size);
411
412 RegStorage GetCoreArgMappingToPhysicalReg(int core_arg_num);
413
414 int AssignInsnOffsets();
415 void AssignOffsets();
416 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
417
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700418 size_t ComputeSize(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_index,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700419 int32_t raw_base, int32_t displacement);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700420 void CheckValidByteRegister(const X86EncodingMap* entry, int32_t raw_reg);
421 void EmitPrefix(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700422 int32_t raw_reg_r, int32_t raw_reg_x, int32_t raw_reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700423 void EmitOpcode(const X86EncodingMap* entry);
424 void EmitPrefixAndOpcode(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700425 int32_t reg_r, int32_t reg_x, int32_t reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700426 void EmitDisp(uint8_t base, int32_t disp);
427 void EmitModrmThread(uint8_t reg_or_opcode);
428 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int32_t disp);
429 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale,
430 int32_t disp);
431 void EmitImm(const X86EncodingMap* entry, int64_t imm);
432 void EmitNullary(const X86EncodingMap* entry);
433 void EmitOpRegOpcode(const X86EncodingMap* entry, int32_t raw_reg);
434 void EmitOpReg(const X86EncodingMap* entry, int32_t raw_reg);
435 void EmitOpMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
436 void EmitOpArray(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
437 int32_t disp);
438 void EmitMemReg(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_reg);
439 void EmitRegMem(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base, int32_t disp);
440 void EmitRegArray(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base,
441 int32_t raw_index, int scale, int32_t disp);
442 void EmitArrayReg(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
443 int32_t disp, int32_t raw_reg);
444 void EmitMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
445 void EmitArrayImm(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
446 int32_t raw_disp, int32_t imm);
447 void EmitRegThread(const X86EncodingMap* entry, int32_t raw_reg, int32_t disp);
448 void EmitRegReg(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2);
449 void EmitRegRegImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t imm);
450 void EmitRegMemImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
451 int32_t imm);
452 void EmitMemRegImm(const X86EncodingMap* entry, int32_t base, int32_t disp, int32_t raw_reg1,
453 int32_t imm);
454 void EmitRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
455 void EmitThreadImm(const X86EncodingMap* entry, int32_t disp, int32_t imm);
456 void EmitMovRegImm(const X86EncodingMap* entry, int32_t raw_reg, int64_t imm);
457 void EmitShiftRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
458 void EmitShiftRegCl(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_cl);
459 void EmitShiftMemCl(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_cl);
460 void EmitShiftMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
461 void EmitRegCond(const X86EncodingMap* entry, int32_t raw_reg, int32_t cc);
462 void EmitMemCond(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t cc);
463 void EmitRegRegCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t cc);
464 void EmitRegMemCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
465 int32_t cc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800466
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700467 void EmitJmp(const X86EncodingMap* entry, int32_t rel);
468 void EmitJcc(const X86EncodingMap* entry, int32_t rel, int32_t cc);
469 void EmitCallMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
470 void EmitCallImmediate(const X86EncodingMap* entry, int32_t disp);
471 void EmitCallThread(const X86EncodingMap* entry, int32_t disp);
472 void EmitPcRel(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base_or_table,
473 int32_t raw_index, int scale, int32_t table_or_disp);
474 void EmitMacro(const X86EncodingMap* entry, int32_t raw_reg, int32_t offset);
475 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
476 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
477 int64_t val, ConditionCode ccode);
478 void GenConstWide(RegLocation rl_dest, int64_t value);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700479 void GenMultiplyVectorSignedByte(BasicBlock *bb, MIR *mir);
480 void GenShiftByteVector(BasicBlock *bb, MIR *mir);
481 void AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3, uint32_t m4);
482 void MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3, uint32_t m4);
483 void AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400484
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700485 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800486
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700487 /*
488 * @brief Ensure that a temporary register is byte addressable.
489 * @returns a temporary guarenteed to be byte addressable.
490 */
491 virtual RegStorage AllocateByteRegister();
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800492
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700493 /*
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700494 * @brief Use a wide temporary as a 128-bit register
495 * @returns a 128-bit temporary register.
496 */
497 virtual RegStorage Get128BitRegister(RegStorage reg);
498
499 /*
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700500 * @brief Check if a register is byte addressable.
501 * @returns true if a register is byte addressable.
502 */
503 bool IsByteRegister(RegStorage reg);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700504
505 void GenDivRemLongLit(RegLocation rl_dest, RegLocation rl_src, int64_t imm, bool is_div);
506
DaniilSokolov70c4f062014-06-24 17:34:00 -0700507 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700508
509 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700510 * @brief generate inline code for fast case of Strng.indexOf.
511 * @param info Call parameters
512 * @param zero_based 'true' if the index into the string is 0.
513 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
514 * generated.
515 */
516 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400517
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700518 /**
519 * @brief Reserve a fixed number of vector registers from the register pool
520 * @details The mir->dalvikInsn.vA specifies an N such that vector registers
521 * [0..N-1] are removed from the temporary pool. The caller must call
522 * ReturnVectorRegisters before calling ReserveVectorRegisters again.
523 * Also sets the num_reserved_vector_regs_ to the specified value
524 * @param mir whose vA specifies the number of registers to reserve
525 */
526 void ReserveVectorRegisters(MIR* mir);
527
528 /**
529 * @brief Return all the reserved vector registers to the temp pool
530 * @details Returns [0..num_reserved_vector_regs_]
531 */
532 void ReturnVectorRegisters();
533
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700534 /*
535 * @brief Load 128 bit constant into vector register.
536 * @param bb The basic block in which the MIR is from.
537 * @param mir The MIR whose opcode is kMirConstVector
538 * @note vA is the TypeSize for the register.
539 * @note vB is the destination XMM register. arg[0..3] are 32 bit constant values.
540 */
541 void GenConst128(BasicBlock* bb, MIR* mir);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800542
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700543 /*
544 * @brief MIR to move a vectorized register to another.
545 * @param bb The basic block in which the MIR is from.
546 * @param mir The MIR whose opcode is kMirConstVector.
547 * @note vA: TypeSize
548 * @note vB: destination
549 * @note vC: source
550 */
551 void GenMoveVector(BasicBlock *bb, MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400552
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700553 /*
554 * @brief Packed multiply of units in two vector registers: vB = vB .* @note vC using vA to know the type of the vector.
555 * @param bb The basic block in which the MIR is from.
556 * @param mir The MIR whose opcode is kMirConstVector.
557 * @note vA: TypeSize
558 * @note vB: destination and source
559 * @note vC: source
560 */
561 void GenMultiplyVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400562
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700563 /*
564 * @brief Packed addition of units in two vector registers: vB = vB .+ vC using vA to know the type of the vector.
565 * @param bb The basic block in which the MIR is from.
566 * @param mir The MIR whose opcode is kMirConstVector.
567 * @note vA: TypeSize
568 * @note vB: destination and source
569 * @note vC: source
570 */
571 void GenAddVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400572
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700573 /*
574 * @brief Packed subtraction of units in two vector registers: vB = vB .- vC using vA to know the type of the vector.
575 * @param bb The basic block in which the MIR is from.
576 * @param mir The MIR whose opcode is kMirConstVector.
577 * @note vA: TypeSize
578 * @note vB: destination and source
579 * @note vC: source
580 */
581 void GenSubtractVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400582
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700583 /*
584 * @brief Packed shift left of units in two vector registers: vB = vB .<< vC using vA to know the type of the vector.
585 * @param bb The basic block in which the MIR is from.
586 * @param mir The MIR whose opcode is kMirConstVector.
587 * @note vA: TypeSize
588 * @note vB: destination and source
589 * @note vC: immediate
590 */
591 void GenShiftLeftVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400592
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700593 /*
594 * @brief Packed signed shift right of units in two vector registers: vB = vB .>> vC using vA to know the type of the vector.
595 * @param bb The basic block in which the MIR is from.
596 * @param mir The MIR whose opcode is kMirConstVector.
597 * @note vA: TypeSize
598 * @note vB: destination and source
599 * @note vC: immediate
600 */
601 void GenSignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400602
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700603 /*
604 * @brief Packed unsigned shift right of units in two vector registers: vB = vB .>>> vC using vA to know the type of the vector.
605 * @param bb The basic block in which the MIR is from..
606 * @param mir The MIR whose opcode is kMirConstVector.
607 * @note vA: TypeSize
608 * @note vB: destination and source
609 * @note vC: immediate
610 */
611 void GenUnsignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400612
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700613 /*
614 * @brief Packed bitwise and of units in two vector registers: vB = vB .& vC using vA to know the type of the vector.
615 * @note vA: TypeSize
616 * @note vB: destination and source
617 * @note vC: source
618 */
619 void GenAndVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400620
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700621 /*
622 * @brief Packed bitwise or of units in two vector registers: vB = vB .| vC using vA to know the type of the vector.
623 * @param bb The basic block in which the MIR is from.
624 * @param mir The MIR whose opcode is kMirConstVector.
625 * @note vA: TypeSize
626 * @note vB: destination and source
627 * @note vC: source
628 */
629 void GenOrVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400630
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700631 /*
632 * @brief Packed bitwise xor of units in two vector registers: vB = vB .^ vC using vA to know the type of the vector.
633 * @param bb The basic block in which the MIR is from.
634 * @param mir The MIR whose opcode is kMirConstVector.
635 * @note vA: TypeSize
636 * @note vB: destination and source
637 * @note vC: source
638 */
639 void GenXorVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400640
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700641 /*
642 * @brief Reduce a 128-bit packed element into a single VR by taking lower bits
643 * @param bb The basic block in which the MIR is from.
644 * @param mir The MIR whose opcode is kMirConstVector.
645 * @details Instruction does a horizontal addition of the packed elements and then adds it to VR.
646 * @note vA: TypeSize
647 * @note vB: destination and source VR (not vector register)
648 * @note vC: source (vector register)
649 */
650 void GenAddReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400651
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700652 /*
653 * @brief Extract a packed element into a single VR.
654 * @param bb The basic block in which the MIR is from.
655 * @param mir The MIR whose opcode is kMirConstVector.
656 * @note vA: TypeSize
657 * @note vB: destination VR (not vector register)
658 * @note vC: source (vector register)
659 * @note arg[0]: The index to use for extraction from vector register (which packed element).
660 */
661 void GenReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400662
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700663 /*
664 * @brief Create a vector value, with all TypeSize values equal to vC
665 * @param bb The basic block in which the MIR is from.
666 * @param mir The MIR whose opcode is kMirConstVector.
667 * @note vA: TypeSize.
668 * @note vB: destination vector register.
669 * @note vC: source VR (not vector register).
670 */
671 void GenSetVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400672
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700673 /*
674 * @brief Generate code for a vector opcode.
675 * @param bb The basic block in which the MIR is from.
676 * @param mir The MIR whose opcode is a non-standard opcode.
677 */
678 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400679
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700680 /*
681 * @brief Return the correct x86 opcode for the Dex operation
682 * @param op Dex opcode for the operation
683 * @param loc Register location of the operand
684 * @param is_high_op 'true' if this is an operation on the high word
685 * @param value Immediate value for the operation. Used for byte variants
686 * @returns the correct x86 opcode to perform the operation
687 */
688 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400689
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700690 /*
691 * @brief Return the correct x86 opcode for the Dex operation
692 * @param op Dex opcode for the operation
693 * @param dest location of the destination. May be register or memory.
694 * @param rhs Location for the rhs of the operation. May be in register or memory.
695 * @param is_high_op 'true' if this is an operation on the high word
696 * @returns the correct x86 opcode to perform the operation
697 * @note at most one location may refer to memory
698 */
699 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
700 bool is_high_op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800701
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700702 /*
703 * @brief Is this operation a no-op for this opcode and value
704 * @param op Dex opcode for the operation
705 * @param value Immediate value for the operation.
706 * @returns 'true' if the operation will have no effect
707 */
708 bool IsNoOp(Instruction::Code op, int32_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800709
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700710 /**
711 * @brief Calculate magic number and shift for a given divisor
712 * @param divisor divisor number for calculation
713 * @param magic hold calculated magic number
714 * @param shift hold calculated shift
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700715 * @param is_long 'true' if divisor is jlong, 'false' for jint.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700716 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700717 void CalculateMagicAndShift(int64_t divisor, int64_t& magic, int& shift, bool is_long);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800718
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700719 /*
720 * @brief Generate an integer div or rem operation.
721 * @param rl_dest Destination Location.
722 * @param rl_src1 Numerator Location.
723 * @param rl_src2 Divisor Location.
724 * @param is_div 'true' if this is a division, 'false' for a remainder.
725 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
726 */
727 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
728 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800729
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700730 /*
731 * @brief Generate an integer div or rem operation by a literal.
732 * @param rl_dest Destination Location.
733 * @param rl_src Numerator Location.
734 * @param lit Divisor.
735 * @param is_div 'true' if this is a division, 'false' for a remainder.
736 */
737 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800738
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700739 /*
740 * Generate code to implement long shift operations.
741 * @param opcode The DEX opcode to specify the shift type.
742 * @param rl_dest The destination.
743 * @param rl_src The value to be shifted.
744 * @param shift_amount How much to shift.
745 * @returns the RegLocation of the result.
746 */
747 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
748 RegLocation rl_src, int shift_amount);
749 /*
750 * Generate an imul of a register by a constant or a better sequence.
751 * @param dest Destination Register.
752 * @param src Source Register.
753 * @param val Constant multiplier.
754 */
755 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800756
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700757 /*
758 * Generate an imul of a memory location by a constant or a better sequence.
759 * @param dest Destination Register.
760 * @param sreg Symbolic register.
761 * @param displacement Displacement on stack of Symbolic Register.
762 * @param val Constant multiplier.
763 */
764 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800765
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700766 /*
767 * @brief Compare memory to immediate, and branch if condition true.
768 * @param cond The condition code that when true will branch to the target.
769 * @param temp_reg A temporary register that can be used if compare memory is not
770 * supported by the architecture.
771 * @param base_reg The register holding the base address.
772 * @param offset The offset from the base.
773 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +0000774 * @param target branch target (or nullptr)
775 * @param compare output for getting LIR for comparison (or nullptr)
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700776 */
777 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +0000778 int offset, int check_value, LIR* target, LIR** compare);
Mark Mendell766e9292014-01-27 07:55:47 -0800779
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700780 void GenRemFP(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2, bool is_double);
781
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700782 /*
783 * Can this operation be using core registers without temporaries?
784 * @param rl_lhs Left hand operand.
785 * @param rl_rhs Right hand operand.
786 * @returns 'true' if the operation can proceed without needing temporary regs.
787 */
788 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800789
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700790 /**
791 * @brief Generates inline code for conversion of long to FP by using x87/
792 * @param rl_dest The destination of the FP.
793 * @param rl_src The source of the long.
794 * @param is_double 'true' if dealing with double, 'false' for float.
795 */
796 virtual void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
Mark Mendell67c39c42014-01-31 17:28:00 -0800797
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700798 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
799 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
800
801 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
802 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
803 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
804 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
805 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset);
806 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
807 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset);
808 void OpTlsCmp(ThreadOffset<4> offset, int val);
809 void OpTlsCmp(ThreadOffset<8> offset, int val);
810
811 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
812
Andreas Gampec76c6142014-08-04 16:30:03 -0700813 // Try to do a long multiplication where rl_src2 is a constant. This simplified setup might fail,
814 // in which case false will be returned.
815 bool GenMulLongConst(RegLocation rl_dest, RegLocation rl_src1, int64_t val);
816 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
817 RegLocation rl_src2);
818 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
819 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
820 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
821 RegLocation rl_src2, bool is_div);
822
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700823 void SpillCoreRegs();
824 void UnSpillCoreRegs();
825 void UnSpillFPRegs();
826 void SpillFPRegs();
827
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700828 /*
829 * @brief Perform MIR analysis before compiling method.
830 * @note Invokes Mir2LiR::Materialize after analysis.
831 */
832 void Materialize();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800833
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700834 /*
835 * Mir2Lir's UpdateLoc() looks to see if the Dalvik value is currently live in any temp register
836 * without regard to data type. In practice, this can result in UpdateLoc returning a
837 * location record for a Dalvik float value in a core register, and vis-versa. For targets
838 * which can inexpensively move data between core and float registers, this can often be a win.
839 * However, for x86 this is generally not a win. These variants of UpdateLoc()
840 * take a register class argument - and will return an in-register location record only if
841 * the value is live in a temp register of the correct class. Additionally, if the value is in
842 * a temp register of the wrong register class, it will be clobbered.
843 */
844 RegLocation UpdateLocTyped(RegLocation loc, int reg_class);
845 RegLocation UpdateLocWideTyped(RegLocation loc, int reg_class);
Mark Mendell67c39c42014-01-31 17:28:00 -0800846
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700847 /*
848 * @brief Analyze MIR before generating code, to prepare for the code generation.
849 */
850 void AnalyzeMIR();
buzbee30adc732014-05-09 15:10:18 -0700851
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700852 /*
853 * @brief Analyze one basic block.
854 * @param bb Basic block to analyze.
855 */
856 void AnalyzeBB(BasicBlock * bb);
Mark Mendell67c39c42014-01-31 17:28:00 -0800857
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700858 /*
859 * @brief Analyze one extended MIR instruction
860 * @param opcode MIR instruction opcode.
861 * @param bb Basic block containing instruction.
862 * @param mir Extended instruction to analyze.
863 */
864 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800865
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700866 /*
867 * @brief Analyze one MIR instruction
868 * @param opcode MIR instruction opcode.
869 * @param bb Basic block containing instruction.
870 * @param mir Instruction to analyze.
871 */
872 virtual void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800873
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700874 /*
875 * @brief Analyze one MIR float/double instruction
876 * @param opcode MIR instruction opcode.
877 * @param bb Basic block containing instruction.
878 * @param mir Instruction to analyze.
879 */
880 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800881
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700882 /*
883 * @brief Analyze one use of a double operand.
884 * @param rl_use Double RegLocation for the operand.
885 */
886 void AnalyzeDoubleUse(RegLocation rl_use);
Mark Mendell67c39c42014-01-31 17:28:00 -0800887
Yixin Shou7071c8d2014-03-05 06:07:48 -0500888 /*
889 * @brief Analyze one invoke-static MIR instruction
890 * @param opcode MIR instruction opcode.
891 * @param bb Basic block containing instruction.
892 * @param mir Instruction to analyze.
893 */
894 void AnalyzeInvokeStatic(int opcode, BasicBlock * bb, MIR *mir);
895
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700896 // Information derived from analysis of MIR
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700897
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700898 // The compiler temporary for the code address of the method.
899 CompilerTemp *base_of_code_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800900
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700901 // Have we decided to compute a ptr to code and store in temporary VR?
902 bool store_method_addr_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800903
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700904 // Have we used the stored method address?
905 bool store_method_addr_used_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800906
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700907 // Instructions to remove if we didn't use the stored method address.
908 LIR* setup_method_address_[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -0800909
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700910 // Instructions needing patching with Method* values.
911 GrowableArray<LIR*> method_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800912
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700913 // Instructions needing patching with Class Type* values.
914 GrowableArray<LIR*> class_type_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800915
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700916 // Instructions needing patching with PC relative code addresses.
917 GrowableArray<LIR*> call_method_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800918
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700919 // Prologue decrement of stack pointer.
920 LIR* stack_decrement_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800921
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700922 // Epilogue increment of stack pointer.
923 LIR* stack_increment_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800924
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700925 // The list of const vector literals.
926 LIR *const_vectors_;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400927
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700928 /*
929 * @brief Search for a matching vector literal
930 * @param mir A kMirOpConst128b MIR instruction to match.
931 * @returns pointer to matching LIR constant, or nullptr if not found.
932 */
933 LIR *ScanVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400934
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700935 /*
936 * @brief Add a constant vector literal
937 * @param mir A kMirOpConst128b MIR instruction to match.
938 */
939 LIR *AddVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400940
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700941 InToRegStorageMapping in_to_reg_storage_mapping_;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700942
Serguei Katkov59a42af2014-07-05 00:55:46 +0700943 bool WideGPRsAreAliases() OVERRIDE {
944 return cu_->target64; // On 64b, we have 64b GPRs.
945 }
946 bool WideFPRsAreAliases() OVERRIDE {
947 return true; // xmm registers have 64b views even on x86.
948 }
949
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700950 /*
951 * @brief Dump a RegLocation using printf
952 * @param loc Register location to dump
953 */
954 static void DumpRegLocation(RegLocation loc);
955
956 static const X86EncodingMap EncodingMap[kX86Last];
957
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700958 private:
959 // The number of vector registers [0..N] reserved by a call to ReserveVectorRegisters
960 int num_reserved_vector_regs_;
Yixin Shou8c914c02014-07-28 14:17:09 -0400961
962 void SwapBits(RegStorage result_reg, int shift, int32_t value);
963 void SwapBits64(RegStorage result_reg, int shift, int64_t value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700964};
965
966} // namespace art
967
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700968#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_