blob: b6a5c20cb89c656fdc3ac5db9d4b545177d9bbd4 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
53 EmitLabel(label, kSize);
54}
55
56
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000057void X86Assembler::call(const ExternalLabel& label) {
58 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
59 intptr_t call_start = buffer_.GetPosition();
60 EmitUint8(0xE8);
61 EmitInt32(label.address());
62 static const intptr_t kCallExternalLabelSize = 5;
63 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
64}
65
66
Ian Rogers2c8f6532011-09-02 17:16:34 -070067void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070068 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
69 EmitUint8(0x50 + reg);
70}
71
72
Ian Rogers2c8f6532011-09-02 17:16:34 -070073void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070074 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
75 EmitUint8(0xFF);
76 EmitOperand(6, address);
77}
78
79
Ian Rogers2c8f6532011-09-02 17:16:34 -070080void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070081 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070082 if (imm.is_int8()) {
83 EmitUint8(0x6A);
84 EmitUint8(imm.value() & 0xFF);
85 } else {
86 EmitUint8(0x68);
87 EmitImmediate(imm);
88 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070089}
90
91
Ian Rogers2c8f6532011-09-02 17:16:34 -070092void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070093 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
94 EmitUint8(0x58 + reg);
95}
96
97
Ian Rogers2c8f6532011-09-02 17:16:34 -070098void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070099 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
100 EmitUint8(0x8F);
101 EmitOperand(0, address);
102}
103
104
Ian Rogers2c8f6532011-09-02 17:16:34 -0700105void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700106 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
107 EmitUint8(0xB8 + dst);
108 EmitImmediate(imm);
109}
110
111
Ian Rogers2c8f6532011-09-02 17:16:34 -0700112void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700113 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
114 EmitUint8(0x89);
115 EmitRegisterOperand(src, dst);
116}
117
118
Ian Rogers2c8f6532011-09-02 17:16:34 -0700119void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700120 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
121 EmitUint8(0x8B);
122 EmitOperand(dst, src);
123}
124
125
Ian Rogers2c8f6532011-09-02 17:16:34 -0700126void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700127 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
128 EmitUint8(0x89);
129 EmitOperand(src, dst);
130}
131
132
Ian Rogers2c8f6532011-09-02 17:16:34 -0700133void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700134 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
135 EmitUint8(0xC7);
136 EmitOperand(0, dst);
137 EmitImmediate(imm);
138}
139
Ian Rogersbdb03912011-09-14 00:55:44 -0700140void X86Assembler::movl(const Address& dst, Label* lbl) {
141 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
142 EmitUint8(0xC7);
143 EmitOperand(0, dst);
144 EmitLabel(lbl, dst.length_ + 5);
145}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700146
Ian Rogers2c8f6532011-09-02 17:16:34 -0700147void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700148 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
149 EmitUint8(0x0F);
150 EmitUint8(0xB6);
151 EmitRegisterOperand(dst, src);
152}
153
154
Ian Rogers2c8f6532011-09-02 17:16:34 -0700155void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xB6);
159 EmitOperand(dst, src);
160}
161
162
Ian Rogers2c8f6532011-09-02 17:16:34 -0700163void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700164 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
165 EmitUint8(0x0F);
166 EmitUint8(0xBE);
167 EmitRegisterOperand(dst, src);
168}
169
170
Ian Rogers2c8f6532011-09-02 17:16:34 -0700171void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700172 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
173 EmitUint8(0x0F);
174 EmitUint8(0xBE);
175 EmitOperand(dst, src);
176}
177
178
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700179void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700180 LOG(FATAL) << "Use movzxb or movsxb instead.";
181}
182
183
Ian Rogers2c8f6532011-09-02 17:16:34 -0700184void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700185 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
186 EmitUint8(0x88);
187 EmitOperand(src, dst);
188}
189
190
Ian Rogers2c8f6532011-09-02 17:16:34 -0700191void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700192 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
193 EmitUint8(0xC6);
194 EmitOperand(EAX, dst);
195 CHECK(imm.is_int8());
196 EmitUint8(imm.value() & 0xFF);
197}
198
199
Ian Rogers2c8f6532011-09-02 17:16:34 -0700200void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700201 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
202 EmitUint8(0x0F);
203 EmitUint8(0xB7);
204 EmitRegisterOperand(dst, src);
205}
206
207
Ian Rogers2c8f6532011-09-02 17:16:34 -0700208void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700209 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
210 EmitUint8(0x0F);
211 EmitUint8(0xB7);
212 EmitOperand(dst, src);
213}
214
215
Ian Rogers2c8f6532011-09-02 17:16:34 -0700216void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700217 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
218 EmitUint8(0x0F);
219 EmitUint8(0xBF);
220 EmitRegisterOperand(dst, src);
221}
222
223
Ian Rogers2c8f6532011-09-02 17:16:34 -0700224void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700225 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
226 EmitUint8(0x0F);
227 EmitUint8(0xBF);
228 EmitOperand(dst, src);
229}
230
231
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700232void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700233 LOG(FATAL) << "Use movzxw or movsxw instead.";
234}
235
236
Ian Rogers2c8f6532011-09-02 17:16:34 -0700237void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700238 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
239 EmitOperandSizeOverride();
240 EmitUint8(0x89);
241 EmitOperand(src, dst);
242}
243
244
Ian Rogers2c8f6532011-09-02 17:16:34 -0700245void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700246 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
247 EmitUint8(0x8D);
248 EmitOperand(dst, src);
249}
250
251
Ian Rogers2c8f6532011-09-02 17:16:34 -0700252void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700253 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
254 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700255 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700256 EmitRegisterOperand(dst, src);
257}
258
259
Ian Rogers2c8f6532011-09-02 17:16:34 -0700260void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700261 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
262 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700263 EmitUint8(0x90 + condition);
264 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700265}
266
267
Ian Rogers2c8f6532011-09-02 17:16:34 -0700268void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700269 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
270 EmitUint8(0xF3);
271 EmitUint8(0x0F);
272 EmitUint8(0x10);
273 EmitOperand(dst, src);
274}
275
276
Ian Rogers2c8f6532011-09-02 17:16:34 -0700277void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700278 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
279 EmitUint8(0xF3);
280 EmitUint8(0x0F);
281 EmitUint8(0x11);
282 EmitOperand(src, dst);
283}
284
285
Ian Rogers2c8f6532011-09-02 17:16:34 -0700286void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700287 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
288 EmitUint8(0xF3);
289 EmitUint8(0x0F);
290 EmitUint8(0x11);
291 EmitXmmRegisterOperand(src, dst);
292}
293
294
Ian Rogers2c8f6532011-09-02 17:16:34 -0700295void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700296 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
297 EmitUint8(0x66);
298 EmitUint8(0x0F);
299 EmitUint8(0x6E);
300 EmitOperand(dst, Operand(src));
301}
302
303
Ian Rogers2c8f6532011-09-02 17:16:34 -0700304void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700305 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
306 EmitUint8(0x66);
307 EmitUint8(0x0F);
308 EmitUint8(0x7E);
309 EmitOperand(src, Operand(dst));
310}
311
312
Ian Rogers2c8f6532011-09-02 17:16:34 -0700313void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700314 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
315 EmitUint8(0xF3);
316 EmitUint8(0x0F);
317 EmitUint8(0x58);
318 EmitXmmRegisterOperand(dst, src);
319}
320
321
Ian Rogers2c8f6532011-09-02 17:16:34 -0700322void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700323 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
324 EmitUint8(0xF3);
325 EmitUint8(0x0F);
326 EmitUint8(0x58);
327 EmitOperand(dst, src);
328}
329
330
Ian Rogers2c8f6532011-09-02 17:16:34 -0700331void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700332 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
333 EmitUint8(0xF3);
334 EmitUint8(0x0F);
335 EmitUint8(0x5C);
336 EmitXmmRegisterOperand(dst, src);
337}
338
339
Ian Rogers2c8f6532011-09-02 17:16:34 -0700340void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700341 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
342 EmitUint8(0xF3);
343 EmitUint8(0x0F);
344 EmitUint8(0x5C);
345 EmitOperand(dst, src);
346}
347
348
Ian Rogers2c8f6532011-09-02 17:16:34 -0700349void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700350 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
351 EmitUint8(0xF3);
352 EmitUint8(0x0F);
353 EmitUint8(0x59);
354 EmitXmmRegisterOperand(dst, src);
355}
356
357
Ian Rogers2c8f6532011-09-02 17:16:34 -0700358void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700359 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
360 EmitUint8(0xF3);
361 EmitUint8(0x0F);
362 EmitUint8(0x59);
363 EmitOperand(dst, src);
364}
365
366
Ian Rogers2c8f6532011-09-02 17:16:34 -0700367void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700368 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
369 EmitUint8(0xF3);
370 EmitUint8(0x0F);
371 EmitUint8(0x5E);
372 EmitXmmRegisterOperand(dst, src);
373}
374
375
Ian Rogers2c8f6532011-09-02 17:16:34 -0700376void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700377 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
378 EmitUint8(0xF3);
379 EmitUint8(0x0F);
380 EmitUint8(0x5E);
381 EmitOperand(dst, src);
382}
383
384
Ian Rogers2c8f6532011-09-02 17:16:34 -0700385void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700386 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
387 EmitUint8(0xD9);
388 EmitOperand(0, src);
389}
390
391
Ian Rogers2c8f6532011-09-02 17:16:34 -0700392void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700393 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
394 EmitUint8(0xD9);
395 EmitOperand(3, dst);
396}
397
398
Ian Rogers2c8f6532011-09-02 17:16:34 -0700399void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700400 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
401 EmitUint8(0xF2);
402 EmitUint8(0x0F);
403 EmitUint8(0x10);
404 EmitOperand(dst, src);
405}
406
407
Ian Rogers2c8f6532011-09-02 17:16:34 -0700408void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700409 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
410 EmitUint8(0xF2);
411 EmitUint8(0x0F);
412 EmitUint8(0x11);
413 EmitOperand(src, dst);
414}
415
416
Ian Rogers2c8f6532011-09-02 17:16:34 -0700417void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700418 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
419 EmitUint8(0xF2);
420 EmitUint8(0x0F);
421 EmitUint8(0x11);
422 EmitXmmRegisterOperand(src, dst);
423}
424
425
Ian Rogers2c8f6532011-09-02 17:16:34 -0700426void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700427 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
428 EmitUint8(0xF2);
429 EmitUint8(0x0F);
430 EmitUint8(0x58);
431 EmitXmmRegisterOperand(dst, src);
432}
433
434
Ian Rogers2c8f6532011-09-02 17:16:34 -0700435void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700436 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
437 EmitUint8(0xF2);
438 EmitUint8(0x0F);
439 EmitUint8(0x58);
440 EmitOperand(dst, src);
441}
442
443
Ian Rogers2c8f6532011-09-02 17:16:34 -0700444void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700445 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
446 EmitUint8(0xF2);
447 EmitUint8(0x0F);
448 EmitUint8(0x5C);
449 EmitXmmRegisterOperand(dst, src);
450}
451
452
Ian Rogers2c8f6532011-09-02 17:16:34 -0700453void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700454 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
455 EmitUint8(0xF2);
456 EmitUint8(0x0F);
457 EmitUint8(0x5C);
458 EmitOperand(dst, src);
459}
460
461
Ian Rogers2c8f6532011-09-02 17:16:34 -0700462void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700463 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
464 EmitUint8(0xF2);
465 EmitUint8(0x0F);
466 EmitUint8(0x59);
467 EmitXmmRegisterOperand(dst, src);
468}
469
470
Ian Rogers2c8f6532011-09-02 17:16:34 -0700471void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700472 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
473 EmitUint8(0xF2);
474 EmitUint8(0x0F);
475 EmitUint8(0x59);
476 EmitOperand(dst, src);
477}
478
479
Ian Rogers2c8f6532011-09-02 17:16:34 -0700480void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700481 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
482 EmitUint8(0xF2);
483 EmitUint8(0x0F);
484 EmitUint8(0x5E);
485 EmitXmmRegisterOperand(dst, src);
486}
487
488
Ian Rogers2c8f6532011-09-02 17:16:34 -0700489void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700490 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
491 EmitUint8(0xF2);
492 EmitUint8(0x0F);
493 EmitUint8(0x5E);
494 EmitOperand(dst, src);
495}
496
497
Ian Rogers2c8f6532011-09-02 17:16:34 -0700498void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700499 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
500 EmitUint8(0xF3);
501 EmitUint8(0x0F);
502 EmitUint8(0x2A);
503 EmitOperand(dst, Operand(src));
504}
505
506
Ian Rogers2c8f6532011-09-02 17:16:34 -0700507void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700508 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
509 EmitUint8(0xF2);
510 EmitUint8(0x0F);
511 EmitUint8(0x2A);
512 EmitOperand(dst, Operand(src));
513}
514
515
Ian Rogers2c8f6532011-09-02 17:16:34 -0700516void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700517 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
518 EmitUint8(0xF3);
519 EmitUint8(0x0F);
520 EmitUint8(0x2D);
521 EmitXmmRegisterOperand(dst, src);
522}
523
524
Ian Rogers2c8f6532011-09-02 17:16:34 -0700525void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700526 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
527 EmitUint8(0xF3);
528 EmitUint8(0x0F);
529 EmitUint8(0x5A);
530 EmitXmmRegisterOperand(dst, src);
531}
532
533
Ian Rogers2c8f6532011-09-02 17:16:34 -0700534void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700535 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
536 EmitUint8(0xF2);
537 EmitUint8(0x0F);
538 EmitUint8(0x2D);
539 EmitXmmRegisterOperand(dst, src);
540}
541
542
Ian Rogers2c8f6532011-09-02 17:16:34 -0700543void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700544 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
545 EmitUint8(0xF3);
546 EmitUint8(0x0F);
547 EmitUint8(0x2C);
548 EmitXmmRegisterOperand(dst, src);
549}
550
551
Ian Rogers2c8f6532011-09-02 17:16:34 -0700552void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700553 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
554 EmitUint8(0xF2);
555 EmitUint8(0x0F);
556 EmitUint8(0x2C);
557 EmitXmmRegisterOperand(dst, src);
558}
559
560
Ian Rogers2c8f6532011-09-02 17:16:34 -0700561void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700562 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
563 EmitUint8(0xF2);
564 EmitUint8(0x0F);
565 EmitUint8(0x5A);
566 EmitXmmRegisterOperand(dst, src);
567}
568
569
Ian Rogers2c8f6532011-09-02 17:16:34 -0700570void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700571 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
572 EmitUint8(0xF3);
573 EmitUint8(0x0F);
574 EmitUint8(0xE6);
575 EmitXmmRegisterOperand(dst, src);
576}
577
578
Ian Rogers2c8f6532011-09-02 17:16:34 -0700579void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700580 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
581 EmitUint8(0x0F);
582 EmitUint8(0x2F);
583 EmitXmmRegisterOperand(a, b);
584}
585
586
Ian Rogers2c8f6532011-09-02 17:16:34 -0700587void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700588 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
589 EmitUint8(0x66);
590 EmitUint8(0x0F);
591 EmitUint8(0x2F);
592 EmitXmmRegisterOperand(a, b);
593}
594
595
Ian Rogers2c8f6532011-09-02 17:16:34 -0700596void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700597 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
598 EmitUint8(0xF2);
599 EmitUint8(0x0F);
600 EmitUint8(0x51);
601 EmitXmmRegisterOperand(dst, src);
602}
603
604
Ian Rogers2c8f6532011-09-02 17:16:34 -0700605void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700606 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
607 EmitUint8(0xF3);
608 EmitUint8(0x0F);
609 EmitUint8(0x51);
610 EmitXmmRegisterOperand(dst, src);
611}
612
613
Ian Rogers2c8f6532011-09-02 17:16:34 -0700614void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700615 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
616 EmitUint8(0x66);
617 EmitUint8(0x0F);
618 EmitUint8(0x57);
619 EmitOperand(dst, src);
620}
621
622
Ian Rogers2c8f6532011-09-02 17:16:34 -0700623void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700624 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
625 EmitUint8(0x66);
626 EmitUint8(0x0F);
627 EmitUint8(0x57);
628 EmitXmmRegisterOperand(dst, src);
629}
630
631
Ian Rogers2c8f6532011-09-02 17:16:34 -0700632void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700633 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
634 EmitUint8(0x0F);
635 EmitUint8(0x57);
636 EmitOperand(dst, src);
637}
638
639
Ian Rogers2c8f6532011-09-02 17:16:34 -0700640void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700641 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
642 EmitUint8(0x0F);
643 EmitUint8(0x57);
644 EmitXmmRegisterOperand(dst, src);
645}
646
647
Ian Rogers2c8f6532011-09-02 17:16:34 -0700648void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700649 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
650 EmitUint8(0x66);
651 EmitUint8(0x0F);
652 EmitUint8(0x54);
653 EmitOperand(dst, src);
654}
655
656
Ian Rogers2c8f6532011-09-02 17:16:34 -0700657void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700658 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
659 EmitUint8(0xDD);
660 EmitOperand(0, src);
661}
662
663
Ian Rogers2c8f6532011-09-02 17:16:34 -0700664void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700665 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
666 EmitUint8(0xDD);
667 EmitOperand(3, dst);
668}
669
670
Ian Rogers2c8f6532011-09-02 17:16:34 -0700671void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700672 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
673 EmitUint8(0xD9);
674 EmitOperand(7, dst);
675}
676
677
Ian Rogers2c8f6532011-09-02 17:16:34 -0700678void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700679 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
680 EmitUint8(0xD9);
681 EmitOperand(5, src);
682}
683
684
Ian Rogers2c8f6532011-09-02 17:16:34 -0700685void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700686 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
687 EmitUint8(0xDF);
688 EmitOperand(7, dst);
689}
690
691
Ian Rogers2c8f6532011-09-02 17:16:34 -0700692void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700693 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
694 EmitUint8(0xDB);
695 EmitOperand(3, dst);
696}
697
698
Ian Rogers2c8f6532011-09-02 17:16:34 -0700699void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700700 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
701 EmitUint8(0xDF);
702 EmitOperand(5, src);
703}
704
705
Ian Rogers2c8f6532011-09-02 17:16:34 -0700706void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700707 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
708 EmitUint8(0xD9);
709 EmitUint8(0xF7);
710}
711
712
Ian Rogers2c8f6532011-09-02 17:16:34 -0700713void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700714 CHECK_LT(index.value(), 7);
715 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
716 EmitUint8(0xDD);
717 EmitUint8(0xC0 + index.value());
718}
719
720
Ian Rogers2c8f6532011-09-02 17:16:34 -0700721void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700722 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
723 EmitUint8(0xD9);
724 EmitUint8(0xFE);
725}
726
727
Ian Rogers2c8f6532011-09-02 17:16:34 -0700728void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700729 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
730 EmitUint8(0xD9);
731 EmitUint8(0xFF);
732}
733
734
Ian Rogers2c8f6532011-09-02 17:16:34 -0700735void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700736 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
737 EmitUint8(0xD9);
738 EmitUint8(0xF2);
739}
740
741
Ian Rogers2c8f6532011-09-02 17:16:34 -0700742void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700743 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
744 EmitUint8(0x87);
745 EmitRegisterOperand(dst, src);
746}
747
Ian Rogers7caad772012-03-30 01:07:54 -0700748void X86Assembler::xchgl(Register reg, const Address& address) {
749 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
750 EmitUint8(0x87);
751 EmitOperand(reg, address);
752}
753
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700754
Ian Rogers2c8f6532011-09-02 17:16:34 -0700755void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700756 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
757 EmitComplex(7, Operand(reg), imm);
758}
759
760
Ian Rogers2c8f6532011-09-02 17:16:34 -0700761void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700762 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
763 EmitUint8(0x3B);
764 EmitOperand(reg0, Operand(reg1));
765}
766
767
Ian Rogers2c8f6532011-09-02 17:16:34 -0700768void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700769 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
770 EmitUint8(0x3B);
771 EmitOperand(reg, address);
772}
773
774
Ian Rogers2c8f6532011-09-02 17:16:34 -0700775void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700776 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
777 EmitUint8(0x03);
778 EmitRegisterOperand(dst, src);
779}
780
781
Ian Rogers2c8f6532011-09-02 17:16:34 -0700782void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700783 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
784 EmitUint8(0x03);
785 EmitOperand(reg, address);
786}
787
788
Ian Rogers2c8f6532011-09-02 17:16:34 -0700789void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700790 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
791 EmitUint8(0x39);
792 EmitOperand(reg, address);
793}
794
795
Ian Rogers2c8f6532011-09-02 17:16:34 -0700796void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700797 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
798 EmitComplex(7, address, imm);
799}
800
801
Ian Rogers2c8f6532011-09-02 17:16:34 -0700802void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700803 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
804 EmitUint8(0x85);
805 EmitRegisterOperand(reg1, reg2);
806}
807
808
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100809void X86Assembler::testl(Register reg, const Address& address) {
810 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
811 EmitUint8(0x85);
812 EmitOperand(reg, address);
813}
814
815
Ian Rogers2c8f6532011-09-02 17:16:34 -0700816void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700817 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
818 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
819 // we only test the byte register to keep the encoding short.
820 if (immediate.is_uint8() && reg < 4) {
821 // Use zero-extended 8-bit immediate.
822 if (reg == EAX) {
823 EmitUint8(0xA8);
824 } else {
825 EmitUint8(0xF6);
826 EmitUint8(0xC0 + reg);
827 }
828 EmitUint8(immediate.value() & 0xFF);
829 } else if (reg == EAX) {
830 // Use short form if the destination is EAX.
831 EmitUint8(0xA9);
832 EmitImmediate(immediate);
833 } else {
834 EmitUint8(0xF7);
835 EmitOperand(0, Operand(reg));
836 EmitImmediate(immediate);
837 }
838}
839
840
Ian Rogers2c8f6532011-09-02 17:16:34 -0700841void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700842 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
843 EmitUint8(0x23);
844 EmitOperand(dst, Operand(src));
845}
846
847
Ian Rogers2c8f6532011-09-02 17:16:34 -0700848void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700849 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
850 EmitComplex(4, Operand(dst), imm);
851}
852
853
Ian Rogers2c8f6532011-09-02 17:16:34 -0700854void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700855 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
856 EmitUint8(0x0B);
857 EmitOperand(dst, Operand(src));
858}
859
860
Ian Rogers2c8f6532011-09-02 17:16:34 -0700861void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700862 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
863 EmitComplex(1, Operand(dst), imm);
864}
865
866
Ian Rogers2c8f6532011-09-02 17:16:34 -0700867void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700868 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
869 EmitUint8(0x33);
870 EmitOperand(dst, Operand(src));
871}
872
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100873void X86Assembler::xorl(Register dst, const Immediate& imm) {
874 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
875 EmitComplex(6, Operand(dst), imm);
876}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700877
Ian Rogers2c8f6532011-09-02 17:16:34 -0700878void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700879 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
880 EmitComplex(0, Operand(reg), imm);
881}
882
883
Ian Rogers2c8f6532011-09-02 17:16:34 -0700884void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700885 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
886 EmitUint8(0x01);
887 EmitOperand(reg, address);
888}
889
890
Ian Rogers2c8f6532011-09-02 17:16:34 -0700891void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700892 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
893 EmitComplex(0, address, imm);
894}
895
896
Ian Rogers2c8f6532011-09-02 17:16:34 -0700897void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700898 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
899 EmitComplex(2, Operand(reg), imm);
900}
901
902
Ian Rogers2c8f6532011-09-02 17:16:34 -0700903void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700904 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
905 EmitUint8(0x13);
906 EmitOperand(dst, Operand(src));
907}
908
909
Ian Rogers2c8f6532011-09-02 17:16:34 -0700910void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700911 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
912 EmitUint8(0x13);
913 EmitOperand(dst, address);
914}
915
916
Ian Rogers2c8f6532011-09-02 17:16:34 -0700917void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700918 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
919 EmitUint8(0x2B);
920 EmitOperand(dst, Operand(src));
921}
922
923
Ian Rogers2c8f6532011-09-02 17:16:34 -0700924void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700925 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
926 EmitComplex(5, Operand(reg), imm);
927}
928
929
Ian Rogers2c8f6532011-09-02 17:16:34 -0700930void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700931 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
932 EmitUint8(0x2B);
933 EmitOperand(reg, address);
934}
935
936
Ian Rogers2c8f6532011-09-02 17:16:34 -0700937void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700938 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
939 EmitUint8(0x99);
940}
941
942
Ian Rogers2c8f6532011-09-02 17:16:34 -0700943void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700944 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
945 EmitUint8(0xF7);
946 EmitUint8(0xF8 | reg);
947}
948
949
Ian Rogers2c8f6532011-09-02 17:16:34 -0700950void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700951 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
952 EmitUint8(0x0F);
953 EmitUint8(0xAF);
954 EmitOperand(dst, Operand(src));
955}
956
957
Ian Rogers2c8f6532011-09-02 17:16:34 -0700958void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700959 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
960 EmitUint8(0x69);
961 EmitOperand(reg, Operand(reg));
962 EmitImmediate(imm);
963}
964
965
Ian Rogers2c8f6532011-09-02 17:16:34 -0700966void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700967 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
968 EmitUint8(0x0F);
969 EmitUint8(0xAF);
970 EmitOperand(reg, address);
971}
972
973
Ian Rogers2c8f6532011-09-02 17:16:34 -0700974void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700975 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
976 EmitUint8(0xF7);
977 EmitOperand(5, Operand(reg));
978}
979
980
Ian Rogers2c8f6532011-09-02 17:16:34 -0700981void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700982 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
983 EmitUint8(0xF7);
984 EmitOperand(5, address);
985}
986
987
Ian Rogers2c8f6532011-09-02 17:16:34 -0700988void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700989 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
990 EmitUint8(0xF7);
991 EmitOperand(4, Operand(reg));
992}
993
994
Ian Rogers2c8f6532011-09-02 17:16:34 -0700995void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700996 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
997 EmitUint8(0xF7);
998 EmitOperand(4, address);
999}
1000
1001
Ian Rogers2c8f6532011-09-02 17:16:34 -07001002void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001003 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1004 EmitUint8(0x1B);
1005 EmitOperand(dst, Operand(src));
1006}
1007
1008
Ian Rogers2c8f6532011-09-02 17:16:34 -07001009void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001010 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1011 EmitComplex(3, Operand(reg), imm);
1012}
1013
1014
Ian Rogers2c8f6532011-09-02 17:16:34 -07001015void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001016 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1017 EmitUint8(0x1B);
1018 EmitOperand(dst, address);
1019}
1020
1021
Ian Rogers2c8f6532011-09-02 17:16:34 -07001022void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001023 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1024 EmitUint8(0x40 + reg);
1025}
1026
1027
Ian Rogers2c8f6532011-09-02 17:16:34 -07001028void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001029 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1030 EmitUint8(0xFF);
1031 EmitOperand(0, address);
1032}
1033
1034
Ian Rogers2c8f6532011-09-02 17:16:34 -07001035void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1037 EmitUint8(0x48 + reg);
1038}
1039
1040
Ian Rogers2c8f6532011-09-02 17:16:34 -07001041void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001042 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1043 EmitUint8(0xFF);
1044 EmitOperand(1, address);
1045}
1046
1047
Ian Rogers2c8f6532011-09-02 17:16:34 -07001048void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001049 EmitGenericShift(4, reg, imm);
1050}
1051
1052
Ian Rogers2c8f6532011-09-02 17:16:34 -07001053void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001054 EmitGenericShift(4, operand, shifter);
1055}
1056
1057
Ian Rogers2c8f6532011-09-02 17:16:34 -07001058void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001059 EmitGenericShift(5, reg, imm);
1060}
1061
1062
Ian Rogers2c8f6532011-09-02 17:16:34 -07001063void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001064 EmitGenericShift(5, operand, shifter);
1065}
1066
1067
Ian Rogers2c8f6532011-09-02 17:16:34 -07001068void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001069 EmitGenericShift(7, reg, imm);
1070}
1071
1072
Ian Rogers2c8f6532011-09-02 17:16:34 -07001073void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001074 EmitGenericShift(7, operand, shifter);
1075}
1076
1077
Ian Rogers2c8f6532011-09-02 17:16:34 -07001078void X86Assembler::shld(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001079 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1080 EmitUint8(0x0F);
1081 EmitUint8(0xA5);
1082 EmitRegisterOperand(src, dst);
1083}
1084
1085
Ian Rogers2c8f6532011-09-02 17:16:34 -07001086void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001087 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1088 EmitUint8(0xF7);
1089 EmitOperand(3, Operand(reg));
1090}
1091
1092
Ian Rogers2c8f6532011-09-02 17:16:34 -07001093void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1095 EmitUint8(0xF7);
1096 EmitUint8(0xD0 | reg);
1097}
1098
1099
Ian Rogers2c8f6532011-09-02 17:16:34 -07001100void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001101 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1102 EmitUint8(0xC8);
1103 CHECK(imm.is_uint16());
1104 EmitUint8(imm.value() & 0xFF);
1105 EmitUint8((imm.value() >> 8) & 0xFF);
1106 EmitUint8(0x00);
1107}
1108
1109
Ian Rogers2c8f6532011-09-02 17:16:34 -07001110void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001111 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1112 EmitUint8(0xC9);
1113}
1114
1115
Ian Rogers2c8f6532011-09-02 17:16:34 -07001116void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001117 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1118 EmitUint8(0xC3);
1119}
1120
1121
Ian Rogers2c8f6532011-09-02 17:16:34 -07001122void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001123 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1124 EmitUint8(0xC2);
1125 CHECK(imm.is_uint16());
1126 EmitUint8(imm.value() & 0xFF);
1127 EmitUint8((imm.value() >> 8) & 0xFF);
1128}
1129
1130
1131
Ian Rogers2c8f6532011-09-02 17:16:34 -07001132void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001133 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1134 EmitUint8(0x90);
1135}
1136
1137
Ian Rogers2c8f6532011-09-02 17:16:34 -07001138void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001139 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1140 EmitUint8(0xCC);
1141}
1142
1143
Ian Rogers2c8f6532011-09-02 17:16:34 -07001144void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001145 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1146 EmitUint8(0xF4);
1147}
1148
1149
Ian Rogers2c8f6532011-09-02 17:16:34 -07001150void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001151 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1152 if (label->IsBound()) {
1153 static const int kShortSize = 2;
1154 static const int kLongSize = 6;
1155 int offset = label->Position() - buffer_.Size();
1156 CHECK_LE(offset, 0);
1157 if (IsInt(8, offset - kShortSize)) {
1158 EmitUint8(0x70 + condition);
1159 EmitUint8((offset - kShortSize) & 0xFF);
1160 } else {
1161 EmitUint8(0x0F);
1162 EmitUint8(0x80 + condition);
1163 EmitInt32(offset - kLongSize);
1164 }
1165 } else {
1166 EmitUint8(0x0F);
1167 EmitUint8(0x80 + condition);
1168 EmitLabelLink(label);
1169 }
1170}
1171
1172
Ian Rogers2c8f6532011-09-02 17:16:34 -07001173void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001174 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1175 EmitUint8(0xFF);
1176 EmitRegisterOperand(4, reg);
1177}
1178
Ian Rogers7caad772012-03-30 01:07:54 -07001179void X86Assembler::jmp(const Address& address) {
1180 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1181 EmitUint8(0xFF);
1182 EmitOperand(4, address);
1183}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001184
Ian Rogers2c8f6532011-09-02 17:16:34 -07001185void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1187 if (label->IsBound()) {
1188 static const int kShortSize = 2;
1189 static const int kLongSize = 5;
1190 int offset = label->Position() - buffer_.Size();
1191 CHECK_LE(offset, 0);
1192 if (IsInt(8, offset - kShortSize)) {
1193 EmitUint8(0xEB);
1194 EmitUint8((offset - kShortSize) & 0xFF);
1195 } else {
1196 EmitUint8(0xE9);
1197 EmitInt32(offset - kLongSize);
1198 }
1199 } else {
1200 EmitUint8(0xE9);
1201 EmitLabelLink(label);
1202 }
1203}
1204
1205
Ian Rogers2c8f6532011-09-02 17:16:34 -07001206X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001207 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1208 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001209 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001210}
1211
1212
Ian Rogers2c8f6532011-09-02 17:16:34 -07001213void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1215 EmitUint8(0x0F);
1216 EmitUint8(0xB1);
1217 EmitOperand(reg, address);
1218}
1219
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001220void X86Assembler::mfence() {
1221 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1222 EmitUint8(0x0F);
1223 EmitUint8(0xAE);
1224 EmitUint8(0xF0);
1225}
1226
Ian Rogers2c8f6532011-09-02 17:16:34 -07001227X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001228 // TODO: fs is a prefix and not an instruction
1229 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1230 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001231 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001232}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001233
Ian Rogersbefbd572014-03-06 01:13:39 -08001234X86Assembler* X86Assembler::gs() {
1235 // TODO: fs is a prefix and not an instruction
1236 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1237 EmitUint8(0x65);
1238 return this;
1239}
1240
Ian Rogers2c8f6532011-09-02 17:16:34 -07001241void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001242 int value = imm.value();
1243 if (value > 0) {
1244 if (value == 1) {
1245 incl(reg);
1246 } else if (value != 0) {
1247 addl(reg, imm);
1248 }
1249 } else if (value < 0) {
1250 value = -value;
1251 if (value == 1) {
1252 decl(reg);
1253 } else if (value != 0) {
1254 subl(reg, Immediate(value));
1255 }
1256 }
1257}
1258
1259
Ian Rogers2c8f6532011-09-02 17:16:34 -07001260void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001261 // TODO: Need to have a code constants table.
1262 int64_t constant = bit_cast<int64_t, double>(value);
1263 pushl(Immediate(High32Bits(constant)));
1264 pushl(Immediate(Low32Bits(constant)));
1265 movsd(dst, Address(ESP, 0));
1266 addl(ESP, Immediate(2 * kWordSize));
1267}
1268
1269
Ian Rogers2c8f6532011-09-02 17:16:34 -07001270void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001271 static const struct {
1272 uint32_t a;
1273 uint32_t b;
1274 uint32_t c;
1275 uint32_t d;
1276 } float_negate_constant __attribute__((aligned(16))) =
1277 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
1278 xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant)));
1279}
1280
1281
Ian Rogers2c8f6532011-09-02 17:16:34 -07001282void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001283 static const struct {
1284 uint64_t a;
1285 uint64_t b;
1286 } double_negate_constant __attribute__((aligned(16))) =
1287 {0x8000000000000000LL, 0x8000000000000000LL};
1288 xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant)));
1289}
1290
1291
Ian Rogers2c8f6532011-09-02 17:16:34 -07001292void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001293 static const struct {
1294 uint64_t a;
1295 uint64_t b;
1296 } double_abs_constant __attribute__((aligned(16))) =
1297 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
1298 andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant)));
1299}
1300
1301
Ian Rogers2c8f6532011-09-02 17:16:34 -07001302void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001303 CHECK(IsPowerOfTwo(alignment));
1304 // Emit nop instruction until the real position is aligned.
1305 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1306 nop();
1307 }
1308}
1309
1310
Ian Rogers2c8f6532011-09-02 17:16:34 -07001311void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001312 int bound = buffer_.Size();
1313 CHECK(!label->IsBound()); // Labels can only be bound once.
1314 while (label->IsLinked()) {
1315 int position = label->LinkPosition();
1316 int next = buffer_.Load<int32_t>(position);
1317 buffer_.Store<int32_t>(position, bound - (position + 4));
1318 label->position_ = next;
1319 }
1320 label->BindTo(bound);
1321}
1322
1323
Ian Rogers44fb0d02012-03-23 16:46:24 -07001324void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1325 CHECK_GE(reg_or_opcode, 0);
1326 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001327 const int length = operand.length_;
1328 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001329 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001330 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001331 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001332 // Emit the rest of the encoded operand.
1333 for (int i = 1; i < length; i++) {
1334 EmitUint8(operand.encoding_[i]);
1335 }
1336}
1337
1338
Ian Rogers2c8f6532011-09-02 17:16:34 -07001339void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001340 EmitInt32(imm.value());
1341}
1342
1343
Ian Rogers44fb0d02012-03-23 16:46:24 -07001344void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001345 const Operand& operand,
1346 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001347 CHECK_GE(reg_or_opcode, 0);
1348 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001349 if (immediate.is_int8()) {
1350 // Use sign-extended 8-bit immediate.
1351 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001352 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001353 EmitUint8(immediate.value() & 0xFF);
1354 } else if (operand.IsRegister(EAX)) {
1355 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001356 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001357 EmitImmediate(immediate);
1358 } else {
1359 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001360 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001361 EmitImmediate(immediate);
1362 }
1363}
1364
1365
Ian Rogers2c8f6532011-09-02 17:16:34 -07001366void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001367 if (label->IsBound()) {
1368 int offset = label->Position() - buffer_.Size();
1369 CHECK_LE(offset, 0);
1370 EmitInt32(offset - instruction_size);
1371 } else {
1372 EmitLabelLink(label);
1373 }
1374}
1375
1376
Ian Rogers2c8f6532011-09-02 17:16:34 -07001377void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001378 CHECK(!label->IsBound());
1379 int position = buffer_.Size();
1380 EmitInt32(label->position_);
1381 label->LinkTo(position);
1382}
1383
1384
Ian Rogers44fb0d02012-03-23 16:46:24 -07001385void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001386 Register reg,
1387 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001388 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1389 CHECK(imm.is_int8());
1390 if (imm.value() == 1) {
1391 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001392 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001393 } else {
1394 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001395 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001396 EmitUint8(imm.value() & 0xFF);
1397 }
1398}
1399
1400
Ian Rogers44fb0d02012-03-23 16:46:24 -07001401void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001402 Register operand,
1403 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001404 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1405 CHECK_EQ(shifter, ECX);
1406 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001407 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001408}
1409
Ian Rogers790a6b72014-04-01 10:36:00 -07001410constexpr size_t kFramePointerSize = 4;
1411
Ian Rogers2c8f6532011-09-02 17:16:34 -07001412void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001413 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001414 const ManagedRegisterEntrySpills& entry_spills) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001415 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001416 for (int i = spill_regs.size() - 1; i >= 0; --i) {
1417 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
1418 }
Ian Rogersb033c752011-07-20 12:22:35 -07001419 // return address then method on stack
Ian Rogers790a6b72014-04-01 10:36:00 -07001420 addl(ESP, Immediate(-frame_size + (spill_regs.size() * kFramePointerSize) +
Andreas Gampecf4035a2014-05-28 22:43:01 -07001421 sizeof(StackReference<mirror::ArtMethod>) /*method*/ +
1422 kFramePointerSize /*return address*/));
Ian Rogers2c8f6532011-09-02 17:16:34 -07001423 pushl(method_reg.AsX86().AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001424 for (size_t i = 0; i < entry_spills.size(); ++i) {
Andreas Gampecf4035a2014-05-28 22:43:01 -07001425 movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) +
1426 (i * kFramePointerSize)),
Ian Rogersb5d09b22012-03-06 22:14:17 -08001427 entry_spills.at(i).AsX86().AsCpuRegister());
1428 }
Ian Rogersb033c752011-07-20 12:22:35 -07001429}
1430
Ian Rogers2c8f6532011-09-02 17:16:34 -07001431void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001432 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001433 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001434 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1435 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001436 for (size_t i = 0; i < spill_regs.size(); ++i) {
1437 popl(spill_regs.at(i).AsX86().AsCpuRegister());
1438 }
Ian Rogersb033c752011-07-20 12:22:35 -07001439 ret();
1440}
1441
Ian Rogers2c8f6532011-09-02 17:16:34 -07001442void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001443 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001444 addl(ESP, Immediate(-adjust));
1445}
1446
Ian Rogers2c8f6532011-09-02 17:16:34 -07001447void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001448 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001449 addl(ESP, Immediate(adjust));
1450}
1451
Ian Rogers2c8f6532011-09-02 17:16:34 -07001452void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1453 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001454 if (src.IsNoRegister()) {
1455 CHECK_EQ(0u, size);
1456 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001457 CHECK_EQ(4u, size);
1458 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001459 } else if (src.IsRegisterPair()) {
1460 CHECK_EQ(8u, size);
1461 movl(Address(ESP, offs), src.AsRegisterPairLow());
1462 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1463 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001464 } else if (src.IsX87Register()) {
1465 if (size == 4) {
1466 fstps(Address(ESP, offs));
1467 } else {
1468 fstpl(Address(ESP, offs));
1469 }
1470 } else {
1471 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001472 if (size == 4) {
1473 movss(Address(ESP, offs), src.AsXmmRegister());
1474 } else {
1475 movsd(Address(ESP, offs), src.AsXmmRegister());
1476 }
1477 }
1478}
1479
Ian Rogers2c8f6532011-09-02 17:16:34 -07001480void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1481 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001482 CHECK(src.IsCpuRegister());
1483 movl(Address(ESP, dest), src.AsCpuRegister());
1484}
1485
Ian Rogers2c8f6532011-09-02 17:16:34 -07001486void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1487 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001488 CHECK(src.IsCpuRegister());
1489 movl(Address(ESP, dest), src.AsCpuRegister());
1490}
1491
Ian Rogers2c8f6532011-09-02 17:16:34 -07001492void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1493 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001494 movl(Address(ESP, dest), Immediate(imm));
1495}
1496
Ian Rogersdd7624d2014-03-14 17:43:00 -07001497void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001498 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001499 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001500}
1501
Ian Rogersdd7624d2014-03-14 17:43:00 -07001502void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001503 FrameOffset fr_offs,
1504 ManagedRegister mscratch) {
1505 X86ManagedRegister scratch = mscratch.AsX86();
1506 CHECK(scratch.IsCpuRegister());
1507 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1508 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1509}
1510
Ian Rogersdd7624d2014-03-14 17:43:00 -07001511void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001512 fs()->movl(Address::Absolute(thr_offs), ESP);
1513}
1514
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001515void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1516 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001517 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1518}
1519
1520void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1521 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001522 if (dest.IsNoRegister()) {
1523 CHECK_EQ(0u, size);
1524 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001525 CHECK_EQ(4u, size);
1526 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001527 } else if (dest.IsRegisterPair()) {
1528 CHECK_EQ(8u, size);
1529 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1530 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001531 } else if (dest.IsX87Register()) {
1532 if (size == 4) {
1533 flds(Address(ESP, src));
1534 } else {
1535 fldl(Address(ESP, src));
1536 }
Ian Rogersb033c752011-07-20 12:22:35 -07001537 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001538 CHECK(dest.IsXmmRegister());
1539 if (size == 4) {
1540 movss(dest.AsXmmRegister(), Address(ESP, src));
1541 } else {
1542 movsd(dest.AsXmmRegister(), Address(ESP, src));
1543 }
Ian Rogersb033c752011-07-20 12:22:35 -07001544 }
1545}
1546
Ian Rogersdd7624d2014-03-14 17:43:00 -07001547void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001548 X86ManagedRegister dest = mdest.AsX86();
1549 if (dest.IsNoRegister()) {
1550 CHECK_EQ(0u, size);
1551 } else if (dest.IsCpuRegister()) {
1552 CHECK_EQ(4u, size);
1553 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1554 } else if (dest.IsRegisterPair()) {
1555 CHECK_EQ(8u, size);
1556 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001557 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001558 } else if (dest.IsX87Register()) {
1559 if (size == 4) {
1560 fs()->flds(Address::Absolute(src));
1561 } else {
1562 fs()->fldl(Address::Absolute(src));
1563 }
1564 } else {
1565 CHECK(dest.IsXmmRegister());
1566 if (size == 4) {
1567 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1568 } else {
1569 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1570 }
1571 }
1572}
1573
Ian Rogers2c8f6532011-09-02 17:16:34 -07001574void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1575 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001576 CHECK(dest.IsCpuRegister());
1577 movl(dest.AsCpuRegister(), Address(ESP, src));
1578}
1579
Ian Rogers2c8f6532011-09-02 17:16:34 -07001580void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1581 MemberOffset offs) {
1582 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001583 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001584 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001585 if (kPoisonHeapReferences) {
1586 negl(dest.AsCpuRegister());
1587 }
Ian Rogersb033c752011-07-20 12:22:35 -07001588}
1589
Ian Rogers2c8f6532011-09-02 17:16:34 -07001590void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1591 Offset offs) {
1592 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001593 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001594 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001595}
1596
Ian Rogersdd7624d2014-03-14 17:43:00 -07001597void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1598 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001599 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001600 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001601 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001602}
1603
jeffhao58136ca2012-05-24 13:40:11 -07001604void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1605 X86ManagedRegister reg = mreg.AsX86();
1606 CHECK(size == 1 || size == 2) << size;
1607 CHECK(reg.IsCpuRegister()) << reg;
1608 if (size == 1) {
1609 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1610 } else {
1611 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1612 }
1613}
1614
jeffhaocee4d0c2012-06-15 14:42:01 -07001615void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1616 X86ManagedRegister reg = mreg.AsX86();
1617 CHECK(size == 1 || size == 2) << size;
1618 CHECK(reg.IsCpuRegister()) << reg;
1619 if (size == 1) {
1620 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1621 } else {
1622 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1623 }
1624}
1625
Ian Rogersb5d09b22012-03-06 22:14:17 -08001626void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001627 X86ManagedRegister dest = mdest.AsX86();
1628 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001629 if (!dest.Equals(src)) {
1630 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1631 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001632 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1633 // Pass via stack and pop X87 register
1634 subl(ESP, Immediate(16));
1635 if (size == 4) {
1636 CHECK_EQ(src.AsX87Register(), ST0);
1637 fstps(Address(ESP, 0));
1638 movss(dest.AsXmmRegister(), Address(ESP, 0));
1639 } else {
1640 CHECK_EQ(src.AsX87Register(), ST0);
1641 fstpl(Address(ESP, 0));
1642 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1643 }
1644 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001645 } else {
1646 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001647 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001648 }
1649 }
1650}
1651
Ian Rogers2c8f6532011-09-02 17:16:34 -07001652void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1653 ManagedRegister mscratch) {
1654 X86ManagedRegister scratch = mscratch.AsX86();
1655 CHECK(scratch.IsCpuRegister());
1656 movl(scratch.AsCpuRegister(), Address(ESP, src));
1657 movl(Address(ESP, dest), scratch.AsCpuRegister());
1658}
1659
Ian Rogersdd7624d2014-03-14 17:43:00 -07001660void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1661 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001662 ManagedRegister mscratch) {
1663 X86ManagedRegister scratch = mscratch.AsX86();
1664 CHECK(scratch.IsCpuRegister());
1665 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1666 Store(fr_offs, scratch, 4);
1667}
1668
Ian Rogersdd7624d2014-03-14 17:43:00 -07001669void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001670 FrameOffset fr_offs,
1671 ManagedRegister mscratch) {
1672 X86ManagedRegister scratch = mscratch.AsX86();
1673 CHECK(scratch.IsCpuRegister());
1674 Load(scratch, fr_offs, 4);
1675 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1676}
1677
1678void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1679 ManagedRegister mscratch,
1680 size_t size) {
1681 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001682 if (scratch.IsCpuRegister() && size == 8) {
1683 Load(scratch, src, 4);
1684 Store(dest, scratch, 4);
1685 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1686 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1687 } else {
1688 Load(scratch, src, size);
1689 Store(dest, scratch, size);
1690 }
1691}
1692
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001693void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1694 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001695 UNIMPLEMENTED(FATAL);
1696}
1697
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001698void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1699 ManagedRegister scratch, size_t size) {
1700 CHECK(scratch.IsNoRegister());
1701 CHECK_EQ(size, 4u);
1702 pushl(Address(ESP, src));
1703 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1704}
1705
Ian Rogersdc51b792011-09-22 20:41:37 -07001706void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1707 ManagedRegister mscratch, size_t size) {
1708 Register scratch = mscratch.AsX86().AsCpuRegister();
1709 CHECK_EQ(size, 4u);
1710 movl(scratch, Address(ESP, src_base));
1711 movl(scratch, Address(scratch, src_offset));
1712 movl(Address(ESP, dest), scratch);
1713}
1714
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001715void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1716 ManagedRegister src, Offset src_offset,
1717 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001718 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001719 CHECK(scratch.IsNoRegister());
1720 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1721 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1722}
1723
1724void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1725 ManagedRegister mscratch, size_t size) {
1726 Register scratch = mscratch.AsX86().AsCpuRegister();
1727 CHECK_EQ(size, 4u);
1728 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1729 movl(scratch, Address(ESP, src));
1730 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001731 popl(Address(scratch, dest_offset));
1732}
1733
Ian Rogerse5de95b2011-09-18 20:31:38 -07001734void X86Assembler::MemoryBarrier(ManagedRegister) {
1735#if ANDROID_SMP != 0
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001736 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001737#endif
1738}
1739
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001740void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1741 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001742 ManagedRegister min_reg, bool null_allowed) {
1743 X86ManagedRegister out_reg = mout_reg.AsX86();
1744 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001745 CHECK(in_reg.IsCpuRegister());
1746 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001747 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001748 if (null_allowed) {
1749 Label null_arg;
1750 if (!out_reg.Equals(in_reg)) {
1751 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1752 }
1753 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001754 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001755 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001756 Bind(&null_arg);
1757 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001758 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001759 }
1760}
1761
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001762void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1763 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001764 ManagedRegister mscratch,
1765 bool null_allowed) {
1766 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001767 CHECK(scratch.IsCpuRegister());
1768 if (null_allowed) {
1769 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001770 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001771 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001772 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001773 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001774 Bind(&null_arg);
1775 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001776 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001777 }
1778 Store(out_off, scratch, 4);
1779}
1780
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001781// Given a handle scope entry, load the associated reference.
1782void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001783 ManagedRegister min_reg) {
1784 X86ManagedRegister out_reg = mout_reg.AsX86();
1785 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001786 CHECK(out_reg.IsCpuRegister());
1787 CHECK(in_reg.IsCpuRegister());
1788 Label null_arg;
1789 if (!out_reg.Equals(in_reg)) {
1790 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1791 }
1792 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001793 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001794 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1795 Bind(&null_arg);
1796}
1797
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001798void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001799 // TODO: not validating references
1800}
1801
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001802void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001803 // TODO: not validating references
1804}
1805
Ian Rogers2c8f6532011-09-02 17:16:34 -07001806void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1807 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001808 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001809 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001810 // TODO: place reference map on call
1811}
1812
Ian Rogers67375ac2011-09-14 00:55:44 -07001813void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1814 Register scratch = mscratch.AsX86().AsCpuRegister();
1815 movl(scratch, Address(ESP, base));
1816 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001817}
1818
Ian Rogersdd7624d2014-03-14 17:43:00 -07001819void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001820 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001821}
1822
Ian Rogers2c8f6532011-09-02 17:16:34 -07001823void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1824 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001825 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001826}
1827
Ian Rogers2c8f6532011-09-02 17:16:34 -07001828void X86Assembler::GetCurrentThread(FrameOffset offset,
1829 ManagedRegister mscratch) {
1830 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001831 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001832 movl(Address(ESP, offset), scratch.AsCpuRegister());
1833}
1834
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001835void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1836 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001837 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001838 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001839 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001840}
Ian Rogers0d666d82011-08-14 16:03:46 -07001841
Ian Rogers2c8f6532011-09-02 17:16:34 -07001842void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1843 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001844#define __ sp_asm->
1845 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001846 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001847 if (stack_adjust_ != 0) { // Fix up the frame.
1848 __ DecreaseFrameSize(stack_adjust_);
1849 }
Ian Rogers67375ac2011-09-14 00:55:44 -07001850 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07001851 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
1852 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001853 // this call should never return
1854 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001855#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001856}
1857
Ian Rogers2c8f6532011-09-02 17:16:34 -07001858} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001859} // namespace art