Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 19 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 23 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 24 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 25 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 26 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 27 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 28 | return os << "XMM" << static_cast<int>(reg); |
| 29 | } |
| 30 | |
| 31 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 32 | return os << "ST" << static_cast<int>(reg); |
| 33 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 34 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 35 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 36 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 37 | EmitUint8(0xFF); |
| 38 | EmitRegisterOperand(2, reg); |
| 39 | } |
| 40 | |
| 41 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 42 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 43 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 44 | EmitUint8(0xFF); |
| 45 | EmitOperand(2, address); |
| 46 | } |
| 47 | |
| 48 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 49 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 50 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 51 | EmitUint8(0xE8); |
| 52 | static const int kSize = 5; |
| 53 | EmitLabel(label, kSize); |
| 54 | } |
| 55 | |
| 56 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 57 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 58 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 59 | EmitUint8(0x50 + reg); |
| 60 | } |
| 61 | |
| 62 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 63 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 64 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 65 | EmitUint8(0xFF); |
| 66 | EmitOperand(6, address); |
| 67 | } |
| 68 | |
| 69 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 70 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 71 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 72 | if (imm.is_int8()) { |
| 73 | EmitUint8(0x6A); |
| 74 | EmitUint8(imm.value() & 0xFF); |
| 75 | } else { |
| 76 | EmitUint8(0x68); |
| 77 | EmitImmediate(imm); |
| 78 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 79 | } |
| 80 | |
| 81 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 82 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 83 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 84 | EmitUint8(0x58 + reg); |
| 85 | } |
| 86 | |
| 87 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 88 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 89 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 90 | EmitUint8(0x8F); |
| 91 | EmitOperand(0, address); |
| 92 | } |
| 93 | |
| 94 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 95 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 96 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 97 | EmitUint8(0xB8 + dst); |
| 98 | EmitImmediate(imm); |
| 99 | } |
| 100 | |
| 101 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 102 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 103 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 104 | EmitUint8(0x89); |
| 105 | EmitRegisterOperand(src, dst); |
| 106 | } |
| 107 | |
| 108 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 109 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 110 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 111 | EmitUint8(0x8B); |
| 112 | EmitOperand(dst, src); |
| 113 | } |
| 114 | |
| 115 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 116 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 117 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 118 | EmitUint8(0x89); |
| 119 | EmitOperand(src, dst); |
| 120 | } |
| 121 | |
| 122 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 123 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 124 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 125 | EmitUint8(0xC7); |
| 126 | EmitOperand(0, dst); |
| 127 | EmitImmediate(imm); |
| 128 | } |
| 129 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 130 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 131 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 132 | EmitUint8(0xC7); |
| 133 | EmitOperand(0, dst); |
| 134 | EmitLabel(lbl, dst.length_ + 5); |
| 135 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 136 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 137 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 138 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 139 | EmitUint8(0x0F); |
| 140 | EmitUint8(0xB6); |
| 141 | EmitRegisterOperand(dst, src); |
| 142 | } |
| 143 | |
| 144 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 145 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 146 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 147 | EmitUint8(0x0F); |
| 148 | EmitUint8(0xB6); |
| 149 | EmitOperand(dst, src); |
| 150 | } |
| 151 | |
| 152 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 153 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 154 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 155 | EmitUint8(0x0F); |
| 156 | EmitUint8(0xBE); |
| 157 | EmitRegisterOperand(dst, src); |
| 158 | } |
| 159 | |
| 160 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 161 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 162 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 163 | EmitUint8(0x0F); |
| 164 | EmitUint8(0xBE); |
| 165 | EmitOperand(dst, src); |
| 166 | } |
| 167 | |
| 168 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 169 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 170 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 171 | } |
| 172 | |
| 173 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 174 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 175 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 176 | EmitUint8(0x88); |
| 177 | EmitOperand(src, dst); |
| 178 | } |
| 179 | |
| 180 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 181 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 182 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 183 | EmitUint8(0xC6); |
| 184 | EmitOperand(EAX, dst); |
| 185 | CHECK(imm.is_int8()); |
| 186 | EmitUint8(imm.value() & 0xFF); |
| 187 | } |
| 188 | |
| 189 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 190 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 191 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 192 | EmitUint8(0x0F); |
| 193 | EmitUint8(0xB7); |
| 194 | EmitRegisterOperand(dst, src); |
| 195 | } |
| 196 | |
| 197 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 198 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 199 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 200 | EmitUint8(0x0F); |
| 201 | EmitUint8(0xB7); |
| 202 | EmitOperand(dst, src); |
| 203 | } |
| 204 | |
| 205 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 206 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 207 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 208 | EmitUint8(0x0F); |
| 209 | EmitUint8(0xBF); |
| 210 | EmitRegisterOperand(dst, src); |
| 211 | } |
| 212 | |
| 213 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 214 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 215 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 216 | EmitUint8(0x0F); |
| 217 | EmitUint8(0xBF); |
| 218 | EmitOperand(dst, src); |
| 219 | } |
| 220 | |
| 221 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 222 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 223 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 224 | } |
| 225 | |
| 226 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 227 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 228 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 229 | EmitOperandSizeOverride(); |
| 230 | EmitUint8(0x89); |
| 231 | EmitOperand(src, dst); |
| 232 | } |
| 233 | |
| 234 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 235 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 236 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 237 | EmitUint8(0x8D); |
| 238 | EmitOperand(dst, src); |
| 239 | } |
| 240 | |
| 241 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 242 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 243 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 244 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 245 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 246 | EmitRegisterOperand(dst, src); |
| 247 | } |
| 248 | |
| 249 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 250 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 251 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 252 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 253 | EmitUint8(0x90 + condition); |
| 254 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 255 | } |
| 256 | |
| 257 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 258 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 259 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 260 | EmitUint8(0xF3); |
| 261 | EmitUint8(0x0F); |
| 262 | EmitUint8(0x10); |
| 263 | EmitOperand(dst, src); |
| 264 | } |
| 265 | |
| 266 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 267 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 268 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 269 | EmitUint8(0xF3); |
| 270 | EmitUint8(0x0F); |
| 271 | EmitUint8(0x11); |
| 272 | EmitOperand(src, dst); |
| 273 | } |
| 274 | |
| 275 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 276 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 277 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 278 | EmitUint8(0xF3); |
| 279 | EmitUint8(0x0F); |
| 280 | EmitUint8(0x11); |
| 281 | EmitXmmRegisterOperand(src, dst); |
| 282 | } |
| 283 | |
| 284 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 285 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 286 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 287 | EmitUint8(0x66); |
| 288 | EmitUint8(0x0F); |
| 289 | EmitUint8(0x6E); |
| 290 | EmitOperand(dst, Operand(src)); |
| 291 | } |
| 292 | |
| 293 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 294 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 295 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 296 | EmitUint8(0x66); |
| 297 | EmitUint8(0x0F); |
| 298 | EmitUint8(0x7E); |
| 299 | EmitOperand(src, Operand(dst)); |
| 300 | } |
| 301 | |
| 302 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 303 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 304 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 305 | EmitUint8(0xF3); |
| 306 | EmitUint8(0x0F); |
| 307 | EmitUint8(0x58); |
| 308 | EmitXmmRegisterOperand(dst, src); |
| 309 | } |
| 310 | |
| 311 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 312 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 313 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 314 | EmitUint8(0xF3); |
| 315 | EmitUint8(0x0F); |
| 316 | EmitUint8(0x58); |
| 317 | EmitOperand(dst, src); |
| 318 | } |
| 319 | |
| 320 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 321 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 322 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 323 | EmitUint8(0xF3); |
| 324 | EmitUint8(0x0F); |
| 325 | EmitUint8(0x5C); |
| 326 | EmitXmmRegisterOperand(dst, src); |
| 327 | } |
| 328 | |
| 329 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 330 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 331 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 332 | EmitUint8(0xF3); |
| 333 | EmitUint8(0x0F); |
| 334 | EmitUint8(0x5C); |
| 335 | EmitOperand(dst, src); |
| 336 | } |
| 337 | |
| 338 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 339 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 340 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 341 | EmitUint8(0xF3); |
| 342 | EmitUint8(0x0F); |
| 343 | EmitUint8(0x59); |
| 344 | EmitXmmRegisterOperand(dst, src); |
| 345 | } |
| 346 | |
| 347 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 348 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 349 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 350 | EmitUint8(0xF3); |
| 351 | EmitUint8(0x0F); |
| 352 | EmitUint8(0x59); |
| 353 | EmitOperand(dst, src); |
| 354 | } |
| 355 | |
| 356 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 357 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 358 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 359 | EmitUint8(0xF3); |
| 360 | EmitUint8(0x0F); |
| 361 | EmitUint8(0x5E); |
| 362 | EmitXmmRegisterOperand(dst, src); |
| 363 | } |
| 364 | |
| 365 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 366 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 367 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 368 | EmitUint8(0xF3); |
| 369 | EmitUint8(0x0F); |
| 370 | EmitUint8(0x5E); |
| 371 | EmitOperand(dst, src); |
| 372 | } |
| 373 | |
| 374 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 375 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 376 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 377 | EmitUint8(0xD9); |
| 378 | EmitOperand(0, src); |
| 379 | } |
| 380 | |
| 381 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 382 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 383 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 384 | EmitUint8(0xD9); |
| 385 | EmitOperand(3, dst); |
| 386 | } |
| 387 | |
| 388 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 389 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 390 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 391 | EmitUint8(0xF2); |
| 392 | EmitUint8(0x0F); |
| 393 | EmitUint8(0x10); |
| 394 | EmitOperand(dst, src); |
| 395 | } |
| 396 | |
| 397 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 398 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 399 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 400 | EmitUint8(0xF2); |
| 401 | EmitUint8(0x0F); |
| 402 | EmitUint8(0x11); |
| 403 | EmitOperand(src, dst); |
| 404 | } |
| 405 | |
| 406 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 407 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 408 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 409 | EmitUint8(0xF2); |
| 410 | EmitUint8(0x0F); |
| 411 | EmitUint8(0x11); |
| 412 | EmitXmmRegisterOperand(src, dst); |
| 413 | } |
| 414 | |
| 415 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 416 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 417 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 418 | EmitUint8(0xF2); |
| 419 | EmitUint8(0x0F); |
| 420 | EmitUint8(0x58); |
| 421 | EmitXmmRegisterOperand(dst, src); |
| 422 | } |
| 423 | |
| 424 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 425 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 426 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 427 | EmitUint8(0xF2); |
| 428 | EmitUint8(0x0F); |
| 429 | EmitUint8(0x58); |
| 430 | EmitOperand(dst, src); |
| 431 | } |
| 432 | |
| 433 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 434 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 435 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 436 | EmitUint8(0xF2); |
| 437 | EmitUint8(0x0F); |
| 438 | EmitUint8(0x5C); |
| 439 | EmitXmmRegisterOperand(dst, src); |
| 440 | } |
| 441 | |
| 442 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 443 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 444 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 445 | EmitUint8(0xF2); |
| 446 | EmitUint8(0x0F); |
| 447 | EmitUint8(0x5C); |
| 448 | EmitOperand(dst, src); |
| 449 | } |
| 450 | |
| 451 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 452 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 453 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 454 | EmitUint8(0xF2); |
| 455 | EmitUint8(0x0F); |
| 456 | EmitUint8(0x59); |
| 457 | EmitXmmRegisterOperand(dst, src); |
| 458 | } |
| 459 | |
| 460 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 461 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 462 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 463 | EmitUint8(0xF2); |
| 464 | EmitUint8(0x0F); |
| 465 | EmitUint8(0x59); |
| 466 | EmitOperand(dst, src); |
| 467 | } |
| 468 | |
| 469 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 470 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 471 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 472 | EmitUint8(0xF2); |
| 473 | EmitUint8(0x0F); |
| 474 | EmitUint8(0x5E); |
| 475 | EmitXmmRegisterOperand(dst, src); |
| 476 | } |
| 477 | |
| 478 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 479 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 480 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 481 | EmitUint8(0xF2); |
| 482 | EmitUint8(0x0F); |
| 483 | EmitUint8(0x5E); |
| 484 | EmitOperand(dst, src); |
| 485 | } |
| 486 | |
| 487 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 488 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 489 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 490 | EmitUint8(0xF3); |
| 491 | EmitUint8(0x0F); |
| 492 | EmitUint8(0x2A); |
| 493 | EmitOperand(dst, Operand(src)); |
| 494 | } |
| 495 | |
| 496 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 497 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 498 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 499 | EmitUint8(0xF2); |
| 500 | EmitUint8(0x0F); |
| 501 | EmitUint8(0x2A); |
| 502 | EmitOperand(dst, Operand(src)); |
| 503 | } |
| 504 | |
| 505 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 506 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 507 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 508 | EmitUint8(0xF3); |
| 509 | EmitUint8(0x0F); |
| 510 | EmitUint8(0x2D); |
| 511 | EmitXmmRegisterOperand(dst, src); |
| 512 | } |
| 513 | |
| 514 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 515 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 516 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 517 | EmitUint8(0xF3); |
| 518 | EmitUint8(0x0F); |
| 519 | EmitUint8(0x5A); |
| 520 | EmitXmmRegisterOperand(dst, src); |
| 521 | } |
| 522 | |
| 523 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 524 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 525 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 526 | EmitUint8(0xF2); |
| 527 | EmitUint8(0x0F); |
| 528 | EmitUint8(0x2D); |
| 529 | EmitXmmRegisterOperand(dst, src); |
| 530 | } |
| 531 | |
| 532 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 533 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 534 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 535 | EmitUint8(0xF3); |
| 536 | EmitUint8(0x0F); |
| 537 | EmitUint8(0x2C); |
| 538 | EmitXmmRegisterOperand(dst, src); |
| 539 | } |
| 540 | |
| 541 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 542 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 543 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 544 | EmitUint8(0xF2); |
| 545 | EmitUint8(0x0F); |
| 546 | EmitUint8(0x2C); |
| 547 | EmitXmmRegisterOperand(dst, src); |
| 548 | } |
| 549 | |
| 550 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 551 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 552 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 553 | EmitUint8(0xF2); |
| 554 | EmitUint8(0x0F); |
| 555 | EmitUint8(0x5A); |
| 556 | EmitXmmRegisterOperand(dst, src); |
| 557 | } |
| 558 | |
| 559 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 560 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 561 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 562 | EmitUint8(0xF3); |
| 563 | EmitUint8(0x0F); |
| 564 | EmitUint8(0xE6); |
| 565 | EmitXmmRegisterOperand(dst, src); |
| 566 | } |
| 567 | |
| 568 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 569 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 570 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 571 | EmitUint8(0x0F); |
| 572 | EmitUint8(0x2F); |
| 573 | EmitXmmRegisterOperand(a, b); |
| 574 | } |
| 575 | |
| 576 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 577 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 578 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 579 | EmitUint8(0x66); |
| 580 | EmitUint8(0x0F); |
| 581 | EmitUint8(0x2F); |
| 582 | EmitXmmRegisterOperand(a, b); |
| 583 | } |
| 584 | |
| 585 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 586 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 587 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 588 | EmitUint8(0xF2); |
| 589 | EmitUint8(0x0F); |
| 590 | EmitUint8(0x51); |
| 591 | EmitXmmRegisterOperand(dst, src); |
| 592 | } |
| 593 | |
| 594 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 595 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 596 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 597 | EmitUint8(0xF3); |
| 598 | EmitUint8(0x0F); |
| 599 | EmitUint8(0x51); |
| 600 | EmitXmmRegisterOperand(dst, src); |
| 601 | } |
| 602 | |
| 603 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 604 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 605 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 606 | EmitUint8(0x66); |
| 607 | EmitUint8(0x0F); |
| 608 | EmitUint8(0x57); |
| 609 | EmitOperand(dst, src); |
| 610 | } |
| 611 | |
| 612 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 613 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 614 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 615 | EmitUint8(0x66); |
| 616 | EmitUint8(0x0F); |
| 617 | EmitUint8(0x57); |
| 618 | EmitXmmRegisterOperand(dst, src); |
| 619 | } |
| 620 | |
| 621 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 622 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 623 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 624 | EmitUint8(0x0F); |
| 625 | EmitUint8(0x57); |
| 626 | EmitOperand(dst, src); |
| 627 | } |
| 628 | |
| 629 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 630 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 631 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 632 | EmitUint8(0x0F); |
| 633 | EmitUint8(0x57); |
| 634 | EmitXmmRegisterOperand(dst, src); |
| 635 | } |
| 636 | |
| 637 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 638 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 639 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 640 | EmitUint8(0x66); |
| 641 | EmitUint8(0x0F); |
| 642 | EmitUint8(0x54); |
| 643 | EmitOperand(dst, src); |
| 644 | } |
| 645 | |
| 646 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 647 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 648 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 649 | EmitUint8(0xDD); |
| 650 | EmitOperand(0, src); |
| 651 | } |
| 652 | |
| 653 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 654 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 655 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 656 | EmitUint8(0xDD); |
| 657 | EmitOperand(3, dst); |
| 658 | } |
| 659 | |
| 660 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 661 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 662 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 663 | EmitUint8(0xD9); |
| 664 | EmitOperand(7, dst); |
| 665 | } |
| 666 | |
| 667 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 668 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 669 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 670 | EmitUint8(0xD9); |
| 671 | EmitOperand(5, src); |
| 672 | } |
| 673 | |
| 674 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 675 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 676 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 677 | EmitUint8(0xDF); |
| 678 | EmitOperand(7, dst); |
| 679 | } |
| 680 | |
| 681 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 682 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 683 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 684 | EmitUint8(0xDB); |
| 685 | EmitOperand(3, dst); |
| 686 | } |
| 687 | |
| 688 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 689 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 690 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 691 | EmitUint8(0xDF); |
| 692 | EmitOperand(5, src); |
| 693 | } |
| 694 | |
| 695 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 696 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 697 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 698 | EmitUint8(0xD9); |
| 699 | EmitUint8(0xF7); |
| 700 | } |
| 701 | |
| 702 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 703 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 704 | CHECK_LT(index.value(), 7); |
| 705 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 706 | EmitUint8(0xDD); |
| 707 | EmitUint8(0xC0 + index.value()); |
| 708 | } |
| 709 | |
| 710 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 711 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 712 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 713 | EmitUint8(0xD9); |
| 714 | EmitUint8(0xFE); |
| 715 | } |
| 716 | |
| 717 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 718 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 719 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 720 | EmitUint8(0xD9); |
| 721 | EmitUint8(0xFF); |
| 722 | } |
| 723 | |
| 724 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 725 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 726 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 727 | EmitUint8(0xD9); |
| 728 | EmitUint8(0xF2); |
| 729 | } |
| 730 | |
| 731 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 732 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 733 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 734 | EmitUint8(0x87); |
| 735 | EmitRegisterOperand(dst, src); |
| 736 | } |
| 737 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 738 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 739 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 740 | EmitUint8(0x87); |
| 741 | EmitOperand(reg, address); |
| 742 | } |
| 743 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 744 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 745 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 746 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 747 | EmitComplex(7, Operand(reg), imm); |
| 748 | } |
| 749 | |
| 750 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 751 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 752 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 753 | EmitUint8(0x3B); |
| 754 | EmitOperand(reg0, Operand(reg1)); |
| 755 | } |
| 756 | |
| 757 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 758 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 759 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 760 | EmitUint8(0x3B); |
| 761 | EmitOperand(reg, address); |
| 762 | } |
| 763 | |
| 764 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 765 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 766 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 767 | EmitUint8(0x03); |
| 768 | EmitRegisterOperand(dst, src); |
| 769 | } |
| 770 | |
| 771 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 772 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 773 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 774 | EmitUint8(0x03); |
| 775 | EmitOperand(reg, address); |
| 776 | } |
| 777 | |
| 778 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 779 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 780 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 781 | EmitUint8(0x39); |
| 782 | EmitOperand(reg, address); |
| 783 | } |
| 784 | |
| 785 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 786 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 787 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 788 | EmitComplex(7, address, imm); |
| 789 | } |
| 790 | |
| 791 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 792 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 793 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 794 | EmitUint8(0x85); |
| 795 | EmitRegisterOperand(reg1, reg2); |
| 796 | } |
| 797 | |
| 798 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 799 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 800 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 801 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 802 | // we only test the byte register to keep the encoding short. |
| 803 | if (immediate.is_uint8() && reg < 4) { |
| 804 | // Use zero-extended 8-bit immediate. |
| 805 | if (reg == EAX) { |
| 806 | EmitUint8(0xA8); |
| 807 | } else { |
| 808 | EmitUint8(0xF6); |
| 809 | EmitUint8(0xC0 + reg); |
| 810 | } |
| 811 | EmitUint8(immediate.value() & 0xFF); |
| 812 | } else if (reg == EAX) { |
| 813 | // Use short form if the destination is EAX. |
| 814 | EmitUint8(0xA9); |
| 815 | EmitImmediate(immediate); |
| 816 | } else { |
| 817 | EmitUint8(0xF7); |
| 818 | EmitOperand(0, Operand(reg)); |
| 819 | EmitImmediate(immediate); |
| 820 | } |
| 821 | } |
| 822 | |
| 823 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 824 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 825 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 826 | EmitUint8(0x23); |
| 827 | EmitOperand(dst, Operand(src)); |
| 828 | } |
| 829 | |
| 830 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 831 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 832 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 833 | EmitComplex(4, Operand(dst), imm); |
| 834 | } |
| 835 | |
| 836 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 837 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 838 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 839 | EmitUint8(0x0B); |
| 840 | EmitOperand(dst, Operand(src)); |
| 841 | } |
| 842 | |
| 843 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 844 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 845 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 846 | EmitComplex(1, Operand(dst), imm); |
| 847 | } |
| 848 | |
| 849 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 850 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 851 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 852 | EmitUint8(0x33); |
| 853 | EmitOperand(dst, Operand(src)); |
| 854 | } |
| 855 | |
| 856 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 857 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 858 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 859 | EmitComplex(0, Operand(reg), imm); |
| 860 | } |
| 861 | |
| 862 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 863 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 864 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 865 | EmitUint8(0x01); |
| 866 | EmitOperand(reg, address); |
| 867 | } |
| 868 | |
| 869 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 870 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 871 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 872 | EmitComplex(0, address, imm); |
| 873 | } |
| 874 | |
| 875 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 876 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 877 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 878 | EmitComplex(2, Operand(reg), imm); |
| 879 | } |
| 880 | |
| 881 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 882 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 883 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 884 | EmitUint8(0x13); |
| 885 | EmitOperand(dst, Operand(src)); |
| 886 | } |
| 887 | |
| 888 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 889 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 890 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 891 | EmitUint8(0x13); |
| 892 | EmitOperand(dst, address); |
| 893 | } |
| 894 | |
| 895 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 896 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 897 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 898 | EmitUint8(0x2B); |
| 899 | EmitOperand(dst, Operand(src)); |
| 900 | } |
| 901 | |
| 902 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 903 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 904 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 905 | EmitComplex(5, Operand(reg), imm); |
| 906 | } |
| 907 | |
| 908 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 909 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 910 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 911 | EmitUint8(0x2B); |
| 912 | EmitOperand(reg, address); |
| 913 | } |
| 914 | |
| 915 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 916 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 917 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 918 | EmitUint8(0x99); |
| 919 | } |
| 920 | |
| 921 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 922 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 923 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 924 | EmitUint8(0xF7); |
| 925 | EmitUint8(0xF8 | reg); |
| 926 | } |
| 927 | |
| 928 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 929 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 930 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 931 | EmitUint8(0x0F); |
| 932 | EmitUint8(0xAF); |
| 933 | EmitOperand(dst, Operand(src)); |
| 934 | } |
| 935 | |
| 936 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 937 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 938 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 939 | EmitUint8(0x69); |
| 940 | EmitOperand(reg, Operand(reg)); |
| 941 | EmitImmediate(imm); |
| 942 | } |
| 943 | |
| 944 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 945 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 946 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 947 | EmitUint8(0x0F); |
| 948 | EmitUint8(0xAF); |
| 949 | EmitOperand(reg, address); |
| 950 | } |
| 951 | |
| 952 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 953 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 954 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 955 | EmitUint8(0xF7); |
| 956 | EmitOperand(5, Operand(reg)); |
| 957 | } |
| 958 | |
| 959 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 960 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 961 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 962 | EmitUint8(0xF7); |
| 963 | EmitOperand(5, address); |
| 964 | } |
| 965 | |
| 966 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 967 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 968 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 969 | EmitUint8(0xF7); |
| 970 | EmitOperand(4, Operand(reg)); |
| 971 | } |
| 972 | |
| 973 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 974 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 975 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 976 | EmitUint8(0xF7); |
| 977 | EmitOperand(4, address); |
| 978 | } |
| 979 | |
| 980 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 981 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 982 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 983 | EmitUint8(0x1B); |
| 984 | EmitOperand(dst, Operand(src)); |
| 985 | } |
| 986 | |
| 987 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 988 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 989 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 990 | EmitComplex(3, Operand(reg), imm); |
| 991 | } |
| 992 | |
| 993 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 994 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 995 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 996 | EmitUint8(0x1B); |
| 997 | EmitOperand(dst, address); |
| 998 | } |
| 999 | |
| 1000 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1001 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1002 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1003 | EmitUint8(0x40 + reg); |
| 1004 | } |
| 1005 | |
| 1006 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1007 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1008 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1009 | EmitUint8(0xFF); |
| 1010 | EmitOperand(0, address); |
| 1011 | } |
| 1012 | |
| 1013 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1014 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1015 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1016 | EmitUint8(0x48 + reg); |
| 1017 | } |
| 1018 | |
| 1019 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1020 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1021 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1022 | EmitUint8(0xFF); |
| 1023 | EmitOperand(1, address); |
| 1024 | } |
| 1025 | |
| 1026 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1027 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1028 | EmitGenericShift(4, reg, imm); |
| 1029 | } |
| 1030 | |
| 1031 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1032 | void X86Assembler::shll(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1033 | EmitGenericShift(4, operand, shifter); |
| 1034 | } |
| 1035 | |
| 1036 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1037 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1038 | EmitGenericShift(5, reg, imm); |
| 1039 | } |
| 1040 | |
| 1041 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1042 | void X86Assembler::shrl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1043 | EmitGenericShift(5, operand, shifter); |
| 1044 | } |
| 1045 | |
| 1046 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1047 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1048 | EmitGenericShift(7, reg, imm); |
| 1049 | } |
| 1050 | |
| 1051 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1052 | void X86Assembler::sarl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1053 | EmitGenericShift(7, operand, shifter); |
| 1054 | } |
| 1055 | |
| 1056 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1057 | void X86Assembler::shld(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1058 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1059 | EmitUint8(0x0F); |
| 1060 | EmitUint8(0xA5); |
| 1061 | EmitRegisterOperand(src, dst); |
| 1062 | } |
| 1063 | |
| 1064 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1065 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1066 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1067 | EmitUint8(0xF7); |
| 1068 | EmitOperand(3, Operand(reg)); |
| 1069 | } |
| 1070 | |
| 1071 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1072 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1073 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1074 | EmitUint8(0xF7); |
| 1075 | EmitUint8(0xD0 | reg); |
| 1076 | } |
| 1077 | |
| 1078 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1079 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1080 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1081 | EmitUint8(0xC8); |
| 1082 | CHECK(imm.is_uint16()); |
| 1083 | EmitUint8(imm.value() & 0xFF); |
| 1084 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1085 | EmitUint8(0x00); |
| 1086 | } |
| 1087 | |
| 1088 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1089 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1090 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1091 | EmitUint8(0xC9); |
| 1092 | } |
| 1093 | |
| 1094 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1095 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1096 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1097 | EmitUint8(0xC3); |
| 1098 | } |
| 1099 | |
| 1100 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1101 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1102 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1103 | EmitUint8(0xC2); |
| 1104 | CHECK(imm.is_uint16()); |
| 1105 | EmitUint8(imm.value() & 0xFF); |
| 1106 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1107 | } |
| 1108 | |
| 1109 | |
| 1110 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1111 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1112 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1113 | EmitUint8(0x90); |
| 1114 | } |
| 1115 | |
| 1116 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1117 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1118 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1119 | EmitUint8(0xCC); |
| 1120 | } |
| 1121 | |
| 1122 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1123 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1124 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1125 | EmitUint8(0xF4); |
| 1126 | } |
| 1127 | |
| 1128 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1129 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1130 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1131 | if (label->IsBound()) { |
| 1132 | static const int kShortSize = 2; |
| 1133 | static const int kLongSize = 6; |
| 1134 | int offset = label->Position() - buffer_.Size(); |
| 1135 | CHECK_LE(offset, 0); |
| 1136 | if (IsInt(8, offset - kShortSize)) { |
| 1137 | EmitUint8(0x70 + condition); |
| 1138 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1139 | } else { |
| 1140 | EmitUint8(0x0F); |
| 1141 | EmitUint8(0x80 + condition); |
| 1142 | EmitInt32(offset - kLongSize); |
| 1143 | } |
| 1144 | } else { |
| 1145 | EmitUint8(0x0F); |
| 1146 | EmitUint8(0x80 + condition); |
| 1147 | EmitLabelLink(label); |
| 1148 | } |
| 1149 | } |
| 1150 | |
| 1151 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1152 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1153 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1154 | EmitUint8(0xFF); |
| 1155 | EmitRegisterOperand(4, reg); |
| 1156 | } |
| 1157 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1158 | void X86Assembler::jmp(const Address& address) { |
| 1159 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1160 | EmitUint8(0xFF); |
| 1161 | EmitOperand(4, address); |
| 1162 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1163 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1164 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1165 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1166 | if (label->IsBound()) { |
| 1167 | static const int kShortSize = 2; |
| 1168 | static const int kLongSize = 5; |
| 1169 | int offset = label->Position() - buffer_.Size(); |
| 1170 | CHECK_LE(offset, 0); |
| 1171 | if (IsInt(8, offset - kShortSize)) { |
| 1172 | EmitUint8(0xEB); |
| 1173 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1174 | } else { |
| 1175 | EmitUint8(0xE9); |
| 1176 | EmitInt32(offset - kLongSize); |
| 1177 | } |
| 1178 | } else { |
| 1179 | EmitUint8(0xE9); |
| 1180 | EmitLabelLink(label); |
| 1181 | } |
| 1182 | } |
| 1183 | |
| 1184 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1185 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1186 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1187 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1188 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1189 | } |
| 1190 | |
| 1191 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1192 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1193 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1194 | EmitUint8(0x0F); |
| 1195 | EmitUint8(0xB1); |
| 1196 | EmitOperand(reg, address); |
| 1197 | } |
| 1198 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1199 | void X86Assembler::mfence() { |
| 1200 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1201 | EmitUint8(0x0F); |
| 1202 | EmitUint8(0xAE); |
| 1203 | EmitUint8(0xF0); |
| 1204 | } |
| 1205 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1206 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1207 | // TODO: fs is a prefix and not an instruction |
| 1208 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1209 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1210 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1211 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1212 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame^] | 1213 | X86Assembler* X86Assembler::gs() { |
| 1214 | // TODO: fs is a prefix and not an instruction |
| 1215 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1216 | EmitUint8(0x65); |
| 1217 | return this; |
| 1218 | } |
| 1219 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1220 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1221 | int value = imm.value(); |
| 1222 | if (value > 0) { |
| 1223 | if (value == 1) { |
| 1224 | incl(reg); |
| 1225 | } else if (value != 0) { |
| 1226 | addl(reg, imm); |
| 1227 | } |
| 1228 | } else if (value < 0) { |
| 1229 | value = -value; |
| 1230 | if (value == 1) { |
| 1231 | decl(reg); |
| 1232 | } else if (value != 0) { |
| 1233 | subl(reg, Immediate(value)); |
| 1234 | } |
| 1235 | } |
| 1236 | } |
| 1237 | |
| 1238 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1239 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1240 | // TODO: Need to have a code constants table. |
| 1241 | int64_t constant = bit_cast<int64_t, double>(value); |
| 1242 | pushl(Immediate(High32Bits(constant))); |
| 1243 | pushl(Immediate(Low32Bits(constant))); |
| 1244 | movsd(dst, Address(ESP, 0)); |
| 1245 | addl(ESP, Immediate(2 * kWordSize)); |
| 1246 | } |
| 1247 | |
| 1248 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1249 | void X86Assembler::FloatNegate(XmmRegister f) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1250 | static const struct { |
| 1251 | uint32_t a; |
| 1252 | uint32_t b; |
| 1253 | uint32_t c; |
| 1254 | uint32_t d; |
| 1255 | } float_negate_constant __attribute__((aligned(16))) = |
| 1256 | { 0x80000000, 0x00000000, 0x80000000, 0x00000000 }; |
| 1257 | xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant))); |
| 1258 | } |
| 1259 | |
| 1260 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1261 | void X86Assembler::DoubleNegate(XmmRegister d) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1262 | static const struct { |
| 1263 | uint64_t a; |
| 1264 | uint64_t b; |
| 1265 | } double_negate_constant __attribute__((aligned(16))) = |
| 1266 | {0x8000000000000000LL, 0x8000000000000000LL}; |
| 1267 | xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant))); |
| 1268 | } |
| 1269 | |
| 1270 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1271 | void X86Assembler::DoubleAbs(XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1272 | static const struct { |
| 1273 | uint64_t a; |
| 1274 | uint64_t b; |
| 1275 | } double_abs_constant __attribute__((aligned(16))) = |
| 1276 | {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL}; |
| 1277 | andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant))); |
| 1278 | } |
| 1279 | |
| 1280 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1281 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1282 | CHECK(IsPowerOfTwo(alignment)); |
| 1283 | // Emit nop instruction until the real position is aligned. |
| 1284 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1285 | nop(); |
| 1286 | } |
| 1287 | } |
| 1288 | |
| 1289 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1290 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1291 | int bound = buffer_.Size(); |
| 1292 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1293 | while (label->IsLinked()) { |
| 1294 | int position = label->LinkPosition(); |
| 1295 | int next = buffer_.Load<int32_t>(position); |
| 1296 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1297 | label->position_ = next; |
| 1298 | } |
| 1299 | label->BindTo(bound); |
| 1300 | } |
| 1301 | |
| 1302 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1303 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1304 | CHECK_GE(reg_or_opcode, 0); |
| 1305 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1306 | const int length = operand.length_; |
| 1307 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1308 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1309 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1310 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1311 | // Emit the rest of the encoded operand. |
| 1312 | for (int i = 1; i < length; i++) { |
| 1313 | EmitUint8(operand.encoding_[i]); |
| 1314 | } |
| 1315 | } |
| 1316 | |
| 1317 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1318 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1319 | EmitInt32(imm.value()); |
| 1320 | } |
| 1321 | |
| 1322 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1323 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1324 | const Operand& operand, |
| 1325 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1326 | CHECK_GE(reg_or_opcode, 0); |
| 1327 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1328 | if (immediate.is_int8()) { |
| 1329 | // Use sign-extended 8-bit immediate. |
| 1330 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1331 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1332 | EmitUint8(immediate.value() & 0xFF); |
| 1333 | } else if (operand.IsRegister(EAX)) { |
| 1334 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1335 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1336 | EmitImmediate(immediate); |
| 1337 | } else { |
| 1338 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1339 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1340 | EmitImmediate(immediate); |
| 1341 | } |
| 1342 | } |
| 1343 | |
| 1344 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1345 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1346 | if (label->IsBound()) { |
| 1347 | int offset = label->Position() - buffer_.Size(); |
| 1348 | CHECK_LE(offset, 0); |
| 1349 | EmitInt32(offset - instruction_size); |
| 1350 | } else { |
| 1351 | EmitLabelLink(label); |
| 1352 | } |
| 1353 | } |
| 1354 | |
| 1355 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1356 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1357 | CHECK(!label->IsBound()); |
| 1358 | int position = buffer_.Size(); |
| 1359 | EmitInt32(label->position_); |
| 1360 | label->LinkTo(position); |
| 1361 | } |
| 1362 | |
| 1363 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1364 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1365 | Register reg, |
| 1366 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1367 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1368 | CHECK(imm.is_int8()); |
| 1369 | if (imm.value() == 1) { |
| 1370 | EmitUint8(0xD1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1371 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1372 | } else { |
| 1373 | EmitUint8(0xC1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1374 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1375 | EmitUint8(imm.value() & 0xFF); |
| 1376 | } |
| 1377 | } |
| 1378 | |
| 1379 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1380 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1381 | Register operand, |
| 1382 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1383 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1384 | CHECK_EQ(shifter, ECX); |
| 1385 | EmitUint8(0xD3); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1386 | EmitOperand(reg_or_opcode, Operand(operand)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1387 | } |
| 1388 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1389 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1390 | const std::vector<ManagedRegister>& spill_regs, |
| 1391 | const std::vector<ManagedRegister>& entry_spills) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1392 | CHECK_ALIGNED(frame_size, kStackAlignment); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1393 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
| 1394 | pushl(spill_regs.at(i).AsX86().AsCpuRegister()); |
| 1395 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1396 | // return address then method on stack |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1397 | addl(ESP, Immediate(-frame_size + (spill_regs.size() * kPointerSize) + |
| 1398 | kPointerSize /*method*/ + kPointerSize /*return address*/)); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1399 | pushl(method_reg.AsX86().AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1400 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
| 1401 | movl(Address(ESP, frame_size + kPointerSize + (i * kPointerSize)), |
| 1402 | entry_spills.at(i).AsX86().AsCpuRegister()); |
| 1403 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1404 | } |
| 1405 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1406 | void X86Assembler::RemoveFrame(size_t frame_size, |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1407 | const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1408 | CHECK_ALIGNED(frame_size, kStackAlignment); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1409 | addl(ESP, Immediate(frame_size - (spill_regs.size() * kPointerSize) - kPointerSize)); |
| 1410 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
| 1411 | popl(spill_regs.at(i).AsX86().AsCpuRegister()); |
| 1412 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1413 | ret(); |
| 1414 | } |
| 1415 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1416 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1417 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1418 | addl(ESP, Immediate(-adjust)); |
| 1419 | } |
| 1420 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1421 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1422 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1423 | addl(ESP, Immediate(adjust)); |
| 1424 | } |
| 1425 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1426 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1427 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1428 | if (src.IsNoRegister()) { |
| 1429 | CHECK_EQ(0u, size); |
| 1430 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1431 | CHECK_EQ(4u, size); |
| 1432 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1433 | } else if (src.IsRegisterPair()) { |
| 1434 | CHECK_EQ(8u, size); |
| 1435 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1436 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1437 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1438 | } else if (src.IsX87Register()) { |
| 1439 | if (size == 4) { |
| 1440 | fstps(Address(ESP, offs)); |
| 1441 | } else { |
| 1442 | fstpl(Address(ESP, offs)); |
| 1443 | } |
| 1444 | } else { |
| 1445 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1446 | if (size == 4) { |
| 1447 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1448 | } else { |
| 1449 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1450 | } |
| 1451 | } |
| 1452 | } |
| 1453 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1454 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1455 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1456 | CHECK(src.IsCpuRegister()); |
| 1457 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1458 | } |
| 1459 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1460 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1461 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1462 | CHECK(src.IsCpuRegister()); |
| 1463 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1464 | } |
| 1465 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1466 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1467 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1468 | movl(Address(ESP, dest), Immediate(imm)); |
| 1469 | } |
| 1470 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1471 | void X86Assembler::StoreImmediateToThread(ThreadOffset dest, uint32_t imm, |
| 1472 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1473 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1474 | } |
| 1475 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1476 | void X86Assembler::StoreStackOffsetToThread(ThreadOffset thr_offs, |
| 1477 | FrameOffset fr_offs, |
| 1478 | ManagedRegister mscratch) { |
| 1479 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1480 | CHECK(scratch.IsCpuRegister()); |
| 1481 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1482 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1483 | } |
| 1484 | |
| 1485 | void X86Assembler::StoreStackPointerToThread(ThreadOffset thr_offs) { |
| 1486 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1487 | } |
| 1488 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1489 | void X86Assembler::StoreLabelToThread(ThreadOffset thr_offs, Label* lbl) { |
| 1490 | fs()->movl(Address::Absolute(thr_offs), lbl); |
| 1491 | } |
| 1492 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1493 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 1494 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1495 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1496 | } |
| 1497 | |
| 1498 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1499 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1500 | if (dest.IsNoRegister()) { |
| 1501 | CHECK_EQ(0u, size); |
| 1502 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1503 | CHECK_EQ(4u, size); |
| 1504 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1505 | } else if (dest.IsRegisterPair()) { |
| 1506 | CHECK_EQ(8u, size); |
| 1507 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 1508 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1509 | } else if (dest.IsX87Register()) { |
| 1510 | if (size == 4) { |
| 1511 | flds(Address(ESP, src)); |
| 1512 | } else { |
| 1513 | fldl(Address(ESP, src)); |
| 1514 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1515 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1516 | CHECK(dest.IsXmmRegister()); |
| 1517 | if (size == 4) { |
| 1518 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 1519 | } else { |
| 1520 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 1521 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1522 | } |
| 1523 | } |
| 1524 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1525 | void X86Assembler::Load(ManagedRegister mdest, ThreadOffset src, size_t size) { |
| 1526 | X86ManagedRegister dest = mdest.AsX86(); |
| 1527 | if (dest.IsNoRegister()) { |
| 1528 | CHECK_EQ(0u, size); |
| 1529 | } else if (dest.IsCpuRegister()) { |
| 1530 | CHECK_EQ(4u, size); |
| 1531 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 1532 | } else if (dest.IsRegisterPair()) { |
| 1533 | CHECK_EQ(8u, size); |
| 1534 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
| 1535 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset(src.Int32Value()+4))); |
| 1536 | } else if (dest.IsX87Register()) { |
| 1537 | if (size == 4) { |
| 1538 | fs()->flds(Address::Absolute(src)); |
| 1539 | } else { |
| 1540 | fs()->fldl(Address::Absolute(src)); |
| 1541 | } |
| 1542 | } else { |
| 1543 | CHECK(dest.IsXmmRegister()); |
| 1544 | if (size == 4) { |
| 1545 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1546 | } else { |
| 1547 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1548 | } |
| 1549 | } |
| 1550 | } |
| 1551 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1552 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1553 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1554 | CHECK(dest.IsCpuRegister()); |
| 1555 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 1556 | } |
| 1557 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1558 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 1559 | MemberOffset offs) { |
| 1560 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1561 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1562 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1563 | } |
| 1564 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1565 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 1566 | Offset offs) { |
| 1567 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1568 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1569 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1570 | } |
| 1571 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1572 | void X86Assembler::LoadRawPtrFromThread(ManagedRegister mdest, |
| 1573 | ThreadOffset offs) { |
| 1574 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1575 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1576 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1577 | } |
| 1578 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 1579 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 1580 | X86ManagedRegister reg = mreg.AsX86(); |
| 1581 | CHECK(size == 1 || size == 2) << size; |
| 1582 | CHECK(reg.IsCpuRegister()) << reg; |
| 1583 | if (size == 1) { |
| 1584 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1585 | } else { |
| 1586 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1587 | } |
| 1588 | } |
| 1589 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 1590 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 1591 | X86ManagedRegister reg = mreg.AsX86(); |
| 1592 | CHECK(size == 1 || size == 2) << size; |
| 1593 | CHECK(reg.IsCpuRegister()) << reg; |
| 1594 | if (size == 1) { |
| 1595 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1596 | } else { |
| 1597 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1598 | } |
| 1599 | } |
| 1600 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1601 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1602 | X86ManagedRegister dest = mdest.AsX86(); |
| 1603 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1604 | if (!dest.Equals(src)) { |
| 1605 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 1606 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1607 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 1608 | // Pass via stack and pop X87 register |
| 1609 | subl(ESP, Immediate(16)); |
| 1610 | if (size == 4) { |
| 1611 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1612 | fstps(Address(ESP, 0)); |
| 1613 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1614 | } else { |
| 1615 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1616 | fstpl(Address(ESP, 0)); |
| 1617 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1618 | } |
| 1619 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1620 | } else { |
| 1621 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1622 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1623 | } |
| 1624 | } |
| 1625 | } |
| 1626 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1627 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1628 | ManagedRegister mscratch) { |
| 1629 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1630 | CHECK(scratch.IsCpuRegister()); |
| 1631 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 1632 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 1633 | } |
| 1634 | |
| 1635 | void X86Assembler::CopyRawPtrFromThread(FrameOffset fr_offs, |
| 1636 | ThreadOffset thr_offs, |
| 1637 | ManagedRegister mscratch) { |
| 1638 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1639 | CHECK(scratch.IsCpuRegister()); |
| 1640 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 1641 | Store(fr_offs, scratch, 4); |
| 1642 | } |
| 1643 | |
| 1644 | void X86Assembler::CopyRawPtrToThread(ThreadOffset thr_offs, |
| 1645 | FrameOffset fr_offs, |
| 1646 | ManagedRegister mscratch) { |
| 1647 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1648 | CHECK(scratch.IsCpuRegister()); |
| 1649 | Load(scratch, fr_offs, 4); |
| 1650 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1651 | } |
| 1652 | |
| 1653 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1654 | ManagedRegister mscratch, |
| 1655 | size_t size) { |
| 1656 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1657 | if (scratch.IsCpuRegister() && size == 8) { |
| 1658 | Load(scratch, src, 4); |
| 1659 | Store(dest, scratch, 4); |
| 1660 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 1661 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 1662 | } else { |
| 1663 | Load(scratch, src, size); |
| 1664 | Store(dest, scratch, size); |
| 1665 | } |
| 1666 | } |
| 1667 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1668 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 1669 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1670 | UNIMPLEMENTED(FATAL); |
| 1671 | } |
| 1672 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1673 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 1674 | ManagedRegister scratch, size_t size) { |
| 1675 | CHECK(scratch.IsNoRegister()); |
| 1676 | CHECK_EQ(size, 4u); |
| 1677 | pushl(Address(ESP, src)); |
| 1678 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 1679 | } |
| 1680 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1681 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 1682 | ManagedRegister mscratch, size_t size) { |
| 1683 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1684 | CHECK_EQ(size, 4u); |
| 1685 | movl(scratch, Address(ESP, src_base)); |
| 1686 | movl(scratch, Address(scratch, src_offset)); |
| 1687 | movl(Address(ESP, dest), scratch); |
| 1688 | } |
| 1689 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1690 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 1691 | ManagedRegister src, Offset src_offset, |
| 1692 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1693 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1694 | CHECK(scratch.IsNoRegister()); |
| 1695 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 1696 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 1697 | } |
| 1698 | |
| 1699 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 1700 | ManagedRegister mscratch, size_t size) { |
| 1701 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1702 | CHECK_EQ(size, 4u); |
| 1703 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 1704 | movl(scratch, Address(ESP, src)); |
| 1705 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1706 | popl(Address(scratch, dest_offset)); |
| 1707 | } |
| 1708 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1709 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
| 1710 | #if ANDROID_SMP != 0 |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1711 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1712 | #endif |
| 1713 | } |
| 1714 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1715 | void X86Assembler::CreateSirtEntry(ManagedRegister mout_reg, |
| 1716 | FrameOffset sirt_offset, |
| 1717 | ManagedRegister min_reg, bool null_allowed) { |
| 1718 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1719 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1720 | CHECK(in_reg.IsCpuRegister()); |
| 1721 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1722 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1723 | if (null_allowed) { |
| 1724 | Label null_arg; |
| 1725 | if (!out_reg.Equals(in_reg)) { |
| 1726 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1727 | } |
| 1728 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1729 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1730 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1731 | Bind(&null_arg); |
| 1732 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1733 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1734 | } |
| 1735 | } |
| 1736 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1737 | void X86Assembler::CreateSirtEntry(FrameOffset out_off, |
| 1738 | FrameOffset sirt_offset, |
| 1739 | ManagedRegister mscratch, |
| 1740 | bool null_allowed) { |
| 1741 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1742 | CHECK(scratch.IsCpuRegister()); |
| 1743 | if (null_allowed) { |
| 1744 | Label null_arg; |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1745 | movl(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1746 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1747 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1748 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1749 | Bind(&null_arg); |
| 1750 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1751 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1752 | } |
| 1753 | Store(out_off, scratch, 4); |
| 1754 | } |
| 1755 | |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1756 | // Given a SIRT entry, load the associated reference. |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1757 | void X86Assembler::LoadReferenceFromSirt(ManagedRegister mout_reg, |
| 1758 | ManagedRegister min_reg) { |
| 1759 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1760 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1761 | CHECK(out_reg.IsCpuRegister()); |
| 1762 | CHECK(in_reg.IsCpuRegister()); |
| 1763 | Label null_arg; |
| 1764 | if (!out_reg.Equals(in_reg)) { |
| 1765 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1766 | } |
| 1767 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1768 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1769 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 1770 | Bind(&null_arg); |
| 1771 | } |
| 1772 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1773 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1774 | // TODO: not validating references |
| 1775 | } |
| 1776 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1777 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1778 | // TODO: not validating references |
| 1779 | } |
| 1780 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1781 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 1782 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1783 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1784 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1785 | // TODO: place reference map on call |
| 1786 | } |
| 1787 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1788 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 1789 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1790 | movl(scratch, Address(ESP, base)); |
| 1791 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 1792 | } |
| 1793 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1794 | void X86Assembler::Call(ThreadOffset offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1795 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1796 | } |
| 1797 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1798 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 1799 | fs()->movl(tr.AsX86().AsCpuRegister(), |
| 1800 | Address::Absolute(Thread::SelfOffset())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1801 | } |
| 1802 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1803 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 1804 | ManagedRegister mscratch) { |
| 1805 | X86ManagedRegister scratch = mscratch.AsX86(); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1806 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset())); |
| 1807 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 1808 | } |
| 1809 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1810 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 1811 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1812 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1813 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1814 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1815 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1816 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1817 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 1818 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1819 | #define __ sp_asm-> |
| 1820 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 1821 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1822 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 1823 | __ DecreaseFrameSize(stack_adjust_); |
| 1824 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1825 | // Pass exception as argument in EAX |
| 1826 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset())); |
Ian Rogers | 7655f29 | 2013-07-29 11:07:13 -0700 | [diff] [blame] | 1827 | __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1828 | // this call should never return |
| 1829 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1830 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1831 | } |
| 1832 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1833 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1834 | } // namespace art |