blob: d76a8709a36ef24d892bd60233adcdafe8062279 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Brian Carlstrom7940e442013-07-12 13:46:57 -070016#include "dex/compiler_ir.h"
17#include "dex/compiler_internals.h"
Brian Carlstrom60d7a652014-03-13 18:10:08 -070018#include "dex/quick/arm/arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070019#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "mirror/array.h"
Andreas Gampe9c3b0892014-04-24 17:33:34 +000022#include "mirror/object_array-inl.h"
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -080023#include "mirror/object-inl.h"
Andreas Gampeaa910d52014-07-30 18:59:05 -070024#include "mirror/object_reference.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025#include "verifier/method_verifier.h"
Dave Allisonbcec6fb2014-01-17 12:52:22 -080026#include <functional>
Brian Carlstrom7940e442013-07-12 13:46:57 -070027
28namespace art {
29
Andreas Gampe9c3b0892014-04-24 17:33:34 +000030// Shortcuts to repeatedly used long types.
31typedef mirror::ObjectArray<mirror::Object> ObjArray;
32typedef mirror::ObjectArray<mirror::Class> ClassArray;
33
Brian Carlstrom7940e442013-07-12 13:46:57 -070034/*
35 * This source files contains "gen" codegen routines that should
36 * be applicable to most targets. Only mid-level support utilities
37 * and "op" calls may be used here.
38 */
39
40/*
buzbeeb48819d2013-09-14 16:15:25 -070041 * Generate a kPseudoBarrier marker to indicate the boundary of special
Brian Carlstrom7940e442013-07-12 13:46:57 -070042 * blocks.
43 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070044void Mir2Lir::GenBarrier() {
Brian Carlstrom7940e442013-07-12 13:46:57 -070045 LIR* barrier = NewLIR0(kPseudoBarrier);
46 /* Mark all resources as being clobbered */
buzbeeb48819d2013-09-14 16:15:25 -070047 DCHECK(!barrier->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +010048 barrier->u.m.def_mask = &kEncodeAll;
Brian Carlstrom7940e442013-07-12 13:46:57 -070049}
50
Mingyao Yange643a172014-04-08 11:02:52 -070051void Mir2Lir::GenDivZeroException() {
52 LIR* branch = OpUnconditionalBranch(nullptr);
53 AddDivZeroCheckSlowPath(branch);
54}
55
56void Mir2Lir::GenDivZeroCheck(ConditionCode c_code) {
Mingyao Yang42894562014-04-07 12:42:16 -070057 LIR* branch = OpCondBranch(c_code, nullptr);
58 AddDivZeroCheckSlowPath(branch);
59}
60
Mingyao Yange643a172014-04-08 11:02:52 -070061void Mir2Lir::GenDivZeroCheck(RegStorage reg) {
62 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
Mingyao Yang42894562014-04-07 12:42:16 -070063 AddDivZeroCheckSlowPath(branch);
64}
65
66void Mir2Lir::AddDivZeroCheckSlowPath(LIR* branch) {
67 class DivZeroCheckSlowPath : public Mir2Lir::LIRSlowPath {
68 public:
69 DivZeroCheckSlowPath(Mir2Lir* m2l, LIR* branch)
70 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch) {
71 }
72
Mingyao Yange643a172014-04-08 11:02:52 -070073 void Compile() OVERRIDE {
Mingyao Yang42894562014-04-07 12:42:16 -070074 m2l_->ResetRegPool();
75 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070076 GenerateTargetLabel(kPseudoThrowTarget);
Andreas Gampe98430592014-07-27 19:44:50 -070077 m2l_->CallRuntimeHelper(kQuickThrowDivZero, true);
Mingyao Yang42894562014-04-07 12:42:16 -070078 }
79 };
80
81 AddSlowPath(new (arena_) DivZeroCheckSlowPath(this, branch));
82}
Dave Allisonb373e092014-02-20 16:06:36 -080083
Mingyao Yang80365d92014-04-18 12:10:58 -070084void Mir2Lir::GenArrayBoundsCheck(RegStorage index, RegStorage length) {
85 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
86 public:
87 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch, RegStorage index, RegStorage length)
88 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
89 index_(index), length_(length) {
90 }
91
92 void Compile() OVERRIDE {
93 m2l_->ResetRegPool();
94 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070095 GenerateTargetLabel(kPseudoThrowTarget);
Andreas Gampe98430592014-07-27 19:44:50 -070096 m2l_->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, index_, length_, true);
Mingyao Yang80365d92014-04-18 12:10:58 -070097 }
98
99 private:
100 const RegStorage index_;
101 const RegStorage length_;
102 };
103
104 LIR* branch = OpCmpBranch(kCondUge, index, length, nullptr);
105 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
106}
107
108void Mir2Lir::GenArrayBoundsCheck(int index, RegStorage length) {
109 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
110 public:
111 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch, int index, RegStorage length)
112 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
113 index_(index), length_(length) {
114 }
115
116 void Compile() OVERRIDE {
117 m2l_->ResetRegPool();
118 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700119 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700120
Andreas Gampeccc60262014-07-04 18:02:38 -0700121 RegStorage arg1_32 = m2l_->TargetReg(kArg1, kNotWide);
122 RegStorage arg0_32 = m2l_->TargetReg(kArg0, kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700123
124 m2l_->OpRegCopy(arg1_32, length_);
125 m2l_->LoadConstant(arg0_32, index_);
Andreas Gampe98430592014-07-27 19:44:50 -0700126 m2l_->CallRuntimeHelperRegReg(kQuickThrowArrayBounds, arg0_32, arg1_32, true);
Mingyao Yang80365d92014-04-18 12:10:58 -0700127 }
128
129 private:
130 const int32_t index_;
131 const RegStorage length_;
132 };
133
134 LIR* branch = OpCmpImmBranch(kCondLs, length, index, nullptr);
135 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
136}
137
Mingyao Yange643a172014-04-08 11:02:52 -0700138LIR* Mir2Lir::GenNullCheck(RegStorage reg) {
139 class NullCheckSlowPath : public Mir2Lir::LIRSlowPath {
140 public:
141 NullCheckSlowPath(Mir2Lir* m2l, LIR* branch)
142 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch) {
143 }
144
145 void Compile() OVERRIDE {
146 m2l_->ResetRegPool();
147 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700148 GenerateTargetLabel(kPseudoThrowTarget);
Andreas Gampe98430592014-07-27 19:44:50 -0700149 m2l_->CallRuntimeHelper(kQuickThrowNullPointer, true);
Mingyao Yange643a172014-04-08 11:02:52 -0700150 }
151 };
152
153 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
154 AddSlowPath(new (arena_) NullCheckSlowPath(this, branch));
155 return branch;
156}
157
Brian Carlstrom7940e442013-07-12 13:46:57 -0700158/* Perform null-check on a register. */
buzbee2700f7e2014-03-07 09:46:20 -0800159LIR* Mir2Lir::GenNullCheck(RegStorage m_reg, int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +0000160 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -0700161 return GenExplicitNullCheck(m_reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700162 }
Dave Allisonb373e092014-02-20 16:06:36 -0800163 return nullptr;
164}
165
Dave Allisonf9439142014-03-27 15:10:22 -0700166/* Perform an explicit null-check on a register. */
167LIR* Mir2Lir::GenExplicitNullCheck(RegStorage m_reg, int opt_flags) {
168 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
169 return NULL;
170 }
Mingyao Yange643a172014-04-08 11:02:52 -0700171 return GenNullCheck(m_reg);
Dave Allisonf9439142014-03-27 15:10:22 -0700172}
173
Dave Allisonb373e092014-02-20 16:06:36 -0800174void Mir2Lir::MarkPossibleNullPointerException(int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +0000175 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800176 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
177 return;
178 }
Dave Allison69dfe512014-07-11 17:11:58 +0000179 // Insert after last instruction.
Dave Allisonb373e092014-02-20 16:06:36 -0800180 MarkSafepointPC(last_lir_insn_);
181 }
182}
183
Andreas Gampe3c12c512014-06-24 18:46:29 +0000184void Mir2Lir::MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after) {
Dave Allison69dfe512014-07-11 17:11:58 +0000185 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000186 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
187 return;
188 }
189 MarkSafepointPCAfter(after);
190 }
191}
192
Dave Allisonb373e092014-02-20 16:06:36 -0800193void Mir2Lir::MarkPossibleStackOverflowException() {
Dave Allison69dfe512014-07-11 17:11:58 +0000194 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitStackOverflowChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800195 MarkSafepointPC(last_lir_insn_);
196 }
197}
198
buzbee2700f7e2014-03-07 09:46:20 -0800199void Mir2Lir::ForceImplicitNullCheck(RegStorage reg, int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +0000200 if (cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -0800201 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
202 return;
203 }
204 // Force an implicit null check by performing a memory operation (load) from the given
205 // register with offset 0. This will cause a signal if the register contains 0 (null).
buzbee2700f7e2014-03-07 09:46:20 -0800206 RegStorage tmp = AllocTemp();
207 // TODO: for Mips, would be best to use rZERO as the bogus register target.
buzbee695d13a2014-04-19 13:32:20 -0700208 LIR* load = Load32Disp(reg, 0, tmp);
Dave Allisonb373e092014-02-20 16:06:36 -0800209 FreeTemp(tmp);
210 MarkSafepointPC(load);
211 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700212}
213
Brian Carlstrom7940e442013-07-12 13:46:57 -0700214void Mir2Lir::GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
215 RegLocation rl_src2, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700216 LIR* fall_through) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700217 ConditionCode cond;
buzbee7c02e912014-10-03 13:14:17 -0700218 RegisterClass reg_class = (rl_src1.ref || rl_src2.ref) ? kRefReg : kCoreReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700219 switch (opcode) {
220 case Instruction::IF_EQ:
221 cond = kCondEq;
222 break;
223 case Instruction::IF_NE:
224 cond = kCondNe;
225 break;
226 case Instruction::IF_LT:
227 cond = kCondLt;
228 break;
229 case Instruction::IF_GE:
230 cond = kCondGe;
231 break;
232 case Instruction::IF_GT:
233 cond = kCondGt;
234 break;
235 case Instruction::IF_LE:
236 cond = kCondLe;
237 break;
238 default:
239 cond = static_cast<ConditionCode>(0);
240 LOG(FATAL) << "Unexpected opcode " << opcode;
241 }
242
243 // Normalize such that if either operand is constant, src2 will be constant
244 if (rl_src1.is_const) {
245 RegLocation rl_temp = rl_src1;
246 rl_src1 = rl_src2;
247 rl_src2 = rl_temp;
248 cond = FlipComparisonOrder(cond);
249 }
250
buzbee7c02e912014-10-03 13:14:17 -0700251 rl_src1 = LoadValue(rl_src1, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700252 // Is this really an immediate comparison?
253 if (rl_src2.is_const) {
254 // If it's already live in a register or not easily materialized, just keep going
255 RegLocation rl_temp = UpdateLoc(rl_src2);
Andreas Gampeb07c1f92014-07-26 01:40:39 -0700256 int32_t constant_value = mir_graph_->ConstantValue(rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700257 if ((rl_temp.location == kLocDalvikFrame) &&
Matteo Franchinc763e352014-07-04 12:53:27 +0100258 InexpensiveConstantInt(constant_value, opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700259 // OK - convert this to a compare immediate and branch
buzbee2700f7e2014-03-07 09:46:20 -0800260 OpCmpImmBranch(cond, rl_src1.reg, mir_graph_->ConstantValue(rl_src2), taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700261 return;
262 }
Andreas Gampeb07c1f92014-07-26 01:40:39 -0700263
264 // It's also commonly more efficient to have a test against zero with Eq/Ne. This is not worse
265 // for x86, and allows a cbz/cbnz for Arm and Mips. At the same time, it works around a register
266 // mismatch for 64b systems, where a reference is compared against null, as dex bytecode uses
267 // the 32b literal 0 for null.
268 if (constant_value == 0 && (cond == kCondEq || cond == kCondNe)) {
269 // Use the OpCmpImmBranch and ignore the value in the register.
270 OpCmpImmBranch(cond, rl_src1.reg, 0, taken);
271 return;
272 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273 }
Andreas Gampeb07c1f92014-07-26 01:40:39 -0700274
buzbee7c02e912014-10-03 13:14:17 -0700275 rl_src2 = LoadValue(rl_src2, reg_class);
buzbee2700f7e2014-03-07 09:46:20 -0800276 OpCmpBranch(cond, rl_src1.reg, rl_src2.reg, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700277}
278
279void Mir2Lir::GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700280 LIR* fall_through) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700281 ConditionCode cond;
buzbee7c02e912014-10-03 13:14:17 -0700282 RegisterClass reg_class = rl_src.ref ? kRefReg : kCoreReg;
283 rl_src = LoadValue(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700284 switch (opcode) {
285 case Instruction::IF_EQZ:
286 cond = kCondEq;
287 break;
288 case Instruction::IF_NEZ:
289 cond = kCondNe;
290 break;
291 case Instruction::IF_LTZ:
292 cond = kCondLt;
293 break;
294 case Instruction::IF_GEZ:
295 cond = kCondGe;
296 break;
297 case Instruction::IF_GTZ:
298 cond = kCondGt;
299 break;
300 case Instruction::IF_LEZ:
301 cond = kCondLe;
302 break;
303 default:
304 cond = static_cast<ConditionCode>(0);
305 LOG(FATAL) << "Unexpected opcode " << opcode;
306 }
buzbee2700f7e2014-03-07 09:46:20 -0800307 OpCmpImmBranch(cond, rl_src.reg, 0, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700308}
309
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700310void Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700311 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
312 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800313 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700314 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800315 LoadValueDirect(rl_src, rl_result.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700316 }
buzbee2700f7e2014-03-07 09:46:20 -0800317 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_result.reg.GetLow(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700318 StoreValueWide(rl_dest, rl_result);
319}
320
321void Mir2Lir::GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700322 RegLocation rl_src) {
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700323 rl_src = LoadValue(rl_src, kCoreReg);
324 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
325 OpKind op = kOpInvalid;
326 switch (opcode) {
327 case Instruction::INT_TO_BYTE:
328 op = kOp2Byte;
329 break;
330 case Instruction::INT_TO_SHORT:
331 op = kOp2Short;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700332 break;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700333 case Instruction::INT_TO_CHAR:
334 op = kOp2Char;
335 break;
336 default:
337 LOG(ERROR) << "Bad int conversion type";
338 }
buzbee2700f7e2014-03-07 09:46:20 -0800339 OpRegReg(op, rl_result.reg, rl_src.reg);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700340 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700341}
342
Andreas Gampe98430592014-07-27 19:44:50 -0700343/*
344 * Let helper function take care of everything. Will call
345 * Array::AllocFromCode(type_idx, method, count);
346 * Note: AllocFromCode will handle checks for errNegativeArraySize.
347 */
348void Mir2Lir::GenNewArray(uint32_t type_idx, RegLocation rl_dest,
349 RegLocation rl_src) {
350 FlushAllRegs(); /* Everything to home location */
351 const DexFile* dex_file = cu_->dex_file;
352 CompilerDriver* driver = cu_->compiler_driver;
353 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *dex_file, type_idx)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800354 bool is_type_initialized; // Ignored as an array does not have an initializer.
355 bool use_direct_type_ptr;
356 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700357 bool is_finalizable;
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800358 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700359 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
360 &direct_type_ptr, &is_finalizable)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800361 // The fast path.
362 if (!use_direct_type_ptr) {
Fred Shihe7f82e22014-08-06 10:46:37 -0700363 LoadClassType(*dex_file, type_idx, kArg0);
Andreas Gampe98430592014-07-27 19:44:50 -0700364 CallRuntimeHelperRegMethodRegLocation(kQuickAllocArrayResolved, TargetReg(kArg0, kNotWide),
365 rl_src, true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800366 } else {
367 // Use the direct pointer.
Andreas Gampe98430592014-07-27 19:44:50 -0700368 CallRuntimeHelperImmMethodRegLocation(kQuickAllocArrayResolved, direct_type_ptr, rl_src,
369 true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800370 }
371 } else {
372 // The slow path.
Andreas Gampe98430592014-07-27 19:44:50 -0700373 CallRuntimeHelperImmMethodRegLocation(kQuickAllocArray, type_idx, rl_src, true);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800374 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700375 } else {
Andreas Gampe98430592014-07-27 19:44:50 -0700376 CallRuntimeHelperImmMethodRegLocation(kQuickAllocArrayWithAccessCheck, type_idx, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700377 }
Andreas Gampe98430592014-07-27 19:44:50 -0700378 StoreValue(rl_dest, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700379}
380
381/*
382 * Similar to GenNewArray, but with post-allocation initialization.
383 * Verifier guarantees we're dealing with an array class. Current
384 * code throws runtime exception "bad Filled array req" for 'D' and 'J'.
385 * Current code also throws internal unimp if not 'L', '[' or 'I'.
386 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700387void Mir2Lir::GenFilledNewArray(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700388 int elems = info->num_arg_words;
389 int type_idx = info->index;
390 FlushAllRegs(); /* Everything to home location */
Andreas Gampe98430592014-07-27 19:44:50 -0700391 QuickEntrypointEnum target;
392 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *cu_->dex_file,
393 type_idx)) {
394 target = kQuickCheckAndAllocArray;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700395 } else {
Andreas Gampe98430592014-07-27 19:44:50 -0700396 target = kQuickCheckAndAllocArrayWithAccessCheck;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700397 }
Andreas Gampe98430592014-07-27 19:44:50 -0700398 CallRuntimeHelperImmMethodImm(target, type_idx, elems, true);
Andreas Gampeccc60262014-07-04 18:02:38 -0700399 FreeTemp(TargetReg(kArg2, kNotWide));
400 FreeTemp(TargetReg(kArg1, kNotWide));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 /*
402 * NOTE: the implicit target for Instruction::FILLED_NEW_ARRAY is the
403 * return region. Because AllocFromCode placed the new array
404 * in kRet0, we'll just lock it into place. When debugger support is
405 * added, it may be necessary to additionally copy all return
406 * values to a home location in thread-local storage
407 */
Andreas Gampeccc60262014-07-04 18:02:38 -0700408 RegStorage ref_reg = TargetReg(kRet0, kRef);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700409 LockTemp(ref_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700410
411 // TODO: use the correct component size, currently all supported types
412 // share array alignment with ints (see comment at head of function)
413 size_t component_size = sizeof(int32_t);
414
415 // Having a range of 0 is legal
416 if (info->is_range && (elems > 0)) {
417 /*
418 * Bit of ugliness here. We're going generate a mem copy loop
419 * on the register range, but it is possible that some regs
420 * in the range have been promoted. This is unlikely, but
421 * before generating the copy, we'll just force a flush
422 * of any regs in the source range that have been promoted to
423 * home location.
424 */
425 for (int i = 0; i < elems; i++) {
426 RegLocation loc = UpdateLoc(info->args[i]);
427 if (loc.location == kLocPhysReg) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100428 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700429 Store32Disp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700430 }
431 }
432 /*
433 * TUNING note: generated code here could be much improved, but
434 * this is an uncommon operation and isn't especially performance
435 * critical.
436 */
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700437 // This is addressing the stack, which may be out of the 4G area.
buzbee33ae5582014-06-12 14:56:32 -0700438 RegStorage r_src = AllocTempRef();
439 RegStorage r_dst = AllocTempRef();
440 RegStorage r_idx = AllocTempRef(); // Not really a reference, but match src/dst.
buzbee2700f7e2014-03-07 09:46:20 -0800441 RegStorage r_val;
Brian Carlstromdf629502013-07-17 22:39:56 -0700442 switch (cu_->instruction_set) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700443 case kThumb2:
buzbee33ae5582014-06-12 14:56:32 -0700444 case kArm64:
Andreas Gampeccc60262014-07-04 18:02:38 -0700445 r_val = TargetReg(kLr, kNotWide);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700446 break;
447 case kX86:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700448 case kX86_64:
Chao-ying Fua77ee512014-07-01 17:43:41 -0700449 FreeTemp(ref_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700450 r_val = AllocTemp();
451 break;
452 case kMips:
453 r_val = AllocTemp();
454 break;
455 default: LOG(FATAL) << "Unexpected instruction set: " << cu_->instruction_set;
456 }
457 // Set up source pointer
458 RegLocation rl_first = info->args[0];
Chao-ying Fua77ee512014-07-01 17:43:41 -0700459 OpRegRegImm(kOpAdd, r_src, TargetPtrReg(kSp), SRegOffset(rl_first.s_reg_low));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460 // Set up the target pointer
Chao-ying Fua77ee512014-07-01 17:43:41 -0700461 OpRegRegImm(kOpAdd, r_dst, ref_reg,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700462 mirror::Array::DataOffset(component_size).Int32Value());
463 // Set up the loop counter (known to be > 0)
464 LoadConstant(r_idx, elems - 1);
465 // Generate the copy loop. Going backwards for convenience
466 LIR* target = NewLIR0(kPseudoTargetLabel);
467 // Copy next element
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100468 {
469 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
470 LoadBaseIndexed(r_src, r_idx, r_val, 2, k32);
471 // NOTE: No dalvik register annotation, local optimizations will be stopped
472 // by the loop boundaries.
473 }
buzbee695d13a2014-04-19 13:32:20 -0700474 StoreBaseIndexed(r_dst, r_idx, r_val, 2, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700475 FreeTemp(r_val);
476 OpDecAndBranch(kCondGe, r_idx, target);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700477 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700478 // Restore the target pointer
Chao-ying Fua77ee512014-07-01 17:43:41 -0700479 OpRegRegImm(kOpAdd, ref_reg, r_dst,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700480 -mirror::Array::DataOffset(component_size).Int32Value());
481 }
482 } else if (!info->is_range) {
483 // TUNING: interleave
484 for (int i = 0; i < elems; i++) {
485 RegLocation rl_arg = LoadValue(info->args[i], kCoreReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700486 Store32Disp(ref_reg,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000487 mirror::Array::DataOffset(component_size).Int32Value() + i * 4, rl_arg.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 // If the LoadValue caused a temp to be allocated, free it
buzbee2700f7e2014-03-07 09:46:20 -0800489 if (IsTemp(rl_arg.reg)) {
490 FreeTemp(rl_arg.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 }
492 }
493 }
494 if (info->result.location != kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -0700495 StoreValue(info->result, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700496 }
497}
498
Ian Rogers832336b2014-10-08 15:35:22 -0700499/*
500 * Array data table format:
501 * ushort ident = 0x0300 magic value
502 * ushort width width of each element in the table
503 * uint size number of elements in the table
504 * ubyte data[size*width] table of data values (may contain a single-byte
505 * padding at the end)
506 *
507 * Total size is 4+(width * size + 1)/2 16-bit code units.
508 */
509void Mir2Lir::GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
510 if (kIsDebugBuild) {
511 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
512 const Instruction::ArrayDataPayload* payload =
513 reinterpret_cast<const Instruction::ArrayDataPayload*>(table);
514 CHECK_EQ(payload->ident, static_cast<uint16_t>(Instruction::kArrayDataSignature));
515 }
516 uint32_t table_offset_from_start = mir->offset + static_cast<int32_t>(table_offset);
517 CallRuntimeHelperImmRegLocation(kQuickHandleFillArrayData, table_offset_from_start, rl_src, true);
518}
519
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800520//
521// Slow path to ensure a class is initialized for sget/sput.
522//
523class StaticFieldSlowPath : public Mir2Lir::LIRSlowPath {
524 public:
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100525 // There are up to two branches to the static field slow path, the "unresolved" when the type
526 // entry in the dex cache is null, and the "uninit" when the class is not yet initialized.
527 // At least one will be non-null here, otherwise we wouldn't generate the slow path.
buzbee2700f7e2014-03-07 09:46:20 -0800528 StaticFieldSlowPath(Mir2Lir* m2l, LIR* unresolved, LIR* uninit, LIR* cont, int storage_index,
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100529 RegStorage r_base)
530 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), unresolved != nullptr ? unresolved : uninit, cont),
531 second_branch_(unresolved != nullptr ? uninit : nullptr),
532 storage_index_(storage_index), r_base_(r_base) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800533 }
534
535 void Compile() {
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100536 LIR* target = GenerateTargetLabel();
537 if (second_branch_ != nullptr) {
538 second_branch_->target = target;
539 }
Andreas Gampe98430592014-07-27 19:44:50 -0700540 m2l_->CallRuntimeHelperImm(kQuickInitializeStaticStorage, storage_index_, true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800541 // Copy helper's result into r_base, a no-op on all but MIPS.
Andreas Gampeccc60262014-07-04 18:02:38 -0700542 m2l_->OpRegCopy(r_base_, m2l_->TargetReg(kRet0, kRef));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800543
544 m2l_->OpUnconditionalBranch(cont_);
545 }
546
547 private:
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100548 // Second branch to the slow path, or null if there's only one branch.
549 LIR* const second_branch_;
550
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800551 const int storage_index_;
buzbee2700f7e2014-03-07 09:46:20 -0800552 const RegStorage r_base_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800553};
554
Fred Shih37f05ef2014-07-16 18:38:08 -0700555void Mir2Lir::GenSput(MIR* mir, RegLocation rl_src, OpSize size) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000556 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
557 cu_->compiler_driver->ProcessedStaticField(field_info.FastPut(), field_info.IsReferrersClass());
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700558 if (!SLOW_FIELD_PATH && field_info.FastPut()) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000559 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800560 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000561 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 // Fast path, static storage base is this method's class
Matteo Franchin0955f7e2014-05-23 17:32:52 +0100563 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -0700564 r_base = AllocTempRef();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000565 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base,
566 kNotVolatile);
buzbee2700f7e2014-03-07 09:46:20 -0800567 if (IsTemp(rl_method.reg)) {
568 FreeTemp(rl_method.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569 }
570 } else {
571 // Medium path, static storage base in a different class which requires checks that the other
572 // class is initialized.
573 // TODO: remove initialized check now that we are initializing classes in the compiler driver.
Vladimir Markobe0e5462014-02-26 11:24:15 +0000574 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575 // May do runtime call so everything to home locations.
576 FlushAllRegs();
577 // Using fixed register to sync with possible call to runtime support.
Andreas Gampeccc60262014-07-04 18:02:38 -0700578 RegStorage r_method = TargetReg(kArg1, kRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 LockTemp(r_method);
580 LoadCurrMethodDirect(r_method);
Andreas Gampeccc60262014-07-04 18:02:38 -0700581 r_base = TargetReg(kArg0, kRef);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800582 LockTemp(r_base);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000583 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base,
584 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000585 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000586 LoadRefDisp(r_base, offset_of_field, r_base, kNotVolatile);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800587 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100588 LIR* unresolved_branch = nullptr;
589 if (!field_info.IsClassInDexCache() &&
590 (mir->optimization_flags & MIR_CLASS_IS_IN_DEX_CACHE) == 0) {
591 // Check if r_base is NULL.
592 unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
593 }
594 LIR* uninit_branch = nullptr;
595 if (!field_info.IsClassInitialized() &&
596 (mir->optimization_flags & MIR_CLASS_IS_INITIALIZED) == 0) {
597 // Check if r_base is not yet initialized class.
Andreas Gampeccc60262014-07-04 18:02:38 -0700598 RegStorage r_tmp = TargetReg(kArg2, kNotWide);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800599 LockTemp(r_tmp);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100600 uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800601 mirror::Class::StatusOffset().Int32Value(),
Dave Allison69dfe512014-07-11 17:11:58 +0000602 mirror::Class::kStatusInitialized, nullptr, nullptr);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100603 FreeTemp(r_tmp);
604 }
605 if (unresolved_branch != nullptr || uninit_branch != nullptr) {
606 // The slow path is invoked if the r_base is NULL or the class pointed
607 // to by it is not initialized.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800608 LIR* cont = NewLIR0(kPseudoTargetLabel);
buzbee2700f7e2014-03-07 09:46:20 -0800609 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000610 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800611
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100612 if (uninit_branch != nullptr) {
613 // Ensure load of status and store of value don't re-order.
614 // TODO: Presumably the actual value store is control-dependent on the status load,
615 // and will thus not be reordered in any case, since stores are never speculated.
616 // Does later code "know" that the class is now initialized? If so, we still
617 // need the barrier to guard later static loads.
618 GenMemBarrier(kLoadAny);
619 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700620 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700621 FreeTemp(r_method);
622 }
623 // rBase now holds static storage base
Fred Shih37f05ef2014-07-16 18:38:08 -0700624 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
625 if (IsWide(size)) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100626 rl_src = LoadValueWide(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700627 } else {
Vladimir Marko674744e2014-04-24 15:18:26 +0100628 rl_src = LoadValue(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700630 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000631 StoreRefDisp(r_base, field_info.FieldOffset().Int32Value(), rl_src.reg,
632 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100633 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700634 StoreBaseDisp(r_base, field_info.FieldOffset().Int32Value(), rl_src.reg, size,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000635 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700636 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700637 if (IsRef(size) && !mir_graph_->IsConstantNullRef(rl_src)) {
buzbee2700f7e2014-03-07 09:46:20 -0800638 MarkGCCard(rl_src.reg, r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800640 FreeTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700641 } else {
642 FlushAllRegs(); // Everything to home locations
Fred Shih37f05ef2014-07-16 18:38:08 -0700643 QuickEntrypointEnum target;
644 switch (size) {
645 case kReference:
646 target = kQuickSetObjStatic;
647 break;
648 case k64:
649 case kDouble:
650 target = kQuickSet64Static;
651 break;
652 case k32:
653 case kSingle:
654 target = kQuickSet32Static;
655 break;
656 case kSignedHalf:
657 case kUnsignedHalf:
658 target = kQuickSet16Static;
659 break;
660 case kSignedByte:
661 case kUnsignedByte:
662 target = kQuickSet8Static;
663 break;
664 case kWord: // Intentional fallthrough.
665 default:
666 LOG(FATAL) << "Can't determine entrypoint for: " << size;
667 target = kQuickSet32Static;
668 }
Andreas Gampe98430592014-07-27 19:44:50 -0700669 CallRuntimeHelperImmRegLocation(target, field_info.FieldIndex(), rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700670 }
671}
672
Fred Shih37f05ef2014-07-16 18:38:08 -0700673void Mir2Lir::GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000674 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
675 cu_->compiler_driver->ProcessedStaticField(field_info.FastGet(), field_info.IsReferrersClass());
Fred Shih37f05ef2014-07-16 18:38:08 -0700676
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700677 if (!SLOW_FIELD_PATH && field_info.FastGet()) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000678 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800679 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000680 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700681 // Fast path, static storage base is this method's class
682 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -0700683 r_base = AllocTempRef();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000684 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base,
685 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700686 } else {
687 // Medium path, static storage base in a different class which requires checks that the other
688 // class is initialized
Vladimir Markobe0e5462014-02-26 11:24:15 +0000689 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690 // May do runtime call so everything to home locations.
691 FlushAllRegs();
692 // Using fixed register to sync with possible call to runtime support.
Andreas Gampeccc60262014-07-04 18:02:38 -0700693 RegStorage r_method = TargetReg(kArg1, kRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 LockTemp(r_method);
695 LoadCurrMethodDirect(r_method);
Andreas Gampeccc60262014-07-04 18:02:38 -0700696 r_base = TargetReg(kArg0, kRef);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800697 LockTemp(r_base);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000698 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base,
699 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000700 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000701 LoadRefDisp(r_base, offset_of_field, r_base, kNotVolatile);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800702 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100703 LIR* unresolved_branch = nullptr;
704 if (!field_info.IsClassInDexCache() &&
705 (mir->optimization_flags & MIR_CLASS_IS_IN_DEX_CACHE) == 0) {
706 // Check if r_base is NULL.
707 unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
708 }
709 LIR* uninit_branch = nullptr;
710 if (!field_info.IsClassInitialized() &&
711 (mir->optimization_flags & MIR_CLASS_IS_INITIALIZED) == 0) {
712 // Check if r_base is not yet initialized class.
Andreas Gampeccc60262014-07-04 18:02:38 -0700713 RegStorage r_tmp = TargetReg(kArg2, kNotWide);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800714 LockTemp(r_tmp);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100715 uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800716 mirror::Class::StatusOffset().Int32Value(),
Dave Allison69dfe512014-07-11 17:11:58 +0000717 mirror::Class::kStatusInitialized, nullptr, nullptr);
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100718 FreeTemp(r_tmp);
719 }
720 if (unresolved_branch != nullptr || uninit_branch != nullptr) {
721 // The slow path is invoked if the r_base is NULL or the class pointed
722 // to by it is not initialized.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800723 LIR* cont = NewLIR0(kPseudoTargetLabel);
buzbee2700f7e2014-03-07 09:46:20 -0800724 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000725 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800726
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100727 if (uninit_branch != nullptr) {
728 // Ensure load of status and load of value don't re-order.
729 GenMemBarrier(kLoadAny);
730 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700731 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700732 FreeTemp(r_method);
733 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800734 // r_base now holds static storage base
Fred Shih37f05ef2014-07-16 18:38:08 -0700735 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
Vladimir Marko674744e2014-04-24 15:18:26 +0100736 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800737
Vladimir Marko674744e2014-04-24 15:18:26 +0100738 int field_offset = field_info.FieldOffset().Int32Value();
Fred Shih37f05ef2014-07-16 18:38:08 -0700739 if (IsRef(size)) {
740 // TODO: DCHECK?
Andreas Gampe3c12c512014-06-24 18:46:29 +0000741 LoadRefDisp(r_base, field_offset, rl_result.reg, field_info.IsVolatile() ? kVolatile :
742 kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100743 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700744 LoadBaseDisp(r_base, field_offset, rl_result.reg, size, field_info.IsVolatile() ?
Andreas Gampe3c12c512014-06-24 18:46:29 +0000745 kVolatile : kNotVolatile);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800746 }
Vladimir Marko674744e2014-04-24 15:18:26 +0100747 FreeTemp(r_base);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800748
Fred Shih37f05ef2014-07-16 18:38:08 -0700749 if (IsWide(size)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700750 StoreValueWide(rl_dest, rl_result);
751 } else {
752 StoreValue(rl_dest, rl_result);
753 }
754 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700755 DCHECK(SizeMatchesTypeForEntrypoint(size, type));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 FlushAllRegs(); // Everything to home locations
Fred Shih37f05ef2014-07-16 18:38:08 -0700757 QuickEntrypointEnum target;
758 switch (type) {
759 case Primitive::kPrimNot:
760 target = kQuickGetObjStatic;
761 break;
762 case Primitive::kPrimLong:
763 case Primitive::kPrimDouble:
764 target = kQuickGet64Static;
765 break;
766 case Primitive::kPrimInt:
767 case Primitive::kPrimFloat:
768 target = kQuickGet32Static;
769 break;
770 case Primitive::kPrimShort:
771 target = kQuickGetShortStatic;
772 break;
773 case Primitive::kPrimChar:
774 target = kQuickGetCharStatic;
775 break;
776 case Primitive::kPrimByte:
777 target = kQuickGetByteStatic;
778 break;
779 case Primitive::kPrimBoolean:
780 target = kQuickGetBooleanStatic;
781 break;
782 case Primitive::kPrimVoid: // Intentional fallthrough.
783 default:
784 LOG(FATAL) << "Can't determine entrypoint for: " << type;
785 target = kQuickGet32Static;
786 }
Andreas Gampe98430592014-07-27 19:44:50 -0700787 CallRuntimeHelperImm(target, field_info.FieldIndex(), true);
788
Douglas Leung2db3e262014-06-25 16:02:55 -0700789 // FIXME: pGetXXStatic always return an int or int64 regardless of rl_dest.fp.
Fred Shih37f05ef2014-07-16 18:38:08 -0700790 if (IsWide(size)) {
Douglas Leung2db3e262014-06-25 16:02:55 -0700791 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 StoreValueWide(rl_dest, rl_result);
793 } else {
Douglas Leung2db3e262014-06-25 16:02:55 -0700794 RegLocation rl_result = GetReturn(rl_dest.ref ? kRefReg : kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700795 StoreValue(rl_dest, rl_result);
796 }
797 }
798}
799
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800800// Generate code for all slow paths.
801void Mir2Lir::HandleSlowPaths() {
Chao-ying Fu8159af62014-07-07 17:13:52 -0700802 // We should check slow_paths_.Size() every time, because a new slow path
803 // may be created during slowpath->Compile().
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100804 for (LIRSlowPath* slowpath : slow_paths_) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800805 slowpath->Compile();
806 }
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100807 slow_paths_.clear();
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800808}
809
Fred Shih37f05ef2014-07-16 18:38:08 -0700810void Mir2Lir::GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
811 RegLocation rl_dest, RegLocation rl_obj) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000812 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
813 cu_->compiler_driver->ProcessedInstanceField(field_info.FastGet());
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700814 if (!SLOW_FIELD_PATH && field_info.FastGet()) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700815 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
Andreas Gampeaa910d52014-07-30 18:59:05 -0700816 // A load of the class will lead to an iget with offset 0.
Vladimir Markobe0e5462014-02-26 11:24:15 +0000817 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbeea0cd2d72014-06-01 09:33:49 -0700818 rl_obj = LoadValue(rl_obj, kRefReg);
Vladimir Marko674744e2014-04-24 15:18:26 +0100819 GenNullCheck(rl_obj.reg, opt_flags);
820 RegLocation rl_result = EvalLoc(rl_dest, reg_class, true);
821 int field_offset = field_info.FieldOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000822 LIR* load_lir;
Fred Shih37f05ef2014-07-16 18:38:08 -0700823 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000824 load_lir = LoadRefDisp(rl_obj.reg, field_offset, rl_result.reg, field_info.IsVolatile() ?
825 kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100826 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700827 load_lir = LoadBaseDisp(rl_obj.reg, field_offset, rl_result.reg, size,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000828 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100829 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000830 MarkPossibleNullPointerExceptionAfter(opt_flags, load_lir);
Fred Shih37f05ef2014-07-16 18:38:08 -0700831 if (IsWide(size)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832 StoreValueWide(rl_dest, rl_result);
833 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700834 StoreValue(rl_dest, rl_result);
835 }
836 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700837 DCHECK(SizeMatchesTypeForEntrypoint(size, type));
838 QuickEntrypointEnum target;
839 switch (type) {
840 case Primitive::kPrimNot:
841 target = kQuickGetObjInstance;
842 break;
843 case Primitive::kPrimLong:
844 case Primitive::kPrimDouble:
845 target = kQuickGet64Instance;
846 break;
847 case Primitive::kPrimFloat:
848 case Primitive::kPrimInt:
849 target = kQuickGet32Instance;
850 break;
851 case Primitive::kPrimShort:
852 target = kQuickGetShortInstance;
853 break;
854 case Primitive::kPrimChar:
855 target = kQuickGetCharInstance;
856 break;
857 case Primitive::kPrimByte:
858 target = kQuickGetByteInstance;
859 break;
860 case Primitive::kPrimBoolean:
861 target = kQuickGetBooleanInstance;
862 break;
863 case Primitive::kPrimVoid: // Intentional fallthrough.
864 default:
865 LOG(FATAL) << "Can't determine entrypoint for: " << type;
866 target = kQuickGet32Instance;
867 }
Andreas Gampe98430592014-07-27 19:44:50 -0700868 // Second argument of pGetXXInstance is always a reference.
869 DCHECK_EQ(static_cast<unsigned int>(rl_obj.wide), 0U);
870 CallRuntimeHelperImmRegLocation(target, field_info.FieldIndex(), rl_obj, true);
871
Serguei Katkov4eca9f52014-07-08 00:45:45 +0700872 // FIXME: pGetXXInstance always return an int or int64 regardless of rl_dest.fp.
Fred Shih37f05ef2014-07-16 18:38:08 -0700873 if (IsWide(size)) {
Serguei Katkov4eca9f52014-07-08 00:45:45 +0700874 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700875 StoreValueWide(rl_dest, rl_result);
876 } else {
Serguei Katkov4eca9f52014-07-08 00:45:45 +0700877 RegLocation rl_result = GetReturn(rl_dest.ref ? kRefReg : kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700878 StoreValue(rl_dest, rl_result);
879 }
880 }
881}
882
Vladimir Markobe0e5462014-02-26 11:24:15 +0000883void Mir2Lir::GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700884 RegLocation rl_src, RegLocation rl_obj) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000885 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
886 cu_->compiler_driver->ProcessedInstanceField(field_info.FastPut());
Douglas Leungd9cb8ae2014-07-09 14:28:35 -0700887 if (!SLOW_FIELD_PATH && field_info.FastPut()) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700888 RegisterClass reg_class = RegClassForFieldLoadStore(size, field_info.IsVolatile());
Andreas Gampeaa910d52014-07-30 18:59:05 -0700889 // Dex code never writes to the class field.
890 DCHECK_GE(static_cast<uint32_t>(field_info.FieldOffset().Int32Value()),
891 sizeof(mirror::HeapReference<mirror::Class>));
buzbeea0cd2d72014-06-01 09:33:49 -0700892 rl_obj = LoadValue(rl_obj, kRefReg);
Fred Shih37f05ef2014-07-16 18:38:08 -0700893 if (IsWide(size)) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100894 rl_src = LoadValueWide(rl_src, reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700895 } else {
896 rl_src = LoadValue(rl_src, reg_class);
Vladimir Marko674744e2014-04-24 15:18:26 +0100897 }
898 GenNullCheck(rl_obj.reg, opt_flags);
899 int field_offset = field_info.FieldOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000900 LIR* store;
Fred Shih37f05ef2014-07-16 18:38:08 -0700901 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000902 store = StoreRefDisp(rl_obj.reg, field_offset, rl_src.reg, field_info.IsVolatile() ?
903 kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100904 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700905 store = StoreBaseDisp(rl_obj.reg, field_offset, rl_src.reg, size,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000906 field_info.IsVolatile() ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100907 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000908 MarkPossibleNullPointerExceptionAfter(opt_flags, store);
Fred Shih37f05ef2014-07-16 18:38:08 -0700909 if (IsRef(size) && !mir_graph_->IsConstantNullRef(rl_src)) {
Vladimir Marko674744e2014-04-24 15:18:26 +0100910 MarkGCCard(rl_src.reg, rl_obj.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700911 }
912 } else {
Fred Shih37f05ef2014-07-16 18:38:08 -0700913 QuickEntrypointEnum target;
914 switch (size) {
915 case kReference:
916 target = kQuickSetObjInstance;
917 break;
918 case k64:
919 case kDouble:
920 target = kQuickSet64Instance;
921 break;
922 case k32:
923 case kSingle:
924 target = kQuickSet32Instance;
925 break;
926 case kSignedHalf:
927 case kUnsignedHalf:
928 target = kQuickSet16Instance;
929 break;
930 case kSignedByte:
931 case kUnsignedByte:
932 target = kQuickSet8Instance;
933 break;
934 case kWord: // Intentional fallthrough.
935 default:
936 LOG(FATAL) << "Can't determine entrypoint for: " << size;
937 target = kQuickSet32Instance;
938 }
Andreas Gampe98430592014-07-27 19:44:50 -0700939 CallRuntimeHelperImmRegLocationRegLocation(target, field_info.FieldIndex(), rl_obj, rl_src,
940 true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 }
942}
943
Ian Rogersa9a82542013-10-04 11:17:26 -0700944void Mir2Lir::GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
945 RegLocation rl_src) {
946 bool needs_range_check = !(opt_flags & MIR_IGNORE_RANGE_CHECK);
947 bool needs_null_check = !((cu_->disable_opt & (1 << kNullCheckElimination)) &&
948 (opt_flags & MIR_IGNORE_NULL_CHECK));
Andreas Gampe98430592014-07-27 19:44:50 -0700949 QuickEntrypointEnum target = needs_range_check
950 ? (needs_null_check ? kQuickAputObjectWithNullAndBoundCheck
951 : kQuickAputObjectWithBoundCheck)
952 : kQuickAputObject;
953 CallRuntimeHelperRegLocationRegLocationRegLocation(target, rl_array, rl_index, rl_src, true);
Ian Rogersa9a82542013-10-04 11:17:26 -0700954}
955
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700956void Mir2Lir::GenConstClass(uint32_t type_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957 RegLocation rl_method = LoadCurrMethod();
Andreas Gampe4b537a82014-06-30 22:24:53 -0700958 CheckRegLocation(rl_method);
buzbee33ae5582014-06-12 14:56:32 -0700959 RegStorage res_reg = AllocTempRef();
buzbeea0cd2d72014-06-01 09:33:49 -0700960 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700961 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
Andreas Gampe4b537a82014-06-30 22:24:53 -0700962 *cu_->dex_file,
963 type_idx)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700964 // Call out to helper which resolves type and verifies access.
965 // Resolved type returned in kRet0.
Andreas Gampe98430592014-07-27 19:44:50 -0700966 CallRuntimeHelperImmReg(kQuickInitializeTypeAndVerifyAccess, type_idx, rl_method.reg, true);
buzbeea0cd2d72014-06-01 09:33:49 -0700967 RegLocation rl_result = GetReturn(kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700968 StoreValue(rl_dest, rl_result);
969 } else {
970 // We're don't need access checks, load type from dex cache
971 int32_t dex_cache_offset =
Brian Carlstromea46f952013-07-30 01:26:50 -0700972 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000973 LoadRefDisp(rl_method.reg, dex_cache_offset, res_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000974 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +0000975 LoadRefDisp(res_reg, offset_of_type, rl_result.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700976 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file,
977 type_idx) || SLOW_TYPE_PATH) {
978 // Slow path, at runtime test if type is null and if so initialize
979 FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800980 LIR* branch = OpCmpImmBranch(kCondEq, rl_result.reg, 0, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800981 LIR* cont = NewLIR0(kPseudoTargetLabel);
982
983 // Object to generate the slow path for class resolution.
984 class SlowPath : public LIRSlowPath {
985 public:
986 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, const int type_idx,
987 const RegLocation& rl_method, const RegLocation& rl_result) :
988 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), type_idx_(type_idx),
989 rl_method_(rl_method), rl_result_(rl_result) {
990 }
991
992 void Compile() {
993 GenerateTargetLabel();
994
Andreas Gampe98430592014-07-27 19:44:50 -0700995 m2l_->CallRuntimeHelperImmReg(kQuickInitializeType, type_idx_, rl_method_.reg, true);
Andreas Gampeccc60262014-07-04 18:02:38 -0700996 m2l_->OpRegCopy(rl_result_.reg, m2l_->TargetReg(kRet0, kRef));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800997 m2l_->OpUnconditionalBranch(cont_);
998 }
999
1000 private:
1001 const int type_idx_;
1002 const RegLocation rl_method_;
1003 const RegLocation rl_result_;
1004 };
1005
1006 // Add to list for future.
buzbee2700f7e2014-03-07 09:46:20 -08001007 AddSlowPath(new (arena_) SlowPath(this, branch, cont, type_idx, rl_method, rl_result));
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001008
Brian Carlstrom7940e442013-07-12 13:46:57 -07001009 StoreValue(rl_dest, rl_result);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001010 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 // Fast path, we're done - just store result
1012 StoreValue(rl_dest, rl_result);
1013 }
1014 }
1015}
1016
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001017void Mir2Lir::GenConstString(uint32_t string_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001018 /* NOTE: Most strings should be available at compile time */
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001019 int32_t offset_of_string = mirror::ObjectArray<mirror::String>::OffsetOfElement(string_idx).
1020 Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001021 if (!cu_->compiler_driver->CanAssumeStringIsPresentInDexCache(
1022 *cu_->dex_file, string_idx) || SLOW_STRING_PATH) {
1023 // slow path, resolve string if not in dex cache
1024 FlushAllRegs();
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001025 LockCallTemps(); // Using explicit registers
Mark Mendell766e9292014-01-27 07:55:47 -08001026
1027 // If the Method* is already in a register, we can save a copy.
1028 RegLocation rl_method = mir_graph_->GetMethodLoc();
buzbee2700f7e2014-03-07 09:46:20 -08001029 RegStorage r_method;
Mark Mendell766e9292014-01-27 07:55:47 -08001030 if (rl_method.location == kLocPhysReg) {
1031 // A temp would conflict with register use below.
buzbee2700f7e2014-03-07 09:46:20 -08001032 DCHECK(!IsTemp(rl_method.reg));
1033 r_method = rl_method.reg;
Mark Mendell766e9292014-01-27 07:55:47 -08001034 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001035 r_method = TargetReg(kArg2, kRef);
Mark Mendell766e9292014-01-27 07:55:47 -08001036 LoadCurrMethodDirect(r_method);
1037 }
buzbee695d13a2014-04-19 13:32:20 -07001038 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(),
Andreas Gampeccc60262014-07-04 18:02:38 -07001039 TargetReg(kArg0, kRef), kNotVolatile);
Mark Mendell766e9292014-01-27 07:55:47 -08001040
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 // Might call out to helper, which will return resolved string in kRet0
Andreas Gampeccc60262014-07-04 18:02:38 -07001042 LoadRefDisp(TargetReg(kArg0, kRef), offset_of_string, TargetReg(kRet0, kRef), kNotVolatile);
1043 LIR* fromfast = OpCmpImmBranch(kCondEq, TargetReg(kRet0, kRef), 0, NULL);
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001044 LIR* cont = NewLIR0(kPseudoTargetLabel);
Mark Mendell766e9292014-01-27 07:55:47 -08001045
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001046 {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001047 // Object to generate the slow path for string resolution.
1048 class SlowPath : public LIRSlowPath {
1049 public:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001050 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, RegStorage r_method, int32_t string_idx) :
1051 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont),
1052 r_method_(r_method), string_idx_(string_idx) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001053 }
1054
1055 void Compile() {
1056 GenerateTargetLabel();
Andreas Gampe98430592014-07-27 19:44:50 -07001057 m2l_->CallRuntimeHelperRegImm(kQuickResolveString, r_method_, string_idx_, true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001058 m2l_->OpUnconditionalBranch(cont_);
1059 }
1060
1061 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001062 const RegStorage r_method_;
1063 const int32_t string_idx_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001064 };
1065
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001066 AddSlowPath(new (arena_) SlowPath(this, fromfast, cont, r_method, string_idx));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001067 }
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001068
Brian Carlstrom7940e442013-07-12 13:46:57 -07001069 GenBarrier();
buzbeea0cd2d72014-06-01 09:33:49 -07001070 StoreValue(rl_dest, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001071 } else {
1072 RegLocation rl_method = LoadCurrMethod();
buzbeea0cd2d72014-06-01 09:33:49 -07001073 RegStorage res_reg = AllocTempRef();
1074 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001075 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(), res_reg,
1076 kNotVolatile);
1077 LoadRefDisp(res_reg, offset_of_string, rl_result.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001078 StoreValue(rl_dest, rl_result);
1079 }
1080}
1081
Andreas Gampe98430592014-07-27 19:44:50 -07001082/*
1083 * Let helper function take care of everything. Will
1084 * call Class::NewInstanceFromCode(type_idx, method);
1085 */
1086void Mir2Lir::GenNewInstance(uint32_t type_idx, RegLocation rl_dest) {
1087 FlushAllRegs(); /* Everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001088 // alloc will always check for resolution, do we also need to verify
1089 // access because the verifier was unable to?
Andreas Gampe98430592014-07-27 19:44:50 -07001090 const DexFile* dex_file = cu_->dex_file;
1091 CompilerDriver* driver = cu_->compiler_driver;
1092 if (driver->CanAccessInstantiableTypeWithoutChecks(cu_->method_idx, *dex_file, type_idx)) {
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001093 bool is_type_initialized;
1094 bool use_direct_type_ptr;
1095 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -07001096 bool is_finalizable;
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001097 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -07001098 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
1099 &direct_type_ptr, &is_finalizable) &&
1100 !is_finalizable) {
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001101 // The fast path.
1102 if (!use_direct_type_ptr) {
Fred Shihe7f82e22014-08-06 10:46:37 -07001103 LoadClassType(*dex_file, type_idx, kArg0);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001104 if (!is_type_initialized) {
Andreas Gampe98430592014-07-27 19:44:50 -07001105 CallRuntimeHelperRegMethod(kQuickAllocObjectResolved, TargetReg(kArg0, kRef), true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001106 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07001107 CallRuntimeHelperRegMethod(kQuickAllocObjectInitialized, TargetReg(kArg0, kRef), true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001108 }
1109 } else {
1110 // Use the direct pointer.
1111 if (!is_type_initialized) {
Andreas Gampe98430592014-07-27 19:44:50 -07001112 CallRuntimeHelperImmMethod(kQuickAllocObjectResolved, direct_type_ptr, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001113 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07001114 CallRuntimeHelperImmMethod(kQuickAllocObjectInitialized, direct_type_ptr, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001115 }
1116 }
1117 } else {
1118 // The slow path.
Andreas Gampe98430592014-07-27 19:44:50 -07001119 CallRuntimeHelperImmMethod(kQuickAllocObject, type_idx, true);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001120 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001121 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07001122 CallRuntimeHelperImmMethod(kQuickAllocObjectWithAccessCheck, type_idx, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001123 }
Andreas Gampe98430592014-07-27 19:44:50 -07001124 StoreValue(rl_dest, GetReturn(kRefReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001125}
1126
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001127void Mir2Lir::GenThrow(RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001128 FlushAllRegs();
Andreas Gampe98430592014-07-27 19:44:50 -07001129 CallRuntimeHelperRegLocation(kQuickDeliverException, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001130}
1131
1132// For final classes there are no sub-classes to check and so we can answer the instance-of
1133// question with simple comparisons.
1134void Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
1135 RegLocation rl_src) {
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001136 // X86 has its own implementation.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001137 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001138
buzbeea0cd2d72014-06-01 09:33:49 -07001139 RegLocation object = LoadValue(rl_src, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001140 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001141 RegStorage result_reg = rl_result.reg;
buzbeeb5860fb2014-06-21 15:31:01 -07001142 if (IsSameReg(result_reg, object.reg)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001143 result_reg = AllocTypedTemp(false, kCoreReg);
buzbeeb5860fb2014-06-21 15:31:01 -07001144 DCHECK(!IsSameReg(result_reg, object.reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001145 }
1146 LoadConstant(result_reg, 0); // assume false
buzbee2700f7e2014-03-07 09:46:20 -08001147 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001148
buzbeea0cd2d72014-06-01 09:33:49 -07001149 RegStorage check_class = AllocTypedTemp(false, kRefReg);
1150 RegStorage object_class = AllocTypedTemp(false, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001151
1152 LoadCurrMethodDirect(check_class);
1153 if (use_declaring_class) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001154 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), check_class,
1155 kNotVolatile);
1156 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class,
1157 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001158 } else {
buzbee695d13a2014-04-19 13:32:20 -07001159 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001160 check_class, kNotVolatile);
1161 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class,
1162 kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001163 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001164 LoadRefDisp(check_class, offset_of_type, check_class, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001165 }
1166
buzbee695d13a2014-04-19 13:32:20 -07001167 // FIXME: what should we be comparing here? compressed or decompressed references?
Brian Carlstrom7940e442013-07-12 13:46:57 -07001168 if (cu_->instruction_set == kThumb2) {
1169 OpRegReg(kOpCmp, check_class, object_class); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001170 LIR* it = OpIT(kCondEq, ""); // if-convert the test
Brian Carlstrom7940e442013-07-12 13:46:57 -07001171 LoadConstant(result_reg, 1); // .eq case - load true
Dave Allison3da67a52014-04-02 17:03:45 -07001172 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001173 } else {
Andreas Gampe90969af2014-07-15 23:02:11 -07001174 GenSelectConst32(check_class, object_class, kCondEq, 1, 0, result_reg, kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001175 }
1176 LIR* target = NewLIR0(kPseudoTargetLabel);
1177 null_branchover->target = target;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001178 FreeTemp(object_class);
1179 FreeTemp(check_class);
1180 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001181 OpRegCopy(rl_result.reg, result_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001182 FreeTemp(result_reg);
1183 }
1184 StoreValue(rl_dest, rl_result);
1185}
1186
1187void Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1188 bool type_known_abstract, bool use_declaring_class,
1189 bool can_assume_type_is_in_dex_cache,
1190 uint32_t type_idx, RegLocation rl_dest,
1191 RegLocation rl_src) {
1192 FlushAllRegs();
1193 // May generate a call - use explicit registers
1194 LockCallTemps();
Andreas Gampeccc60262014-07-04 18:02:38 -07001195 RegStorage method_reg = TargetReg(kArg1, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001196 LoadCurrMethodDirect(method_reg); // kArg1 <= current Method*
Andreas Gampeccc60262014-07-04 18:02:38 -07001197 RegStorage class_reg = TargetReg(kArg2, kRef); // kArg2 will hold the Class*
Serguei Katkov9ee45192014-07-17 14:39:03 +07001198 RegStorage ref_reg = TargetReg(kArg0, kRef); // kArg0 will hold the ref.
1199 RegStorage ret_reg = GetReturn(kRefReg).reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001200 if (needs_access_check) {
1201 // Check we have access to type_idx and if not throw IllegalAccessError,
1202 // returns Class* in kArg0
Andreas Gampe98430592014-07-27 19:44:50 -07001203 CallRuntimeHelperImm(kQuickInitializeTypeAndVerifyAccess, type_idx, true);
Serguei Katkov9ee45192014-07-17 14:39:03 +07001204 OpRegCopy(class_reg, ret_reg); // Align usage with fast path
1205 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Brian Carlstrom7940e442013-07-12 13:46:57 -07001206 } else if (use_declaring_class) {
Serguei Katkov9ee45192014-07-17 14:39:03 +07001207 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Andreas Gampe4b537a82014-06-30 22:24:53 -07001208 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001209 class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001210 } else {
Andreas Gampe90969af2014-07-15 23:02:11 -07001211 if (can_assume_type_is_in_dex_cache) {
1212 // Conditionally, as in the other case we will also load it.
Serguei Katkov9ee45192014-07-17 14:39:03 +07001213 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Andreas Gampe90969af2014-07-15 23:02:11 -07001214 }
1215
Brian Carlstrom7940e442013-07-12 13:46:57 -07001216 // Load dex cache entry into class_reg (kArg2)
Andreas Gampe4b537a82014-06-30 22:24:53 -07001217 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001218 class_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001219 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001220 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001221 if (!can_assume_type_is_in_dex_cache) {
Andreas Gampe90969af2014-07-15 23:02:11 -07001222 LIR* slow_path_branch = OpCmpImmBranch(kCondEq, class_reg, 0, NULL);
1223 LIR* slow_path_target = NewLIR0(kPseudoTargetLabel);
1224
1225 // Should load value here.
Serguei Katkov9ee45192014-07-17 14:39:03 +07001226 LoadValueDirectFixed(rl_src, ref_reg); // kArg0 <= ref
Andreas Gampe90969af2014-07-15 23:02:11 -07001227
1228 class InitTypeSlowPath : public Mir2Lir::LIRSlowPath {
1229 public:
1230 InitTypeSlowPath(Mir2Lir* m2l, LIR* branch, LIR* cont, uint32_t type_idx,
1231 RegLocation rl_src)
1232 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, cont), type_idx_(type_idx),
1233 rl_src_(rl_src) {
1234 }
1235
1236 void Compile() OVERRIDE {
1237 GenerateTargetLabel();
1238
Andreas Gampe98430592014-07-27 19:44:50 -07001239 m2l_->CallRuntimeHelperImm(kQuickInitializeType, type_idx_, true);
Andreas Gampe90969af2014-07-15 23:02:11 -07001240 m2l_->OpRegCopy(m2l_->TargetReg(kArg2, kRef),
1241 m2l_->TargetReg(kRet0, kRef)); // Align usage with fast path
Andreas Gampe90969af2014-07-15 23:02:11 -07001242 m2l_->OpUnconditionalBranch(cont_);
1243 }
1244
1245 private:
1246 uint32_t type_idx_;
1247 RegLocation rl_src_;
1248 };
1249
1250 AddSlowPath(new (arena_) InitTypeSlowPath(this, slow_path_branch, slow_path_target,
1251 type_idx, rl_src));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001252 }
1253 }
1254 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result */
Andreas Gampe4b537a82014-06-30 22:24:53 -07001255 RegLocation rl_result = GetReturn(kCoreReg);
Serguei Katkov9ee45192014-07-17 14:39:03 +07001256 if (!IsSameReg(rl_result.reg, ref_reg)) {
1257 // On MIPS and x86_64 rArg0 != rl_result, place false in result if branch is taken.
buzbee2700f7e2014-03-07 09:46:20 -08001258 LoadConstant(rl_result.reg, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001259 }
Serguei Katkov9ee45192014-07-17 14:39:03 +07001260 LIR* branch1 = OpCmpImmBranch(kCondEq, ref_reg, 0, NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001261
1262 /* load object->klass_ */
Serguei Katkov9ee45192014-07-17 14:39:03 +07001263 RegStorage ref_class_reg = TargetReg(kArg1, kRef); // kArg1 will hold the Class* of ref.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001264 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Serguei Katkov9ee45192014-07-17 14:39:03 +07001265 LoadRefDisp(ref_reg, mirror::Object::ClassOffset().Int32Value(),
1266 ref_class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001267 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class */
1268 LIR* branchover = NULL;
1269 if (type_known_final) {
Serguei Katkov9ee45192014-07-17 14:39:03 +07001270 // rl_result == ref == class.
1271 GenSelectConst32(ref_class_reg, class_reg, kCondEq, 1, 0, rl_result.reg,
Andreas Gampe90969af2014-07-15 23:02:11 -07001272 kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001273 } else {
1274 if (cu_->instruction_set == kThumb2) {
Andreas Gampe98430592014-07-27 19:44:50 -07001275 RegStorage r_tgt = LoadHelper(kQuickInstanceofNonTrivial);
Dave Allison3da67a52014-04-02 17:03:45 -07001276 LIR* it = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001277 if (!type_known_abstract) {
1278 /* Uses conditional nullification */
Serguei Katkov9ee45192014-07-17 14:39:03 +07001279 OpRegReg(kOpCmp, ref_class_reg, class_reg); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001280 it = OpIT(kCondEq, "EE"); // if-convert the test
Serguei Katkov9ee45192014-07-17 14:39:03 +07001281 LoadConstant(rl_result.reg, 1); // .eq case - load true
Brian Carlstrom7940e442013-07-12 13:46:57 -07001282 }
Serguei Katkov9ee45192014-07-17 14:39:03 +07001283 OpRegCopy(ref_reg, class_reg); // .ne case - arg0 <= class
Brian Carlstrom7940e442013-07-12 13:46:57 -07001284 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
Dave Allison3da67a52014-04-02 17:03:45 -07001285 if (it != nullptr) {
1286 OpEndIT(it);
1287 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001288 FreeTemp(r_tgt);
1289 } else {
1290 if (!type_known_abstract) {
1291 /* Uses branchovers */
buzbee2700f7e2014-03-07 09:46:20 -08001292 LoadConstant(rl_result.reg, 1); // assume true
Andreas Gampeccc60262014-07-04 18:02:38 -07001293 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1, kRef), TargetReg(kArg2, kRef), NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001294 }
Andreas Gampe90969af2014-07-15 23:02:11 -07001295
Serguei Katkov9ee45192014-07-17 14:39:03 +07001296 OpRegCopy(TargetReg(kArg0, kRef), class_reg); // .ne case - arg0 <= class
Andreas Gampe98430592014-07-27 19:44:50 -07001297 CallRuntimeHelper(kQuickInstanceofNonTrivial, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001298 }
1299 }
1300 // TODO: only clobber when type isn't final?
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001301 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001302 /* branch targets here */
1303 LIR* target = NewLIR0(kPseudoTargetLabel);
1304 StoreValue(rl_dest, rl_result);
1305 branch1->target = target;
Andreas Gampe98430592014-07-27 19:44:50 -07001306 if (branchover != nullptr) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001307 branchover->target = target;
1308 }
1309}
1310
1311void Mir2Lir::GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src) {
1312 bool type_known_final, type_known_abstract, use_declaring_class;
1313 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1314 *cu_->dex_file,
1315 type_idx,
1316 &type_known_final,
1317 &type_known_abstract,
1318 &use_declaring_class);
1319 bool can_assume_type_is_in_dex_cache = !needs_access_check &&
1320 cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx);
1321
1322 if ((use_declaring_class || can_assume_type_is_in_dex_cache) && type_known_final) {
1323 GenInstanceofFinal(use_declaring_class, type_idx, rl_dest, rl_src);
1324 } else {
1325 GenInstanceofCallingHelper(needs_access_check, type_known_final, type_known_abstract,
1326 use_declaring_class, can_assume_type_is_in_dex_cache,
1327 type_idx, rl_dest, rl_src);
1328 }
1329}
1330
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001331void Mir2Lir::GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001332 bool type_known_final, type_known_abstract, use_declaring_class;
1333 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1334 *cu_->dex_file,
1335 type_idx,
1336 &type_known_final,
1337 &type_known_abstract,
1338 &use_declaring_class);
1339 // Note: currently type_known_final is unused, as optimizing will only improve the performance
1340 // of the exception throw path.
1341 DexCompilationUnit* cu = mir_graph_->GetCurrentDexCompilationUnit();
Vladimir Marko2730db02014-01-27 11:15:17 +00001342 if (!needs_access_check && cu_->compiler_driver->IsSafeCast(cu, insn_idx)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001343 // Verifier type analysis proved this check cast would never cause an exception.
1344 return;
1345 }
1346 FlushAllRegs();
1347 // May generate a call - use explicit registers
1348 LockCallTemps();
Andreas Gampeccc60262014-07-04 18:02:38 -07001349 RegStorage method_reg = TargetReg(kArg1, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001350 LoadCurrMethodDirect(method_reg); // kArg1 <= current Method*
Andreas Gampeccc60262014-07-04 18:02:38 -07001351 RegStorage class_reg = TargetReg(kArg2, kRef); // kArg2 will hold the Class*
Brian Carlstrom7940e442013-07-12 13:46:57 -07001352 if (needs_access_check) {
1353 // Check we have access to type_idx and if not throw IllegalAccessError,
1354 // returns Class* in kRet0
1355 // InitializeTypeAndVerifyAccess(idx, method)
Andreas Gampe98430592014-07-27 19:44:50 -07001356 CallRuntimeHelperImm(kQuickInitializeTypeAndVerifyAccess, type_idx, true);
Andreas Gampeccc60262014-07-04 18:02:38 -07001357 OpRegCopy(class_reg, TargetReg(kRet0, kRef)); // Align usage with fast path
Brian Carlstrom7940e442013-07-12 13:46:57 -07001358 } else if (use_declaring_class) {
Andreas Gampe4b537a82014-06-30 22:24:53 -07001359 LoadRefDisp(method_reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001360 class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001361 } else {
1362 // Load dex cache entry into class_reg (kArg2)
Andreas Gampe4b537a82014-06-30 22:24:53 -07001363 LoadRefDisp(method_reg, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
Andreas Gampe3c12c512014-06-24 18:46:29 +00001364 class_reg, kNotVolatile);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001365 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
Andreas Gampe3c12c512014-06-24 18:46:29 +00001366 LoadRefDisp(class_reg, offset_of_type, class_reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001367 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx)) {
1368 // Need to test presence of type in dex cache at runtime
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001369 LIR* hop_branch = OpCmpImmBranch(kCondEq, class_reg, 0, NULL);
1370 LIR* cont = NewLIR0(kPseudoTargetLabel);
1371
1372 // Slow path to initialize the type. Executed if the type is NULL.
1373 class SlowPath : public LIRSlowPath {
1374 public:
1375 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, const int type_idx,
buzbee2700f7e2014-03-07 09:46:20 -08001376 const RegStorage class_reg) :
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001377 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), type_idx_(type_idx),
1378 class_reg_(class_reg) {
1379 }
1380
1381 void Compile() {
1382 GenerateTargetLabel();
1383
1384 // Call out to helper, which will return resolved type in kArg0
1385 // InitializeTypeFromCode(idx, method)
Andreas Gampe98430592014-07-27 19:44:50 -07001386 m2l_->CallRuntimeHelperImmReg(kQuickInitializeType, type_idx_,
1387 m2l_->TargetReg(kArg1, kRef), true);
Andreas Gampeccc60262014-07-04 18:02:38 -07001388 m2l_->OpRegCopy(class_reg_, m2l_->TargetReg(kRet0, kRef)); // Align usage with fast path
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001389 m2l_->OpUnconditionalBranch(cont_);
1390 }
Andreas Gampe2f244e92014-05-08 03:35:25 -07001391
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001392 public:
1393 const int type_idx_;
buzbee2700f7e2014-03-07 09:46:20 -08001394 const RegStorage class_reg_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001395 };
1396
buzbee2700f7e2014-03-07 09:46:20 -08001397 AddSlowPath(new (arena_) SlowPath(this, hop_branch, cont, type_idx, class_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001398 }
1399 }
1400 // At this point, class_reg (kArg2) has class
Andreas Gampeccc60262014-07-04 18:02:38 -07001401 LoadValueDirectFixed(rl_src, TargetReg(kArg0, kRef)); // kArg0 <= ref
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001402
1403 // Slow path for the case where the classes are not equal. In this case we need
1404 // to call a helper function to do the check.
1405 class SlowPath : public LIRSlowPath {
1406 public:
1407 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, bool load):
1408 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), load_(load) {
1409 }
1410
1411 void Compile() {
1412 GenerateTargetLabel();
1413
1414 if (load_) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001415 m2l_->LoadRefDisp(m2l_->TargetReg(kArg0, kRef), mirror::Object::ClassOffset().Int32Value(),
1416 m2l_->TargetReg(kArg1, kRef), kNotVolatile);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001417 }
Andreas Gampe98430592014-07-27 19:44:50 -07001418 m2l_->CallRuntimeHelperRegReg(kQuickCheckCast, m2l_->TargetReg(kArg2, kRef),
1419 m2l_->TargetReg(kArg1, kRef), true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001420 m2l_->OpUnconditionalBranch(cont_);
1421 }
1422
1423 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001424 const bool load_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001425 };
1426
1427 if (type_known_abstract) {
1428 // Easier case, run slow path if target is non-null (slow path will load from target)
Andreas Gampeccc60262014-07-04 18:02:38 -07001429 LIR* branch = OpCmpImmBranch(kCondNe, TargetReg(kArg0, kRef), 0, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001430 LIR* cont = NewLIR0(kPseudoTargetLabel);
1431 AddSlowPath(new (arena_) SlowPath(this, branch, cont, true));
1432 } else {
1433 // Harder, more common case. We need to generate a forward branch over the load
1434 // if the target is null. If it's non-null we perform the load and branch to the
1435 // slow path if the classes are not equal.
1436
1437 /* Null is OK - continue */
Andreas Gampeccc60262014-07-04 18:02:38 -07001438 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0, kRef), 0, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001439 /* load object->klass_ */
1440 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
Andreas Gampeccc60262014-07-04 18:02:38 -07001441 LoadRefDisp(TargetReg(kArg0, kRef), mirror::Object::ClassOffset().Int32Value(),
1442 TargetReg(kArg1, kRef), kNotVolatile);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001443
Andreas Gampeccc60262014-07-04 18:02:38 -07001444 LIR* branch2 = OpCmpBranch(kCondNe, TargetReg(kArg1, kRef), class_reg, nullptr);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001445 LIR* cont = NewLIR0(kPseudoTargetLabel);
1446
1447 // Add the slow path that will not perform load since this is already done.
1448 AddSlowPath(new (arena_) SlowPath(this, branch2, cont, false));
1449
1450 // Set the null check to branch to the continuation.
1451 branch1->target = cont;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001452 }
1453}
1454
1455void Mir2Lir::GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001456 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001457 RegLocation rl_result;
1458 if (cu_->instruction_set == kThumb2) {
1459 /*
1460 * NOTE: This is the one place in the code in which we might have
1461 * as many as six live temporary registers. There are 5 in the normal
1462 * set for Arm. Until we have spill capabilities, temporarily add
1463 * lr to the temp set. It is safe to do this locally, but note that
1464 * lr is used explicitly elsewhere in the code generator and cannot
1465 * normally be used as a general temp register.
1466 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001467 MarkTemp(TargetReg(kLr, kNotWide)); // Add lr to the temp pool
1468 FreeTemp(TargetReg(kLr, kNotWide)); // and make it available
Brian Carlstrom7940e442013-07-12 13:46:57 -07001469 }
1470 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1471 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1472 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1473 // The longs may overlap - use intermediate temp if so
buzbee2700f7e2014-03-07 09:46:20 -08001474 if ((rl_result.reg.GetLowReg() == rl_src1.reg.GetHighReg()) || (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg())) {
1475 RegStorage t_reg = AllocTemp();
1476 OpRegRegReg(first_op, t_reg, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1477 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
1478 OpRegCopy(rl_result.reg.GetLow(), t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001479 FreeTemp(t_reg);
1480 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001481 OpRegRegReg(first_op, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1482 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001483 }
1484 /*
1485 * NOTE: If rl_dest refers to a frame variable in a large frame, the
1486 * following StoreValueWide might need to allocate a temp register.
1487 * To further work around the lack of a spill capability, explicitly
1488 * free any temps from rl_src1 & rl_src2 that aren't still live in rl_result.
1489 * Remove when spill is functional.
1490 */
1491 FreeRegLocTemps(rl_result, rl_src1);
1492 FreeRegLocTemps(rl_result, rl_src2);
1493 StoreValueWide(rl_dest, rl_result);
1494 if (cu_->instruction_set == kThumb2) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001495 Clobber(TargetReg(kLr, kNotWide));
1496 UnmarkTemp(TargetReg(kLr, kNotWide)); // Remove lr from the temp pool
Brian Carlstrom7940e442013-07-12 13:46:57 -07001497 }
1498}
1499
Andreas Gampe98430592014-07-27 19:44:50 -07001500void Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
1501 RegLocation rl_src1, RegLocation rl_shift) {
1502 QuickEntrypointEnum target;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001503 switch (opcode) {
1504 case Instruction::SHL_LONG:
1505 case Instruction::SHL_LONG_2ADDR:
Andreas Gampe98430592014-07-27 19:44:50 -07001506 target = kQuickShlLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001507 break;
1508 case Instruction::SHR_LONG:
1509 case Instruction::SHR_LONG_2ADDR:
Andreas Gampe98430592014-07-27 19:44:50 -07001510 target = kQuickShrLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001511 break;
1512 case Instruction::USHR_LONG:
1513 case Instruction::USHR_LONG_2ADDR:
Andreas Gampe98430592014-07-27 19:44:50 -07001514 target = kQuickUshrLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001515 break;
1516 default:
1517 LOG(FATAL) << "Unexpected case";
Andreas Gampe98430592014-07-27 19:44:50 -07001518 target = kQuickShlLong;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001519 }
Andreas Gampe98430592014-07-27 19:44:50 -07001520 FlushAllRegs(); /* Send everything to home location */
1521 CallRuntimeHelperRegLocationRegLocation(target, rl_src1, rl_shift, false);
buzbeea0cd2d72014-06-01 09:33:49 -07001522 RegLocation rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001523 StoreValueWide(rl_dest, rl_result);
1524}
1525
1526
1527void Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001528 RegLocation rl_src1, RegLocation rl_src2, int flags) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001529 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001530 OpKind op = kOpBkpt;
1531 bool is_div_rem = false;
1532 bool check_zero = false;
1533 bool unary = false;
1534 RegLocation rl_result;
1535 bool shift_op = false;
1536 switch (opcode) {
1537 case Instruction::NEG_INT:
1538 op = kOpNeg;
1539 unary = true;
1540 break;
1541 case Instruction::NOT_INT:
1542 op = kOpMvn;
1543 unary = true;
1544 break;
1545 case Instruction::ADD_INT:
1546 case Instruction::ADD_INT_2ADDR:
1547 op = kOpAdd;
1548 break;
1549 case Instruction::SUB_INT:
1550 case Instruction::SUB_INT_2ADDR:
1551 op = kOpSub;
1552 break;
1553 case Instruction::MUL_INT:
1554 case Instruction::MUL_INT_2ADDR:
1555 op = kOpMul;
1556 break;
1557 case Instruction::DIV_INT:
1558 case Instruction::DIV_INT_2ADDR:
1559 check_zero = true;
1560 op = kOpDiv;
1561 is_div_rem = true;
1562 break;
1563 /* NOTE: returns in kArg1 */
1564 case Instruction::REM_INT:
1565 case Instruction::REM_INT_2ADDR:
1566 check_zero = true;
1567 op = kOpRem;
1568 is_div_rem = true;
1569 break;
1570 case Instruction::AND_INT:
1571 case Instruction::AND_INT_2ADDR:
1572 op = kOpAnd;
1573 break;
1574 case Instruction::OR_INT:
1575 case Instruction::OR_INT_2ADDR:
1576 op = kOpOr;
1577 break;
1578 case Instruction::XOR_INT:
1579 case Instruction::XOR_INT_2ADDR:
1580 op = kOpXor;
1581 break;
1582 case Instruction::SHL_INT:
1583 case Instruction::SHL_INT_2ADDR:
1584 shift_op = true;
1585 op = kOpLsl;
1586 break;
1587 case Instruction::SHR_INT:
1588 case Instruction::SHR_INT_2ADDR:
1589 shift_op = true;
1590 op = kOpAsr;
1591 break;
1592 case Instruction::USHR_INT:
1593 case Instruction::USHR_INT_2ADDR:
1594 shift_op = true;
1595 op = kOpLsr;
1596 break;
1597 default:
1598 LOG(FATAL) << "Invalid word arith op: " << opcode;
1599 }
1600 if (!is_div_rem) {
1601 if (unary) {
1602 rl_src1 = LoadValue(rl_src1, kCoreReg);
1603 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001604 OpRegReg(op, rl_result.reg, rl_src1.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001605 } else {
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001606 if ((shift_op) && (cu_->instruction_set != kArm64)) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001607 rl_src2 = LoadValue(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001608 RegStorage t_reg = AllocTemp();
1609 OpRegRegImm(kOpAnd, t_reg, rl_src2.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001610 rl_src1 = LoadValue(rl_src1, kCoreReg);
1611 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001612 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001613 FreeTemp(t_reg);
1614 } else {
1615 rl_src1 = LoadValue(rl_src1, kCoreReg);
1616 rl_src2 = LoadValue(rl_src2, kCoreReg);
1617 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001618 OpRegRegReg(op, rl_result.reg, rl_src1.reg, rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001619 }
1620 }
1621 StoreValue(rl_dest, rl_result);
1622 } else {
Dave Allison70202782013-10-22 17:52:19 -07001623 bool done = false; // Set to true if we happen to find a way to use a real instruction.
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001624 if (cu_->instruction_set == kMips || cu_->instruction_set == kArm64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001625 rl_src1 = LoadValue(rl_src1, kCoreReg);
1626 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001627 if (check_zero && (flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001628 GenDivZeroCheck(rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001629 }
buzbee2700f7e2014-03-07 09:46:20 -08001630 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001631 done = true;
1632 } else if (cu_->instruction_set == kThumb2) {
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001633 if (cu_->GetInstructionSetFeatures()->AsArmInstructionSetFeatures()->
1634 HasDivideInstruction()) {
Dave Allison70202782013-10-22 17:52:19 -07001635 // Use ARM SDIV instruction for division. For remainder we also need to
1636 // calculate using a MUL and subtract.
1637 rl_src1 = LoadValue(rl_src1, kCoreReg);
1638 rl_src2 = LoadValue(rl_src2, kCoreReg);
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001639 if (check_zero && (flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001640 GenDivZeroCheck(rl_src2.reg);
Dave Allison70202782013-10-22 17:52:19 -07001641 }
buzbee2700f7e2014-03-07 09:46:20 -08001642 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001643 done = true;
1644 }
1645 }
1646
1647 // If we haven't already generated the code use the callout function.
1648 if (!done) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001649 FlushAllRegs(); /* Send everything to home location */
Andreas Gampeccc60262014-07-04 18:02:38 -07001650 LoadValueDirectFixed(rl_src2, TargetReg(kArg1, kNotWide));
Andreas Gampe98430592014-07-27 19:44:50 -07001651 RegStorage r_tgt = CallHelperSetup(kQuickIdivmod);
Andreas Gampeccc60262014-07-04 18:02:38 -07001652 LoadValueDirectFixed(rl_src1, TargetReg(kArg0, kNotWide));
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001653 if (check_zero && (flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001654 GenDivZeroCheck(TargetReg(kArg1, kNotWide));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001655 }
Dave Allison70202782013-10-22 17:52:19 -07001656 // NOTE: callout here is not a safepoint.
Andreas Gampe98430592014-07-27 19:44:50 -07001657 CallHelper(r_tgt, kQuickIdivmod, false /* not a safepoint */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001658 if (op == kOpDiv)
buzbeea0cd2d72014-06-01 09:33:49 -07001659 rl_result = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001660 else
1661 rl_result = GetReturnAlt();
1662 }
1663 StoreValue(rl_dest, rl_result);
1664 }
1665}
1666
1667/*
1668 * The following are the first-level codegen routines that analyze the format
1669 * of each bytecode then either dispatch special purpose codegen routines
1670 * or produce corresponding Thumb instructions directly.
1671 */
1672
Brian Carlstrom7940e442013-07-12 13:46:57 -07001673// Returns true if no more than two bits are set in 'x'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001674static bool IsPopCountLE2(unsigned int x) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001675 x &= x - 1;
1676 return (x & (x - 1)) == 0;
1677}
1678
Brian Carlstrom7940e442013-07-12 13:46:57 -07001679// Returns true if it added instructions to 'cu' to divide 'rl_src' by 'lit'
1680// and store the result in 'rl_dest'.
buzbee11b63d12013-08-27 07:34:17 -07001681bool Mir2Lir::HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001682 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001683 if ((lit < 2) || ((cu_->instruction_set != kThumb2) && !IsPowerOfTwo(lit))) {
1684 return false;
1685 }
1686 // No divide instruction for Arm, so check for more special cases
1687 if ((cu_->instruction_set == kThumb2) && !IsPowerOfTwo(lit)) {
buzbee11b63d12013-08-27 07:34:17 -07001688 return SmallLiteralDivRem(dalvik_opcode, is_div, rl_src, rl_dest, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001689 }
1690 int k = LowestSetBit(lit);
1691 if (k >= 30) {
1692 // Avoid special cases.
1693 return false;
1694 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001695 rl_src = LoadValue(rl_src, kCoreReg);
1696 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee11b63d12013-08-27 07:34:17 -07001697 if (is_div) {
buzbee2700f7e2014-03-07 09:46:20 -08001698 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001699 if (lit == 2) {
1700 // Division by 2 is by far the most common division by constant.
buzbee2700f7e2014-03-07 09:46:20 -08001701 OpRegRegImm(kOpLsr, t_reg, rl_src.reg, 32 - k);
1702 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1703 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001704 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001705 OpRegRegImm(kOpAsr, t_reg, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001706 OpRegRegImm(kOpLsr, t_reg, t_reg, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001707 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1708 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001709 }
1710 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001711 RegStorage t_reg1 = AllocTemp();
1712 RegStorage t_reg2 = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001713 if (lit == 2) {
buzbee2700f7e2014-03-07 09:46:20 -08001714 OpRegRegImm(kOpLsr, t_reg1, rl_src.reg, 32 - k);
1715 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001716 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit -1);
buzbee2700f7e2014-03-07 09:46:20 -08001717 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001718 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001719 OpRegRegImm(kOpAsr, t_reg1, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001720 OpRegRegImm(kOpLsr, t_reg1, t_reg1, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001721 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001722 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit - 1);
buzbee2700f7e2014-03-07 09:46:20 -08001723 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001724 }
1725 }
1726 StoreValue(rl_dest, rl_result);
1727 return true;
1728}
1729
1730// Returns true if it added instructions to 'cu' to multiply 'rl_src' by 'lit'
1731// and store the result in 'rl_dest'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001732bool Mir2Lir::HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001733 if (lit < 0) {
1734 return false;
1735 }
1736 if (lit == 0) {
1737 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1738 LoadConstant(rl_result.reg, 0);
1739 StoreValue(rl_dest, rl_result);
1740 return true;
1741 }
1742 if (lit == 1) {
1743 rl_src = LoadValue(rl_src, kCoreReg);
1744 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1745 OpRegCopy(rl_result.reg, rl_src.reg);
1746 StoreValue(rl_dest, rl_result);
1747 return true;
1748 }
Zheng Xuf9719f92014-04-02 13:31:31 +01001749 // There is RegRegRegShift on Arm, so check for more special cases
1750 if (cu_->instruction_set == kThumb2) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001751 return EasyMultiply(rl_src, rl_dest, lit);
1752 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001753 // Can we simplify this multiplication?
1754 bool power_of_two = false;
1755 bool pop_count_le2 = false;
1756 bool power_of_two_minus_one = false;
Ian Rogerse2143c02014-03-28 08:47:16 -07001757 if (IsPowerOfTwo(lit)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001758 power_of_two = true;
1759 } else if (IsPopCountLE2(lit)) {
1760 pop_count_le2 = true;
1761 } else if (IsPowerOfTwo(lit + 1)) {
1762 power_of_two_minus_one = true;
1763 } else {
1764 return false;
1765 }
1766 rl_src = LoadValue(rl_src, kCoreReg);
1767 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1768 if (power_of_two) {
1769 // Shift.
buzbee2700f7e2014-03-07 09:46:20 -08001770 OpRegRegImm(kOpLsl, rl_result.reg, rl_src.reg, LowestSetBit(lit));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001771 } else if (pop_count_le2) {
1772 // Shift and add and shift.
1773 int first_bit = LowestSetBit(lit);
1774 int second_bit = LowestSetBit(lit ^ (1 << first_bit));
1775 GenMultiplyByTwoBitMultiplier(rl_src, rl_result, lit, first_bit, second_bit);
1776 } else {
1777 // Reverse subtract: (src << (shift + 1)) - src.
1778 DCHECK(power_of_two_minus_one);
1779 // TUNING: rsb dst, src, src lsl#LowestSetBit(lit + 1)
buzbee2700f7e2014-03-07 09:46:20 -08001780 RegStorage t_reg = AllocTemp();
1781 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, LowestSetBit(lit + 1));
1782 OpRegRegReg(kOpSub, rl_result.reg, t_reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001783 }
1784 StoreValue(rl_dest, rl_result);
1785 return true;
1786}
1787
1788void Mir2Lir::GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001789 int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001790 RegLocation rl_result;
1791 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1792 int shift_op = false;
1793 bool is_div = false;
1794
1795 switch (opcode) {
1796 case Instruction::RSUB_INT_LIT8:
1797 case Instruction::RSUB_INT: {
1798 rl_src = LoadValue(rl_src, kCoreReg);
1799 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1800 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001801 OpRegRegImm(kOpRsub, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001802 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001803 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1804 OpRegImm(kOpAdd, rl_result.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001805 }
1806 StoreValue(rl_dest, rl_result);
1807 return;
1808 }
1809
1810 case Instruction::SUB_INT:
1811 case Instruction::SUB_INT_2ADDR:
1812 lit = -lit;
Ian Rogersfc787ec2014-10-09 21:56:44 -07001813 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001814 case Instruction::ADD_INT:
1815 case Instruction::ADD_INT_2ADDR:
1816 case Instruction::ADD_INT_LIT8:
1817 case Instruction::ADD_INT_LIT16:
1818 op = kOpAdd;
1819 break;
1820 case Instruction::MUL_INT:
1821 case Instruction::MUL_INT_2ADDR:
1822 case Instruction::MUL_INT_LIT8:
1823 case Instruction::MUL_INT_LIT16: {
1824 if (HandleEasyMultiply(rl_src, rl_dest, lit)) {
1825 return;
1826 }
1827 op = kOpMul;
1828 break;
1829 }
1830 case Instruction::AND_INT:
1831 case Instruction::AND_INT_2ADDR:
1832 case Instruction::AND_INT_LIT8:
1833 case Instruction::AND_INT_LIT16:
1834 op = kOpAnd;
1835 break;
1836 case Instruction::OR_INT:
1837 case Instruction::OR_INT_2ADDR:
1838 case Instruction::OR_INT_LIT8:
1839 case Instruction::OR_INT_LIT16:
1840 op = kOpOr;
1841 break;
1842 case Instruction::XOR_INT:
1843 case Instruction::XOR_INT_2ADDR:
1844 case Instruction::XOR_INT_LIT8:
1845 case Instruction::XOR_INT_LIT16:
1846 op = kOpXor;
1847 break;
1848 case Instruction::SHL_INT_LIT8:
1849 case Instruction::SHL_INT:
1850 case Instruction::SHL_INT_2ADDR:
1851 lit &= 31;
1852 shift_op = true;
1853 op = kOpLsl;
1854 break;
1855 case Instruction::SHR_INT_LIT8:
1856 case Instruction::SHR_INT:
1857 case Instruction::SHR_INT_2ADDR:
1858 lit &= 31;
1859 shift_op = true;
1860 op = kOpAsr;
1861 break;
1862 case Instruction::USHR_INT_LIT8:
1863 case Instruction::USHR_INT:
1864 case Instruction::USHR_INT_2ADDR:
1865 lit &= 31;
1866 shift_op = true;
1867 op = kOpLsr;
1868 break;
1869
1870 case Instruction::DIV_INT:
1871 case Instruction::DIV_INT_2ADDR:
1872 case Instruction::DIV_INT_LIT8:
1873 case Instruction::DIV_INT_LIT16:
1874 case Instruction::REM_INT:
1875 case Instruction::REM_INT_2ADDR:
1876 case Instruction::REM_INT_LIT8:
1877 case Instruction::REM_INT_LIT16: {
1878 if (lit == 0) {
Mingyao Yange643a172014-04-08 11:02:52 -07001879 GenDivZeroException();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001880 return;
1881 }
buzbee11b63d12013-08-27 07:34:17 -07001882 if ((opcode == Instruction::DIV_INT) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001883 (opcode == Instruction::DIV_INT_2ADDR) ||
buzbee11b63d12013-08-27 07:34:17 -07001884 (opcode == Instruction::DIV_INT_LIT8) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001885 (opcode == Instruction::DIV_INT_LIT16)) {
1886 is_div = true;
1887 } else {
1888 is_div = false;
1889 }
buzbee11b63d12013-08-27 07:34:17 -07001890 if (HandleEasyDivRem(opcode, is_div, rl_src, rl_dest, lit)) {
1891 return;
1892 }
Dave Allison70202782013-10-22 17:52:19 -07001893
1894 bool done = false;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001895 if (cu_->instruction_set == kMips || cu_->instruction_set == kArm64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001896 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001897 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001898 done = true;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001899 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Mark Mendell2bf31e62014-01-23 12:13:40 -08001900 rl_result = GenDivRemLit(rl_dest, rl_src, lit, is_div);
1901 done = true;
Dave Allison70202782013-10-22 17:52:19 -07001902 } else if (cu_->instruction_set == kThumb2) {
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001903 if (cu_->GetInstructionSetFeatures()->AsArmInstructionSetFeatures()->
1904 HasDivideInstruction()) {
Dave Allison70202782013-10-22 17:52:19 -07001905 // Use ARM SDIV instruction for division. For remainder we also need to
1906 // calculate using a MUL and subtract.
1907 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001908 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001909 done = true;
1910 }
1911 }
1912
1913 if (!done) {
1914 FlushAllRegs(); /* Everything to home location. */
Andreas Gampeccc60262014-07-04 18:02:38 -07001915 LoadValueDirectFixed(rl_src, TargetReg(kArg0, kNotWide));
1916 Clobber(TargetReg(kArg0, kNotWide));
Andreas Gampe98430592014-07-27 19:44:50 -07001917 CallRuntimeHelperRegImm(kQuickIdivmod, TargetReg(kArg0, kNotWide), lit, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001918 if (is_div)
buzbeea0cd2d72014-06-01 09:33:49 -07001919 rl_result = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001920 else
1921 rl_result = GetReturnAlt();
1922 }
1923 StoreValue(rl_dest, rl_result);
1924 return;
1925 }
1926 default:
1927 LOG(FATAL) << "Unexpected opcode " << opcode;
1928 }
1929 rl_src = LoadValue(rl_src, kCoreReg);
1930 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dave Allison70202782013-10-22 17:52:19 -07001931 // Avoid shifts by literal 0 - no support in Thumb. Change to copy.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001932 if (shift_op && (lit == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -08001933 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001934 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001935 OpRegRegImm(op, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001936 }
1937 StoreValue(rl_dest, rl_result);
1938}
1939
Andreas Gampe98430592014-07-27 19:44:50 -07001940void Mir2Lir::GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001941 RegLocation rl_src1, RegLocation rl_src2, int flags) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001942 RegLocation rl_result;
1943 OpKind first_op = kOpBkpt;
1944 OpKind second_op = kOpBkpt;
1945 bool call_out = false;
1946 bool check_zero = false;
Andreas Gampe98430592014-07-27 19:44:50 -07001947 int ret_reg = TargetReg(kRet0, kNotWide).GetReg();
1948 QuickEntrypointEnum target;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001949
1950 switch (opcode) {
1951 case Instruction::NOT_LONG:
Andreas Gampe98430592014-07-27 19:44:50 -07001952 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1953 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001954 // Check for destructive overlap
buzbee2700f7e2014-03-07 09:46:20 -08001955 if (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg()) {
Andreas Gampe98430592014-07-27 19:44:50 -07001956 RegStorage t_reg = AllocTemp();
1957 OpRegCopy(t_reg, rl_src2.reg.GetHigh());
1958 OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
1959 OpRegReg(kOpMvn, rl_result.reg.GetHigh(), t_reg);
1960 FreeTemp(t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001961 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07001962 OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
1963 OpRegReg(kOpMvn, rl_result.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001964 }
Andreas Gampe98430592014-07-27 19:44:50 -07001965 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001966 return;
1967 case Instruction::ADD_LONG:
1968 case Instruction::ADD_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001969 first_op = kOpAdd;
1970 second_op = kOpAdc;
1971 break;
1972 case Instruction::SUB_LONG:
1973 case Instruction::SUB_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001974 first_op = kOpSub;
1975 second_op = kOpSbc;
1976 break;
1977 case Instruction::MUL_LONG:
1978 case Instruction::MUL_LONG_2ADDR:
Andreas Gampec76c6142014-08-04 16:30:03 -07001979 call_out = true;
1980 ret_reg = TargetReg(kRet0, kNotWide).GetReg();
1981 target = kQuickLmul;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001982 break;
1983 case Instruction::DIV_LONG:
1984 case Instruction::DIV_LONG_2ADDR:
1985 call_out = true;
1986 check_zero = true;
Andreas Gampe98430592014-07-27 19:44:50 -07001987 ret_reg = TargetReg(kRet0, kNotWide).GetReg();
1988 target = kQuickLdiv;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001989 break;
1990 case Instruction::REM_LONG:
1991 case Instruction::REM_LONG_2ADDR:
1992 call_out = true;
1993 check_zero = true;
Andreas Gampe98430592014-07-27 19:44:50 -07001994 target = kQuickLmod;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001995 /* NOTE - for Arm, result is in kArg2/kArg3 instead of kRet0/kRet1 */
Andreas Gampe98430592014-07-27 19:44:50 -07001996 ret_reg = (cu_->instruction_set == kThumb2) ? TargetReg(kArg2, kNotWide).GetReg() :
1997 TargetReg(kRet0, kNotWide).GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001998 break;
1999 case Instruction::AND_LONG_2ADDR:
2000 case Instruction::AND_LONG:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002001 first_op = kOpAnd;
2002 second_op = kOpAnd;
2003 break;
2004 case Instruction::OR_LONG:
2005 case Instruction::OR_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002006 first_op = kOpOr;
2007 second_op = kOpOr;
2008 break;
2009 case Instruction::XOR_LONG:
2010 case Instruction::XOR_LONG_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07002011 first_op = kOpXor;
2012 second_op = kOpXor;
2013 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -07002014 default:
2015 LOG(FATAL) << "Invalid long arith op";
2016 }
2017 if (!call_out) {
Andreas Gampe98430592014-07-27 19:44:50 -07002018 GenLong3Addr(first_op, second_op, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002019 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07002020 FlushAllRegs(); /* Send everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07002021 if (check_zero) {
Andreas Gampe98430592014-07-27 19:44:50 -07002022 RegStorage r_tmp1 = TargetReg(kArg0, kWide);
2023 RegStorage r_tmp2 = TargetReg(kArg2, kWide);
2024 LoadValueDirectWideFixed(rl_src2, r_tmp2);
2025 RegStorage r_tgt = CallHelperSetup(target);
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07002026 if ((flags & MIR_IGNORE_DIV_ZERO_CHECK) == 0) {
2027 GenDivZeroCheckWide(r_tmp2);
2028 }
Andreas Gampe98430592014-07-27 19:44:50 -07002029 LoadValueDirectWideFixed(rl_src1, r_tmp1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002030 // NOTE: callout here is not a safepoint
Andreas Gampe98430592014-07-27 19:44:50 -07002031 CallHelper(r_tgt, target, false /* not safepoint */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002032 } else {
Andreas Gampe98430592014-07-27 19:44:50 -07002033 CallRuntimeHelperRegLocationRegLocation(target, rl_src1, rl_src2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002034 }
2035 // Adjust return regs in to handle case of rem returning kArg2/kArg3
Andreas Gampe98430592014-07-27 19:44:50 -07002036 if (ret_reg == TargetReg(kRet0, kNotWide).GetReg())
2037 rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002038 else
Andreas Gampe98430592014-07-27 19:44:50 -07002039 rl_result = GetReturnWideAlt();
2040 StoreValueWide(rl_dest, rl_result);
Andreas Gampe2f244e92014-05-08 03:35:25 -07002041 }
2042}
2043
Mark Mendelle87f9b52014-04-30 14:13:18 -04002044void Mir2Lir::GenConst(RegLocation rl_dest, int value) {
2045 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
2046 LoadConstantNoClobber(rl_result.reg, value);
2047 StoreValue(rl_dest, rl_result);
2048 if (value == 0) {
2049 Workaround7250540(rl_dest, rl_result.reg);
2050 }
2051}
2052
Andreas Gampe98430592014-07-27 19:44:50 -07002053void Mir2Lir::GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest,
2054 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07002055 /*
2056 * Don't optimize the register usage since it calls out to support
2057 * functions
2058 */
Andreas Gampe2f244e92014-05-08 03:35:25 -07002059
Brian Carlstrom7940e442013-07-12 13:46:57 -07002060 FlushAllRegs(); /* Send everything to home location */
Andreas Gampe98430592014-07-27 19:44:50 -07002061 CallRuntimeHelperRegLocation(trampoline, rl_src, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002062 if (rl_dest.wide) {
2063 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002064 rl_result = GetReturnWide(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -07002065 StoreValueWide(rl_dest, rl_result);
2066 } else {
2067 RegLocation rl_result;
buzbeea0cd2d72014-06-01 09:33:49 -07002068 rl_result = GetReturn(LocToRegClass(rl_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -07002069 StoreValue(rl_dest, rl_result);
2070 }
2071}
2072
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002073class SuspendCheckSlowPath : public Mir2Lir::LIRSlowPath {
2074 public:
2075 SuspendCheckSlowPath(Mir2Lir* m2l, LIR* branch, LIR* cont)
2076 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, cont) {
2077 }
2078
2079 void Compile() OVERRIDE {
2080 m2l_->ResetRegPool();
2081 m2l_->ResetDefTracking();
2082 GenerateTargetLabel(kPseudoSuspendTarget);
Andreas Gampe98430592014-07-27 19:44:50 -07002083 m2l_->CallRuntimeHelper(kQuickTestSuspend, true);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002084 if (cont_ != nullptr) {
2085 m2l_->OpUnconditionalBranch(cont_);
2086 }
2087 }
2088};
2089
Brian Carlstrom7940e442013-07-12 13:46:57 -07002090/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002091void Mir2Lir::GenSuspendTest(int opt_flags) {
Dave Allison69dfe512014-07-11 17:11:58 +00002092 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitSuspendChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -08002093 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2094 return;
2095 }
2096 FlushAllRegs();
2097 LIR* branch = OpTestSuspend(NULL);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002098 LIR* cont = NewLIR0(kPseudoTargetLabel);
2099 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, cont));
Dave Allisonb373e092014-02-20 16:06:36 -08002100 } else {
2101 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2102 return;
2103 }
2104 FlushAllRegs(); // TODO: needed?
2105 LIR* inst = CheckSuspendUsingLoad();
2106 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002107 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002108}
2109
2110/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07002111void Mir2Lir::GenSuspendTestAndBranch(int opt_flags, LIR* target) {
Dave Allison69dfe512014-07-11 17:11:58 +00002112 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitSuspendChecks()) {
Dave Allisonb373e092014-02-20 16:06:36 -08002113 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2114 OpUnconditionalBranch(target);
2115 return;
2116 }
2117 OpTestSuspend(target);
Dave Allisonb373e092014-02-20 16:06:36 -08002118 FlushAllRegs();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002119 LIR* branch = OpUnconditionalBranch(nullptr);
2120 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, target));
Dave Allisonb373e092014-02-20 16:06:36 -08002121 } else {
2122 // For the implicit suspend check, just perform the trigger
2123 // load and branch to the target.
2124 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2125 OpUnconditionalBranch(target);
2126 return;
2127 }
2128 FlushAllRegs();
2129 LIR* inst = CheckSuspendUsingLoad();
2130 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002131 OpUnconditionalBranch(target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002132 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002133}
2134
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002135/* Call out to helper assembly routine that will null check obj and then lock it. */
2136void Mir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
2137 FlushAllRegs();
Andreas Gampe98430592014-07-27 19:44:50 -07002138 CallRuntimeHelperRegLocation(kQuickLockObject, rl_src, true);
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002139}
2140
2141/* Call out to helper assembly routine that will null check obj and then unlock it. */
2142void Mir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
2143 FlushAllRegs();
Andreas Gampe98430592014-07-27 19:44:50 -07002144 CallRuntimeHelperRegLocation(kQuickUnlockObject, rl_src, true);
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002145}
2146
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002147/* Generic code for generating a wide constant into a VR. */
2148void Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) {
2149 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002150 LoadConstantWide(rl_result.reg, value);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002151 StoreValueWide(rl_dest, rl_result);
2152}
2153
Andreas Gampe48971b32014-08-06 10:09:01 -07002154void Mir2Lir::GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002155 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002156 const uint16_t entries = table[1];
2157 // Chained cmp-and-branch.
2158 const int32_t* as_int32 = reinterpret_cast<const int32_t*>(&table[2]);
2159 int32_t current_key = as_int32[0];
2160 const int32_t* targets = &as_int32[1];
2161 rl_src = LoadValue(rl_src, kCoreReg);
2162 int i = 0;
2163 for (; i < entries; i++, current_key++) {
2164 if (!InexpensiveConstantInt(current_key, Instruction::Code::IF_EQ)) {
2165 // Switch to using a temp and add.
2166 break;
2167 }
2168 BasicBlock* case_block =
2169 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2170 OpCmpImmBranch(kCondEq, rl_src.reg, current_key, &block_label_list_[case_block->id]);
2171 }
2172 if (i < entries) {
2173 // The rest do not seem to be inexpensive. Try to allocate a temp and use add.
2174 RegStorage key_temp = AllocTypedTemp(false, kCoreReg, false);
2175 if (key_temp.Valid()) {
2176 LoadConstantNoClobber(key_temp, current_key);
2177 for (; i < entries - 1; i++, current_key++) {
2178 BasicBlock* case_block =
2179 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2180 OpCmpBranch(kCondEq, rl_src.reg, key_temp, &block_label_list_[case_block->id]);
2181 OpRegImm(kOpAdd, key_temp, 1); // Increment key.
2182 }
2183 BasicBlock* case_block =
2184 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2185 OpCmpBranch(kCondEq, rl_src.reg, key_temp, &block_label_list_[case_block->id]);
2186 } else {
2187 // No free temp, just finish the old loop.
2188 for (; i < entries; i++, current_key++) {
2189 BasicBlock* case_block =
2190 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2191 OpCmpImmBranch(kCondEq, rl_src.reg, current_key, &block_label_list_[case_block->id]);
2192 }
2193 }
2194 }
2195}
2196
2197void Mir2Lir::GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002198 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002199 if (cu_->verbose) {
2200 DumpSparseSwitchTable(table);
2201 }
2202
2203 const uint16_t entries = table[1];
2204 if (entries <= kSmallSwitchThreshold) {
2205 GenSmallPackedSwitch(mir, table_offset, rl_src);
2206 } else {
2207 // Use the backend-specific implementation.
2208 GenLargePackedSwitch(mir, table_offset, rl_src);
2209 }
2210}
2211
2212void Mir2Lir::GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002213 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002214 const uint16_t entries = table[1];
2215 // Chained cmp-and-branch.
2216 const int32_t* keys = reinterpret_cast<const int32_t*>(&table[2]);
2217 const int32_t* targets = &keys[entries];
2218 rl_src = LoadValue(rl_src, kCoreReg);
2219 for (int i = 0; i < entries; i++) {
2220 int key = keys[i];
2221 BasicBlock* case_block =
2222 mir_graph_->FindBlock(current_dalvik_offset_ + targets[i]);
2223 OpCmpImmBranch(kCondEq, rl_src.reg, key, &block_label_list_[case_block->id]);
2224 }
2225}
2226
2227void Mir2Lir::GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07002228 const uint16_t* table = mir_graph_->GetTable(mir, table_offset);
Andreas Gampe48971b32014-08-06 10:09:01 -07002229 if (cu_->verbose) {
2230 DumpSparseSwitchTable(table);
2231 }
2232
2233 const uint16_t entries = table[1];
2234 if (entries <= kSmallSwitchThreshold) {
2235 GenSmallSparseSwitch(mir, table_offset, rl_src);
2236 } else {
2237 // Use the backend-specific implementation.
2238 GenLargeSparseSwitch(mir, table_offset, rl_src);
2239 }
2240}
2241
Fred Shih37f05ef2014-07-16 18:38:08 -07002242bool Mir2Lir::SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type) {
2243 switch (size) {
2244 case kReference:
2245 return type == Primitive::kPrimNot;
2246 case k64:
2247 case kDouble:
2248 return type == Primitive::kPrimLong || type == Primitive::kPrimDouble;
2249 case k32:
2250 case kSingle:
2251 return type == Primitive::kPrimInt || type == Primitive::kPrimFloat;
2252 case kSignedHalf:
2253 return type == Primitive::kPrimShort;
2254 case kUnsignedHalf:
2255 return type == Primitive::kPrimChar;
2256 case kSignedByte:
2257 return type == Primitive::kPrimByte;
2258 case kUnsignedByte:
2259 return type == Primitive::kPrimBoolean;
2260 case kWord: // Intentional fallthrough.
2261 default:
2262 return false; // There are no sane types with this op size.
2263 }
2264}
2265
Brian Carlstrom7940e442013-07-12 13:46:57 -07002266} // namespace art