blob: 68856cdce055800b1c46df12cee55ab1d6bb6f24 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_internals.h"
18#include "dex/dataflow_iterator-inl.h"
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080019#include "dex/quick/dex_file_method_inliner.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "mir_to_lir-inl.h"
Fred Shih37f05ef2014-07-16 18:38:08 -070021#include "primitive.h"
Ian Rogers02ed4c02013-09-06 13:10:04 -070022#include "thread-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
buzbeea0cd2d72014-06-01 09:33:49 -070026RegisterClass Mir2Lir::ShortyToRegClass(char shorty_type) {
27 RegisterClass res;
28 switch (shorty_type) {
29 case 'L':
30 res = kRefReg;
31 break;
32 case 'F':
33 // Expected fallthrough.
34 case 'D':
35 res = kFPReg;
36 break;
37 default:
38 res = kCoreReg;
39 }
40 return res;
41}
42
43RegisterClass Mir2Lir::LocToRegClass(RegLocation loc) {
44 RegisterClass res;
45 if (loc.fp) {
46 DCHECK(!loc.ref) << "At most, one of ref/fp may be set";
47 res = kFPReg;
48 } else if (loc.ref) {
49 res = kRefReg;
50 } else {
51 res = kCoreReg;
52 }
53 return res;
54}
55
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080056void Mir2Lir::LockArg(int in_position, bool wide) {
buzbee2700f7e2014-03-07 09:46:20 -080057 RegStorage reg_arg_low = GetArgMappingToPhysicalReg(in_position);
58 RegStorage reg_arg_high = wide ? GetArgMappingToPhysicalReg(in_position + 1) :
59 RegStorage::InvalidReg();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080060
buzbee2700f7e2014-03-07 09:46:20 -080061 if (reg_arg_low.Valid()) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080062 LockTemp(reg_arg_low);
63 }
buzbeeb5860fb2014-06-21 15:31:01 -070064 if (reg_arg_high.Valid() && reg_arg_low.NotExactlyEquals(reg_arg_high)) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080065 LockTemp(reg_arg_high);
66 }
67}
68
buzbee33ae5582014-06-12 14:56:32 -070069// TODO: simplify when 32-bit targets go hard-float.
Vladimir Markoc93ac8b2014-05-13 17:53:49 +010070RegStorage Mir2Lir::LoadArg(int in_position, RegisterClass reg_class, bool wide) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +010071 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Nicolas Geoffray42fcd982014-04-22 11:03:52 +000072 int offset = StackVisitor::GetOutVROffset(in_position, cu_->instruction_set);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070073
74 if (cu_->instruction_set == kX86) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080075 /*
76 * When doing a call for x86, it moves the stack pointer in order to push return.
77 * Thus, we add another 4 bytes to figure out the out of caller (in of callee).
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080078 */
79 offset += sizeof(uint32_t);
80 }
81
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070082 if (cu_->instruction_set == kX86_64) {
83 /*
84 * When doing a call for x86, it moves the stack pointer in order to push return.
85 * Thus, we add another 8 bytes to figure out the out of caller (in of callee).
86 */
87 offset += sizeof(uint64_t);
88 }
89
buzbee33ae5582014-06-12 14:56:32 -070090 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070091 RegStorage reg_arg = GetArgMappingToPhysicalReg(in_position);
92 if (!reg_arg.Valid()) {
buzbee33ae5582014-06-12 14:56:32 -070093 RegStorage new_reg =
94 wide ? AllocTypedTempWide(false, reg_class) : AllocTypedTemp(false, reg_class);
Chao-ying Fua77ee512014-07-01 17:43:41 -070095 LoadBaseDisp(TargetPtrReg(kSp), offset, new_reg, wide ? k64 : k32, kNotVolatile);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070096 return new_reg;
97 } else {
98 // Check if we need to copy the arg to a different reg_class.
99 if (!RegClassMatches(reg_class, reg_arg)) {
100 if (wide) {
101 RegStorage new_reg = AllocTypedTempWide(false, reg_class);
102 OpRegCopyWide(new_reg, reg_arg);
103 reg_arg = new_reg;
104 } else {
105 RegStorage new_reg = AllocTypedTemp(false, reg_class);
106 OpRegCopy(new_reg, reg_arg);
107 reg_arg = new_reg;
108 }
109 }
110 }
111 return reg_arg;
112 }
113
114 RegStorage reg_arg_low = GetArgMappingToPhysicalReg(in_position);
115 RegStorage reg_arg_high = wide ? GetArgMappingToPhysicalReg(in_position + 1) :
116 RegStorage::InvalidReg();
117
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800118 // If the VR is wide and there is no register for high part, we need to load it.
buzbee2700f7e2014-03-07 09:46:20 -0800119 if (wide && !reg_arg_high.Valid()) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800120 // If the low part is not in a reg, we allocate a pair. Otherwise, we just load to high reg.
buzbee2700f7e2014-03-07 09:46:20 -0800121 if (!reg_arg_low.Valid()) {
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100122 RegStorage new_regs = AllocTypedTempWide(false, reg_class);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700123 LoadBaseDisp(TargetPtrReg(kSp), offset, new_regs, k64, kNotVolatile);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100124 return new_regs; // The reg_class is OK, we can return.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800125 } else {
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100126 // Assume that no ABI allows splitting a wide fp reg between a narrow fp reg and memory,
127 // i.e. the low part is in a core reg. Load the second part in a core reg as well for now.
128 DCHECK(!reg_arg_low.IsFloat());
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800129 reg_arg_high = AllocTemp();
130 int offset_high = offset + sizeof(uint32_t);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700131 Load32Disp(TargetPtrReg(kSp), offset_high, reg_arg_high);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100132 // Continue below to check the reg_class.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800133 }
134 }
135
136 // If the low part is not in a register yet, we need to load it.
buzbee2700f7e2014-03-07 09:46:20 -0800137 if (!reg_arg_low.Valid()) {
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100138 // Assume that if the low part of a wide arg is passed in memory, so is the high part,
139 // thus we don't get here for wide args as it's handled above. Big-endian ABIs could
140 // conceivably break this assumption but Android supports only little-endian architectures.
141 DCHECK(!wide);
142 reg_arg_low = AllocTypedTemp(false, reg_class);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700143 Load32Disp(TargetPtrReg(kSp), offset, reg_arg_low);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100144 return reg_arg_low; // The reg_class is OK, we can return.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800145 }
146
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100147 RegStorage reg_arg = wide ? RegStorage::MakeRegPair(reg_arg_low, reg_arg_high) : reg_arg_low;
148 // Check if we need to copy the arg to a different reg_class.
149 if (!RegClassMatches(reg_class, reg_arg)) {
150 if (wide) {
151 RegStorage new_regs = AllocTypedTempWide(false, reg_class);
152 OpRegCopyWide(new_regs, reg_arg);
153 reg_arg = new_regs;
154 } else {
155 RegStorage new_reg = AllocTypedTemp(false, reg_class);
156 OpRegCopy(new_reg, reg_arg);
157 reg_arg = new_reg;
158 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800159 }
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100160 return reg_arg;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800161}
162
buzbee33ae5582014-06-12 14:56:32 -0700163// TODO: simpilfy when 32-bit targets go hard float.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800164void Mir2Lir::LoadArgDirect(int in_position, RegLocation rl_dest) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100165 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Nicolas Geoffray42fcd982014-04-22 11:03:52 +0000166 int offset = StackVisitor::GetOutVROffset(in_position, cu_->instruction_set);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700167 if (cu_->instruction_set == kX86) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800168 /*
169 * When doing a call for x86, it moves the stack pointer in order to push return.
170 * Thus, we add another 4 bytes to figure out the out of caller (in of callee).
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800171 */
172 offset += sizeof(uint32_t);
173 }
174
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700175 if (cu_->instruction_set == kX86_64) {
176 /*
177 * When doing a call for x86, it moves the stack pointer in order to push return.
178 * Thus, we add another 8 bytes to figure out the out of caller (in of callee).
179 */
180 offset += sizeof(uint64_t);
181 }
182
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800183 if (!rl_dest.wide) {
buzbee2700f7e2014-03-07 09:46:20 -0800184 RegStorage reg = GetArgMappingToPhysicalReg(in_position);
185 if (reg.Valid()) {
186 OpRegCopy(rl_dest.reg, reg);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800187 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700188 Load32Disp(TargetPtrReg(kSp), offset, rl_dest.reg);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800189 }
190 } else {
buzbee33ae5582014-06-12 14:56:32 -0700191 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700192 RegStorage reg = GetArgMappingToPhysicalReg(in_position);
193 if (reg.Valid()) {
194 OpRegCopy(rl_dest.reg, reg);
195 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700196 LoadBaseDisp(TargetPtrReg(kSp), offset, rl_dest.reg, k64, kNotVolatile);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700197 }
198 return;
199 }
200
buzbee2700f7e2014-03-07 09:46:20 -0800201 RegStorage reg_arg_low = GetArgMappingToPhysicalReg(in_position);
202 RegStorage reg_arg_high = GetArgMappingToPhysicalReg(in_position + 1);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800203
buzbeee8f74e52014-11-19 05:26:05 -0800204 if (cu_->instruction_set == kX86) {
205 // Can't handle double split between reg & memory. Flush reg half to memory.
206 if (rl_dest.reg.IsDouble() && (reg_arg_low.Valid() != reg_arg_high.Valid())) {
207 DCHECK(reg_arg_low.Valid());
208 DCHECK(!reg_arg_high.Valid());
209 Store32Disp(TargetPtrReg(kSp), offset, reg_arg_low);
210 reg_arg_low = RegStorage::InvalidReg();
211 }
212 }
213
buzbee2700f7e2014-03-07 09:46:20 -0800214 if (reg_arg_low.Valid() && reg_arg_high.Valid()) {
215 OpRegCopyWide(rl_dest.reg, RegStorage::MakeRegPair(reg_arg_low, reg_arg_high));
216 } else if (reg_arg_low.Valid() && !reg_arg_high.Valid()) {
217 OpRegCopy(rl_dest.reg, reg_arg_low);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800218 int offset_high = offset + sizeof(uint32_t);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700219 Load32Disp(TargetPtrReg(kSp), offset_high, rl_dest.reg.GetHigh());
buzbee2700f7e2014-03-07 09:46:20 -0800220 } else if (!reg_arg_low.Valid() && reg_arg_high.Valid()) {
221 OpRegCopy(rl_dest.reg.GetHigh(), reg_arg_high);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700222 Load32Disp(TargetPtrReg(kSp), offset, rl_dest.reg.GetLow());
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800223 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700224 LoadBaseDisp(TargetPtrReg(kSp), offset, rl_dest.reg, k64, kNotVolatile);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800225 }
226 }
227}
228
229bool Mir2Lir::GenSpecialIGet(MIR* mir, const InlineMethod& special) {
230 // FastInstance() already checked by DexFileMethodInliner.
231 const InlineIGetIPutData& data = special.d.ifield_data;
Vladimir Markoe1fced12014-04-04 14:52:53 +0100232 if (data.method_is_static != 0u || data.object_arg != 0u) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800233 // The object is not "this" and has to be null-checked.
234 return false;
235 }
236
Fred Shih37f05ef2014-07-16 18:38:08 -0700237 OpSize size = k32;
238 switch (data.op_variant) {
239 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_OBJECT):
240 size = kReference;
241 break;
242 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_WIDE):
243 size = k64;
244 break;
245 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_SHORT):
246 size = kSignedHalf;
247 break;
248 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_CHAR):
249 size = kUnsignedHalf;
250 break;
251 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_BYTE):
252 size = kSignedByte;
253 break;
254 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_BOOLEAN):
255 size = kUnsignedByte;
256 break;
257 }
Vladimir Marko455759b2014-05-06 20:49:36 +0100258
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800259 // Point of no return - no aborts after this
260 GenPrintLabel(mir);
261 LockArg(data.object_arg);
buzbeea0cd2d72014-06-01 09:33:49 -0700262 RegStorage reg_obj = LoadArg(data.object_arg, kRefReg);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100263 RegisterClass reg_class = RegClassForFieldLoadStore(size, data.is_volatile);
buzbeea0cd2d72014-06-01 09:33:49 -0700264 RegisterClass ret_reg_class = ShortyToRegClass(cu_->shorty[0]);
Fred Shih37f05ef2014-07-16 18:38:08 -0700265 RegLocation rl_dest = IsWide(size) ? GetReturnWide(ret_reg_class) : GetReturn(ret_reg_class);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100266 RegStorage r_result = rl_dest.reg;
267 if (!RegClassMatches(reg_class, r_result)) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700268 r_result = IsWide(size) ? AllocTypedTempWide(rl_dest.fp, reg_class)
269 : AllocTypedTemp(rl_dest.fp, reg_class);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100270 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700271 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000272 LoadRefDisp(reg_obj, data.field_offset, r_result, data.is_volatile ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100273 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000274 LoadBaseDisp(reg_obj, data.field_offset, r_result, size, data.is_volatile ? kVolatile :
275 kNotVolatile);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100276 }
buzbeeb5860fb2014-06-21 15:31:01 -0700277 if (r_result.NotExactlyEquals(rl_dest.reg)) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700278 if (IsWide(size)) {
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100279 OpRegCopyWide(rl_dest.reg, r_result);
280 } else {
281 OpRegCopy(rl_dest.reg, r_result);
282 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800283 }
284 return true;
285}
286
287bool Mir2Lir::GenSpecialIPut(MIR* mir, const InlineMethod& special) {
288 // FastInstance() already checked by DexFileMethodInliner.
289 const InlineIGetIPutData& data = special.d.ifield_data;
Vladimir Markoe1fced12014-04-04 14:52:53 +0100290 if (data.method_is_static != 0u || data.object_arg != 0u) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800291 // The object is not "this" and has to be null-checked.
292 return false;
293 }
Vladimir Markoe1fced12014-04-04 14:52:53 +0100294 if (data.return_arg_plus1 != 0u) {
295 // The setter returns a method argument which we don't support here.
296 return false;
297 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800298
Fred Shih37f05ef2014-07-16 18:38:08 -0700299 OpSize size = k32;
300 switch (data.op_variant) {
301 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_OBJECT):
302 size = kReference;
303 break;
304 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_WIDE):
305 size = k64;
306 break;
307 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_SHORT):
308 size = kSignedHalf;
309 break;
310 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_CHAR):
311 size = kUnsignedHalf;
312 break;
313 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_BYTE):
314 size = kSignedByte;
315 break;
316 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_BOOLEAN):
317 size = kUnsignedByte;
318 break;
319 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800320
321 // Point of no return - no aborts after this
322 GenPrintLabel(mir);
323 LockArg(data.object_arg);
Fred Shih37f05ef2014-07-16 18:38:08 -0700324 LockArg(data.src_arg, IsWide(size));
buzbeea0cd2d72014-06-01 09:33:49 -0700325 RegStorage reg_obj = LoadArg(data.object_arg, kRefReg);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100326 RegisterClass reg_class = RegClassForFieldLoadStore(size, data.is_volatile);
Fred Shih37f05ef2014-07-16 18:38:08 -0700327 RegStorage reg_src = LoadArg(data.src_arg, reg_class, IsWide(size));
328 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000329 StoreRefDisp(reg_obj, data.field_offset, reg_src, data.is_volatile ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100330 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000331 StoreBaseDisp(reg_obj, data.field_offset, reg_src, size, data.is_volatile ? kVolatile :
332 kNotVolatile);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800333 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700334 if (IsRef(size)) {
Vladimir Marko743b98c2014-11-24 19:45:41 +0000335 MarkGCCard(0, reg_src, reg_obj);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800336 }
337 return true;
338}
339
340bool Mir2Lir::GenSpecialIdentity(MIR* mir, const InlineMethod& special) {
341 const InlineReturnArgData& data = special.d.return_data;
Vladimir Markoe3e02602014-03-12 15:42:41 +0000342 bool wide = (data.is_wide != 0u);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800343
344 // Point of no return - no aborts after this
345 GenPrintLabel(mir);
346 LockArg(data.arg, wide);
buzbeea0cd2d72014-06-01 09:33:49 -0700347 RegisterClass reg_class = ShortyToRegClass(cu_->shorty[0]);
348 RegLocation rl_dest = wide ? GetReturnWide(reg_class) : GetReturn(reg_class);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800349 LoadArgDirect(data.arg, rl_dest);
350 return true;
351}
352
353/*
354 * Special-case code generation for simple non-throwing leaf methods.
355 */
356bool Mir2Lir::GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special) {
357 DCHECK(special.flags & kInlineSpecial);
358 current_dalvik_offset_ = mir->offset;
359 MIR* return_mir = nullptr;
360 bool successful = false;
361
362 switch (special.opcode) {
363 case kInlineOpNop:
364 successful = true;
365 DCHECK_EQ(mir->dalvikInsn.opcode, Instruction::RETURN_VOID);
366 return_mir = mir;
367 break;
368 case kInlineOpNonWideConst: {
369 successful = true;
buzbeea0cd2d72014-06-01 09:33:49 -0700370 RegLocation rl_dest = GetReturn(ShortyToRegClass(cu_->shorty[0]));
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800371 GenPrintLabel(mir);
buzbee2700f7e2014-03-07 09:46:20 -0800372 LoadConstant(rl_dest.reg, static_cast<int>(special.d.data));
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700373 return_mir = bb->GetNextUnconditionalMir(mir_graph_, mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800374 break;
375 }
376 case kInlineOpReturnArg:
377 successful = GenSpecialIdentity(mir, special);
378 return_mir = mir;
379 break;
380 case kInlineOpIGet:
381 successful = GenSpecialIGet(mir, special);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700382 return_mir = bb->GetNextUnconditionalMir(mir_graph_, mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800383 break;
384 case kInlineOpIPut:
385 successful = GenSpecialIPut(mir, special);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700386 return_mir = bb->GetNextUnconditionalMir(mir_graph_, mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800387 break;
388 default:
389 break;
390 }
391
392 if (successful) {
Vladimir Marko39d95e62014-02-28 12:51:24 +0000393 if (kIsDebugBuild) {
394 // Clear unreachable catch entries.
395 mir_graph_->catches_.clear();
396 }
397
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800398 // Handle verbosity for return MIR.
399 if (return_mir != nullptr) {
400 current_dalvik_offset_ = return_mir->offset;
401 // Not handling special identity case because it already generated code as part
402 // of the return. The label should have been added before any code was generated.
403 if (special.opcode != kInlineOpReturnArg) {
404 GenPrintLabel(return_mir);
405 }
406 }
407 GenSpecialExitSequence();
408
409 core_spill_mask_ = 0;
410 num_core_spills_ = 0;
411 fp_spill_mask_ = 0;
412 num_fp_spills_ = 0;
413 frame_size_ = 0;
414 core_vmap_table_.clear();
415 fp_vmap_table_.clear();
416 }
417
418 return successful;
419}
420
Brian Carlstrom7940e442013-07-12 13:46:57 -0700421/*
422 * Target-independent code generation. Use only high-level
423 * load/store utilities here, or target-dependent genXX() handlers
424 * when necessary.
425 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700426void Mir2Lir::CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700427 RegLocation rl_src[3];
428 RegLocation rl_dest = mir_graph_->GetBadLoc();
429 RegLocation rl_result = mir_graph_->GetBadLoc();
Ian Rogersc35cda82014-11-10 16:34:29 -0800430 const Instruction::Code opcode = mir->dalvikInsn.opcode;
431 const int opt_flags = mir->optimization_flags;
432 const uint32_t vB = mir->dalvikInsn.vB;
433 const uint32_t vC = mir->dalvikInsn.vC;
buzbee082833c2014-05-17 23:16:26 -0700434 DCHECK(CheckCorePoolSanity()) << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " @ 0x:"
435 << std::hex << current_dalvik_offset_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700436
437 // Prep Src and Dest locations.
438 int next_sreg = 0;
439 int next_loc = 0;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700440 uint64_t attrs = MIRGraph::GetDataFlowAttributes(opcode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700441 rl_src[0] = rl_src[1] = rl_src[2] = mir_graph_->GetBadLoc();
442 if (attrs & DF_UA) {
443 if (attrs & DF_A_WIDE) {
444 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
445 next_sreg+= 2;
446 } else {
447 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
448 next_sreg++;
449 }
450 }
451 if (attrs & DF_UB) {
452 if (attrs & DF_B_WIDE) {
453 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
454 next_sreg+= 2;
455 } else {
456 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
457 next_sreg++;
458 }
459 }
460 if (attrs & DF_UC) {
461 if (attrs & DF_C_WIDE) {
462 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
463 } else {
464 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
465 }
466 }
467 if (attrs & DF_DA) {
468 if (attrs & DF_A_WIDE) {
469 rl_dest = mir_graph_->GetDestWide(mir);
470 } else {
471 rl_dest = mir_graph_->GetDest(mir);
472 }
473 }
474 switch (opcode) {
475 case Instruction::NOP:
476 break;
477
478 case Instruction::MOVE_EXCEPTION:
479 GenMoveException(rl_dest);
480 break;
481
482 case Instruction::RETURN_VOID:
483 if (((cu_->access_flags & kAccConstructor) != 0) &&
484 cu_->compiler_driver->RequiresConstructorBarrier(Thread::Current(), cu_->dex_file,
485 cu_->class_def_idx)) {
486 GenMemBarrier(kStoreStore);
487 }
Wei Jin04f4d8a2014-05-29 18:04:29 -0700488 if (!kLeafOptimization || !mir_graph_->MethodIsLeaf()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700489 GenSuspendTest(opt_flags);
490 }
491 break;
492
Brian Carlstrom7940e442013-07-12 13:46:57 -0700493 case Instruction::RETURN_OBJECT:
buzbeea0cd2d72014-06-01 09:33:49 -0700494 DCHECK(rl_src[0].ref);
Ian Rogersfc787ec2014-10-09 21:56:44 -0700495 FALLTHROUGH_INTENDED;
buzbeea0cd2d72014-06-01 09:33:49 -0700496 case Instruction::RETURN:
Wei Jin04f4d8a2014-05-29 18:04:29 -0700497 if (!kLeafOptimization || !mir_graph_->MethodIsLeaf()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700498 GenSuspendTest(opt_flags);
499 }
buzbeea0cd2d72014-06-01 09:33:49 -0700500 DCHECK_EQ(LocToRegClass(rl_src[0]), ShortyToRegClass(cu_->shorty[0]));
501 StoreValue(GetReturn(LocToRegClass(rl_src[0])), rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700502 break;
503
504 case Instruction::RETURN_WIDE:
Wei Jin04f4d8a2014-05-29 18:04:29 -0700505 if (!kLeafOptimization || !mir_graph_->MethodIsLeaf()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700506 GenSuspendTest(opt_flags);
507 }
buzbeea0cd2d72014-06-01 09:33:49 -0700508 DCHECK_EQ(LocToRegClass(rl_src[0]), ShortyToRegClass(cu_->shorty[0]));
509 StoreValueWide(GetReturnWide(LocToRegClass(rl_src[0])), rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700510 break;
511
512 case Instruction::MOVE_RESULT_WIDE:
buzbeea0cd2d72014-06-01 09:33:49 -0700513 StoreValueWide(rl_dest, GetReturnWide(LocToRegClass(rl_dest)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700514 break;
515
516 case Instruction::MOVE_RESULT:
517 case Instruction::MOVE_RESULT_OBJECT:
buzbeea0cd2d72014-06-01 09:33:49 -0700518 StoreValue(rl_dest, GetReturn(LocToRegClass(rl_dest)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700519 break;
520
521 case Instruction::MOVE:
522 case Instruction::MOVE_OBJECT:
523 case Instruction::MOVE_16:
524 case Instruction::MOVE_OBJECT_16:
525 case Instruction::MOVE_FROM16:
526 case Instruction::MOVE_OBJECT_FROM16:
527 StoreValue(rl_dest, rl_src[0]);
528 break;
529
530 case Instruction::MOVE_WIDE:
531 case Instruction::MOVE_WIDE_16:
532 case Instruction::MOVE_WIDE_FROM16:
533 StoreValueWide(rl_dest, rl_src[0]);
534 break;
535
536 case Instruction::CONST:
537 case Instruction::CONST_4:
538 case Instruction::CONST_16:
Mark Mendelle87f9b52014-04-30 14:13:18 -0400539 GenConst(rl_dest, vB);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700540 break;
541
542 case Instruction::CONST_HIGH16:
Mark Mendelle87f9b52014-04-30 14:13:18 -0400543 GenConst(rl_dest, vB << 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 break;
545
546 case Instruction::CONST_WIDE_16:
547 case Instruction::CONST_WIDE_32:
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000548 GenConstWide(rl_dest, static_cast<int64_t>(static_cast<int32_t>(vB)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700549 break;
550
551 case Instruction::CONST_WIDE:
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000552 GenConstWide(rl_dest, mir->dalvikInsn.vB_wide);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553 break;
554
555 case Instruction::CONST_WIDE_HIGH16:
556 rl_result = EvalLoc(rl_dest, kAnyReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800557 LoadConstantWide(rl_result.reg, static_cast<int64_t>(vB) << 48);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 StoreValueWide(rl_dest, rl_result);
559 break;
560
561 case Instruction::MONITOR_ENTER:
562 GenMonitorEnter(opt_flags, rl_src[0]);
563 break;
564
565 case Instruction::MONITOR_EXIT:
566 GenMonitorExit(opt_flags, rl_src[0]);
567 break;
568
569 case Instruction::CHECK_CAST: {
570 GenCheckCast(mir->offset, vB, rl_src[0]);
571 break;
572 }
573 case Instruction::INSTANCE_OF:
574 GenInstanceof(vC, rl_dest, rl_src[0]);
575 break;
576
577 case Instruction::NEW_INSTANCE:
578 GenNewInstance(vB, rl_dest);
579 break;
580
581 case Instruction::THROW:
582 GenThrow(rl_src[0]);
583 break;
584
Ian Rogersc35cda82014-11-10 16:34:29 -0800585 case Instruction::ARRAY_LENGTH: {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700586 int len_offset;
587 len_offset = mirror::Array::LengthOffset().Int32Value();
buzbeea0cd2d72014-06-01 09:33:49 -0700588 rl_src[0] = LoadValue(rl_src[0], kRefReg);
buzbee2700f7e2014-03-07 09:46:20 -0800589 GenNullCheck(rl_src[0].reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700590 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -0700591 Load32Disp(rl_src[0].reg, len_offset, rl_result.reg);
Dave Allisonf9439142014-03-27 15:10:22 -0700592 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700593 StoreValue(rl_dest, rl_result);
594 break;
Ian Rogersc35cda82014-11-10 16:34:29 -0800595 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700596 case Instruction::CONST_STRING:
597 case Instruction::CONST_STRING_JUMBO:
598 GenConstString(vB, rl_dest);
599 break;
600
601 case Instruction::CONST_CLASS:
602 GenConstClass(vB, rl_dest);
603 break;
604
605 case Instruction::FILL_ARRAY_DATA:
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700606 GenFillArrayData(mir, vB, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700607 break;
608
609 case Instruction::FILLED_NEW_ARRAY:
610 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
611 false /* not range */));
612 break;
613
614 case Instruction::FILLED_NEW_ARRAY_RANGE:
615 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
616 true /* range */));
617 break;
618
619 case Instruction::NEW_ARRAY:
620 GenNewArray(vC, rl_dest, rl_src[0]);
621 break;
622
623 case Instruction::GOTO:
624 case Instruction::GOTO_16:
625 case Instruction::GOTO_32:
Wei Jin04f4d8a2014-05-29 18:04:29 -0700626 if (mir_graph_->IsBackedge(bb, bb->taken) &&
627 (kLeafOptimization || !mir_graph_->HasSuspendTestBetween(bb, bb->taken))) {
buzbee0d829482013-10-11 15:24:55 -0700628 GenSuspendTestAndBranch(opt_flags, &label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 } else {
buzbee0d829482013-10-11 15:24:55 -0700630 OpUnconditionalBranch(&label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 }
632 break;
633
634 case Instruction::PACKED_SWITCH:
635 GenPackedSwitch(mir, vB, rl_src[0]);
636 break;
637
638 case Instruction::SPARSE_SWITCH:
639 GenSparseSwitch(mir, vB, rl_src[0]);
640 break;
641
642 case Instruction::CMPL_FLOAT:
643 case Instruction::CMPG_FLOAT:
644 case Instruction::CMPL_DOUBLE:
645 case Instruction::CMPG_DOUBLE:
646 GenCmpFP(opcode, rl_dest, rl_src[0], rl_src[1]);
647 break;
648
649 case Instruction::CMP_LONG:
650 GenCmpLong(rl_dest, rl_src[0], rl_src[1]);
651 break;
652
653 case Instruction::IF_EQ:
654 case Instruction::IF_NE:
655 case Instruction::IF_LT:
656 case Instruction::IF_GE:
657 case Instruction::IF_GT:
658 case Instruction::IF_LE: {
buzbee0d829482013-10-11 15:24:55 -0700659 LIR* taken = &label_list[bb->taken];
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000660 if (mir_graph_->IsBackwardsBranch(bb) &&
661 (kLeafOptimization || !mir_graph_->HasSuspendTestBetween(bb, bb->taken) ||
662 !mir_graph_->HasSuspendTestBetween(bb, bb->fall_through))) {
663 GenSuspendTest(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 }
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000665 GenCompareAndBranch(opcode, rl_src[0], rl_src[1], taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 break;
Ian Rogersc35cda82014-11-10 16:34:29 -0800667 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 case Instruction::IF_EQZ:
669 case Instruction::IF_NEZ:
670 case Instruction::IF_LTZ:
671 case Instruction::IF_GEZ:
672 case Instruction::IF_GTZ:
673 case Instruction::IF_LEZ: {
buzbee0d829482013-10-11 15:24:55 -0700674 LIR* taken = &label_list[bb->taken];
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000675 if (mir_graph_->IsBackwardsBranch(bb) &&
676 (kLeafOptimization || !mir_graph_->HasSuspendTestBetween(bb, bb->taken) ||
677 !mir_graph_->HasSuspendTestBetween(bb, bb->fall_through))) {
678 GenSuspendTest(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 }
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000680 GenCompareZeroAndBranch(opcode, rl_src[0], taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700681 break;
Ian Rogersc35cda82014-11-10 16:34:29 -0800682 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683
684 case Instruction::AGET_WIDE:
buzbee695d13a2014-04-19 13:32:20 -0700685 GenArrayGet(opt_flags, k64, rl_src[0], rl_src[1], rl_dest, 3);
686 break;
687 case Instruction::AGET_OBJECT:
688 GenArrayGet(opt_flags, kReference, rl_src[0], rl_src[1], rl_dest, 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700689 break;
690 case Instruction::AGET:
buzbee695d13a2014-04-19 13:32:20 -0700691 GenArrayGet(opt_flags, k32, rl_src[0], rl_src[1], rl_dest, 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700692 break;
693 case Instruction::AGET_BOOLEAN:
694 GenArrayGet(opt_flags, kUnsignedByte, rl_src[0], rl_src[1], rl_dest, 0);
695 break;
696 case Instruction::AGET_BYTE:
697 GenArrayGet(opt_flags, kSignedByte, rl_src[0], rl_src[1], rl_dest, 0);
698 break;
699 case Instruction::AGET_CHAR:
700 GenArrayGet(opt_flags, kUnsignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
701 break;
702 case Instruction::AGET_SHORT:
703 GenArrayGet(opt_flags, kSignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
704 break;
705 case Instruction::APUT_WIDE:
buzbee695d13a2014-04-19 13:32:20 -0700706 GenArrayPut(opt_flags, k64, rl_src[1], rl_src[2], rl_src[0], 3, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 break;
708 case Instruction::APUT:
buzbee695d13a2014-04-19 13:32:20 -0700709 GenArrayPut(opt_flags, k32, rl_src[1], rl_src[2], rl_src[0], 2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700711 case Instruction::APUT_OBJECT: {
712 bool is_null = mir_graph_->IsConstantNullRef(rl_src[0]);
713 bool is_safe = is_null; // Always safe to store null.
714 if (!is_safe) {
715 // Check safety from verifier type information.
Vladimir Marko2730db02014-01-27 11:15:17 +0000716 const DexCompilationUnit* unit = mir_graph_->GetCurrentDexCompilationUnit();
717 is_safe = cu_->compiler_driver->IsSafeCast(unit, mir->offset);
Ian Rogersa9a82542013-10-04 11:17:26 -0700718 }
719 if (is_null || is_safe) {
720 // Store of constant null doesn't require an assignability test and can be generated inline
721 // without fixed register usage or a card mark.
buzbee695d13a2014-04-19 13:32:20 -0700722 GenArrayPut(opt_flags, kReference, rl_src[1], rl_src[2], rl_src[0], 2, !is_null);
Ian Rogersa9a82542013-10-04 11:17:26 -0700723 } else {
724 GenArrayObjPut(opt_flags, rl_src[1], rl_src[2], rl_src[0]);
725 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700727 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 case Instruction::APUT_SHORT:
729 case Instruction::APUT_CHAR:
Ian Rogersa9a82542013-10-04 11:17:26 -0700730 GenArrayPut(opt_flags, kUnsignedHalf, rl_src[1], rl_src[2], rl_src[0], 1, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700731 break;
732 case Instruction::APUT_BYTE:
733 case Instruction::APUT_BOOLEAN:
Ian Rogersa9a82542013-10-04 11:17:26 -0700734 GenArrayPut(opt_flags, kUnsignedByte, rl_src[1], rl_src[2], rl_src[0], 0, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700735 break;
736
737 case Instruction::IGET_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700738 GenIGet(mir, opt_flags, kReference, Primitive::kPrimNot, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 break;
740
741 case Instruction::IGET_WIDE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700742 // kPrimLong and kPrimDouble share the same entrypoints.
743 GenIGet(mir, opt_flags, k64, Primitive::kPrimLong, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744 break;
745
746 case Instruction::IGET:
Fred Shih37f05ef2014-07-16 18:38:08 -0700747 GenIGet(mir, opt_flags, k32, Primitive::kPrimInt, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700748 break;
749
750 case Instruction::IGET_CHAR:
Fred Shih37f05ef2014-07-16 18:38:08 -0700751 GenIGet(mir, opt_flags, kUnsignedHalf, Primitive::kPrimChar, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700752 break;
753
754 case Instruction::IGET_SHORT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700755 GenIGet(mir, opt_flags, kSignedHalf, Primitive::kPrimShort, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 break;
757
758 case Instruction::IGET_BOOLEAN:
Fred Shih37f05ef2014-07-16 18:38:08 -0700759 GenIGet(mir, opt_flags, kUnsignedByte, Primitive::kPrimBoolean, rl_dest, rl_src[0]);
760 break;
761
Brian Carlstrom7940e442013-07-12 13:46:57 -0700762 case Instruction::IGET_BYTE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700763 GenIGet(mir, opt_flags, kSignedByte, Primitive::kPrimByte, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700764 break;
765
766 case Instruction::IPUT_WIDE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700767 GenIPut(mir, opt_flags, k64, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700768 break;
769
770 case Instruction::IPUT_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700771 GenIPut(mir, opt_flags, kReference, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772 break;
773
774 case Instruction::IPUT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700775 GenIPut(mir, opt_flags, k32, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700776 break;
777
Brian Carlstrom7940e442013-07-12 13:46:57 -0700778 case Instruction::IPUT_BYTE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700779 case Instruction::IPUT_BOOLEAN:
780 GenIPut(mir, opt_flags, kUnsignedByte, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700781 break;
782
783 case Instruction::IPUT_CHAR:
Fred Shih37f05ef2014-07-16 18:38:08 -0700784 GenIPut(mir, opt_flags, kUnsignedHalf, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700785 break;
786
787 case Instruction::IPUT_SHORT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700788 GenIPut(mir, opt_flags, kSignedHalf, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789 break;
790
791 case Instruction::SGET_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700792 GenSget(mir, rl_dest, kReference, Primitive::kPrimNot);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700793 break;
Fred Shih37f05ef2014-07-16 18:38:08 -0700794
Brian Carlstrom7940e442013-07-12 13:46:57 -0700795 case Instruction::SGET:
Fred Shih37f05ef2014-07-16 18:38:08 -0700796 GenSget(mir, rl_dest, k32, Primitive::kPrimInt);
797 break;
798
Brian Carlstrom7940e442013-07-12 13:46:57 -0700799 case Instruction::SGET_CHAR:
Fred Shih37f05ef2014-07-16 18:38:08 -0700800 GenSget(mir, rl_dest, kUnsignedHalf, Primitive::kPrimChar);
801 break;
802
Brian Carlstrom7940e442013-07-12 13:46:57 -0700803 case Instruction::SGET_SHORT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700804 GenSget(mir, rl_dest, kSignedHalf, Primitive::kPrimShort);
805 break;
806
807 case Instruction::SGET_BOOLEAN:
808 GenSget(mir, rl_dest, kUnsignedByte, Primitive::kPrimBoolean);
809 break;
810
811 case Instruction::SGET_BYTE:
812 GenSget(mir, rl_dest, kSignedByte, Primitive::kPrimByte);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700813 break;
814
815 case Instruction::SGET_WIDE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700816 // kPrimLong and kPrimDouble share the same entrypoints.
817 GenSget(mir, rl_dest, k64, Primitive::kPrimLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700818 break;
819
820 case Instruction::SPUT_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700821 GenSput(mir, rl_src[0], kReference);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700822 break;
823
824 case Instruction::SPUT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700825 GenSput(mir, rl_src[0], k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700826 break;
827
Fred Shih37f05ef2014-07-16 18:38:08 -0700828 case Instruction::SPUT_BYTE:
829 case Instruction::SPUT_BOOLEAN:
830 GenSput(mir, rl_src[0], kUnsignedByte);
831 break;
832
833 case Instruction::SPUT_CHAR:
834 GenSput(mir, rl_src[0], kUnsignedHalf);
835 break;
836
837 case Instruction::SPUT_SHORT:
838 GenSput(mir, rl_src[0], kSignedHalf);
839 break;
840
841
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 case Instruction::SPUT_WIDE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700843 GenSput(mir, rl_src[0], k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844 break;
845
846 case Instruction::INVOKE_STATIC_RANGE:
847 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, true));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100848 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700849 // If the invocation is not inlined, we can assume there is already a
850 // suspend check at the return site
851 mir_graph_->AppendGenSuspendTestList(bb);
852 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700853 break;
854 case Instruction::INVOKE_STATIC:
855 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, false));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100856 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700857 mir_graph_->AppendGenSuspendTestList(bb);
858 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700859 break;
860
861 case Instruction::INVOKE_DIRECT:
862 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, false));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100863 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700864 mir_graph_->AppendGenSuspendTestList(bb);
865 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700866 break;
867 case Instruction::INVOKE_DIRECT_RANGE:
868 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, true));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100869 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700870 mir_graph_->AppendGenSuspendTestList(bb);
871 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700872 break;
873
874 case Instruction::INVOKE_VIRTUAL:
875 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, false));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100876 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700877 mir_graph_->AppendGenSuspendTestList(bb);
878 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700879 break;
880 case Instruction::INVOKE_VIRTUAL_RANGE:
881 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, true));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100882 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700883 mir_graph_->AppendGenSuspendTestList(bb);
884 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885 break;
886
887 case Instruction::INVOKE_SUPER:
888 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, false));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100889 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700890 mir_graph_->AppendGenSuspendTestList(bb);
891 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 break;
893 case Instruction::INVOKE_SUPER_RANGE:
894 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, true));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100895 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700896 mir_graph_->AppendGenSuspendTestList(bb);
897 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898 break;
899
900 case Instruction::INVOKE_INTERFACE:
901 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, false));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100902 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700903 mir_graph_->AppendGenSuspendTestList(bb);
904 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 break;
906 case Instruction::INVOKE_INTERFACE_RANGE:
907 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, true));
Vladimir Markoff0ac472014-10-02 17:24:53 +0100908 if (!kLeafOptimization) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700909 mir_graph_->AppendGenSuspendTestList(bb);
910 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700911 break;
912
913 case Instruction::NEG_INT:
914 case Instruction::NOT_INT:
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700915 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[0], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700916 break;
917
918 case Instruction::NEG_LONG:
919 case Instruction::NOT_LONG:
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700920 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[0], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700921 break;
922
923 case Instruction::NEG_FLOAT:
924 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[0]);
925 break;
926
927 case Instruction::NEG_DOUBLE:
928 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[0]);
929 break;
930
931 case Instruction::INT_TO_LONG:
932 GenIntToLong(rl_dest, rl_src[0]);
933 break;
934
935 case Instruction::LONG_TO_INT:
936 rl_src[0] = UpdateLocWide(rl_src[0]);
buzbeea0cd2d72014-06-01 09:33:49 -0700937 rl_src[0] = NarrowRegLoc(rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700938 StoreValue(rl_dest, rl_src[0]);
939 break;
940
941 case Instruction::INT_TO_BYTE:
942 case Instruction::INT_TO_SHORT:
943 case Instruction::INT_TO_CHAR:
944 GenIntNarrowing(opcode, rl_dest, rl_src[0]);
945 break;
946
947 case Instruction::INT_TO_FLOAT:
948 case Instruction::INT_TO_DOUBLE:
949 case Instruction::LONG_TO_FLOAT:
950 case Instruction::LONG_TO_DOUBLE:
951 case Instruction::FLOAT_TO_INT:
952 case Instruction::FLOAT_TO_LONG:
953 case Instruction::FLOAT_TO_DOUBLE:
954 case Instruction::DOUBLE_TO_INT:
955 case Instruction::DOUBLE_TO_LONG:
956 case Instruction::DOUBLE_TO_FLOAT:
957 GenConversion(opcode, rl_dest, rl_src[0]);
958 break;
959
960
961 case Instruction::ADD_INT:
962 case Instruction::ADD_INT_2ADDR:
963 case Instruction::MUL_INT:
964 case Instruction::MUL_INT_2ADDR:
965 case Instruction::AND_INT:
966 case Instruction::AND_INT_2ADDR:
967 case Instruction::OR_INT:
968 case Instruction::OR_INT_2ADDR:
969 case Instruction::XOR_INT:
970 case Instruction::XOR_INT_2ADDR:
971 if (rl_src[0].is_const &&
Matteo Franchinc763e352014-07-04 12:53:27 +0100972 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[0]), opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 GenArithOpIntLit(opcode, rl_dest, rl_src[1],
974 mir_graph_->ConstantValue(rl_src[0].orig_sreg));
975 } else if (rl_src[1].is_const &&
Matteo Franchinc763e352014-07-04 12:53:27 +0100976 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]), opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977 GenArithOpIntLit(opcode, rl_dest, rl_src[0],
978 mir_graph_->ConstantValue(rl_src[1].orig_sreg));
979 } else {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700980 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700981 }
982 break;
983
984 case Instruction::SUB_INT:
985 case Instruction::SUB_INT_2ADDR:
986 case Instruction::DIV_INT:
987 case Instruction::DIV_INT_2ADDR:
988 case Instruction::REM_INT:
989 case Instruction::REM_INT_2ADDR:
990 case Instruction::SHL_INT:
991 case Instruction::SHL_INT_2ADDR:
992 case Instruction::SHR_INT:
993 case Instruction::SHR_INT_2ADDR:
994 case Instruction::USHR_INT:
995 case Instruction::USHR_INT_2ADDR:
996 if (rl_src[1].is_const &&
Matteo Franchinc763e352014-07-04 12:53:27 +0100997 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]), opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998 GenArithOpIntLit(opcode, rl_dest, rl_src[0], mir_graph_->ConstantValue(rl_src[1]));
999 } else {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001000 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001001 }
1002 break;
1003
1004 case Instruction::ADD_LONG:
1005 case Instruction::SUB_LONG:
1006 case Instruction::AND_LONG:
1007 case Instruction::OR_LONG:
1008 case Instruction::XOR_LONG:
1009 case Instruction::ADD_LONG_2ADDR:
1010 case Instruction::SUB_LONG_2ADDR:
1011 case Instruction::AND_LONG_2ADDR:
1012 case Instruction::OR_LONG_2ADDR:
1013 case Instruction::XOR_LONG_2ADDR:
1014 if (rl_src[0].is_const || rl_src[1].is_const) {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001015 GenArithImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001016 break;
1017 }
Ian Rogersfc787ec2014-10-09 21:56:44 -07001018 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001019 case Instruction::MUL_LONG:
1020 case Instruction::DIV_LONG:
1021 case Instruction::REM_LONG:
1022 case Instruction::MUL_LONG_2ADDR:
1023 case Instruction::DIV_LONG_2ADDR:
1024 case Instruction::REM_LONG_2ADDR:
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001025 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001026 break;
1027
1028 case Instruction::SHL_LONG:
1029 case Instruction::SHR_LONG:
1030 case Instruction::USHR_LONG:
1031 case Instruction::SHL_LONG_2ADDR:
1032 case Instruction::SHR_LONG_2ADDR:
1033 case Instruction::USHR_LONG_2ADDR:
1034 if (rl_src[1].is_const) {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001035 GenShiftImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001036 } else {
1037 GenShiftOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
1038 }
1039 break;
1040
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001041 case Instruction::DIV_FLOAT:
1042 case Instruction::DIV_FLOAT_2ADDR:
1043 if (HandleEasyFloatingPointDiv(rl_dest, rl_src[0], rl_src[1])) {
1044 break;
1045 }
1046 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001047 case Instruction::ADD_FLOAT:
1048 case Instruction::SUB_FLOAT:
1049 case Instruction::MUL_FLOAT:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001050 case Instruction::REM_FLOAT:
1051 case Instruction::ADD_FLOAT_2ADDR:
1052 case Instruction::SUB_FLOAT_2ADDR:
1053 case Instruction::MUL_FLOAT_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001054 case Instruction::REM_FLOAT_2ADDR:
1055 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[1]);
1056 break;
1057
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001058 case Instruction::DIV_DOUBLE:
1059 case Instruction::DIV_DOUBLE_2ADDR:
1060 if (HandleEasyFloatingPointDiv(rl_dest, rl_src[0], rl_src[1])) {
1061 break;
1062 }
1063 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001064 case Instruction::ADD_DOUBLE:
1065 case Instruction::SUB_DOUBLE:
1066 case Instruction::MUL_DOUBLE:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001067 case Instruction::REM_DOUBLE:
1068 case Instruction::ADD_DOUBLE_2ADDR:
1069 case Instruction::SUB_DOUBLE_2ADDR:
1070 case Instruction::MUL_DOUBLE_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001071 case Instruction::REM_DOUBLE_2ADDR:
1072 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[1]);
1073 break;
1074
1075 case Instruction::RSUB_INT:
1076 case Instruction::ADD_INT_LIT16:
1077 case Instruction::MUL_INT_LIT16:
1078 case Instruction::DIV_INT_LIT16:
1079 case Instruction::REM_INT_LIT16:
1080 case Instruction::AND_INT_LIT16:
1081 case Instruction::OR_INT_LIT16:
1082 case Instruction::XOR_INT_LIT16:
1083 case Instruction::ADD_INT_LIT8:
1084 case Instruction::RSUB_INT_LIT8:
1085 case Instruction::MUL_INT_LIT8:
1086 case Instruction::DIV_INT_LIT8:
1087 case Instruction::REM_INT_LIT8:
1088 case Instruction::AND_INT_LIT8:
1089 case Instruction::OR_INT_LIT8:
1090 case Instruction::XOR_INT_LIT8:
1091 case Instruction::SHL_INT_LIT8:
1092 case Instruction::SHR_INT_LIT8:
1093 case Instruction::USHR_INT_LIT8:
1094 GenArithOpIntLit(opcode, rl_dest, rl_src[0], vC);
1095 break;
1096
1097 default:
1098 LOG(FATAL) << "Unexpected opcode: " << opcode;
1099 }
buzbee082833c2014-05-17 23:16:26 -07001100 DCHECK(CheckCorePoolSanity());
Brian Carlstrom1895ea32013-07-18 13:28:37 -07001101} // NOLINT(readability/fn_size)
Brian Carlstrom7940e442013-07-12 13:46:57 -07001102
1103// Process extended MIR instructions
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001104void Mir2Lir::HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001105 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
1106 case kMirOpCopy: {
1107 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
1108 RegLocation rl_dest = mir_graph_->GetDest(mir);
1109 StoreValue(rl_dest, rl_src);
1110 break;
1111 }
1112 case kMirOpFusedCmplFloat:
1113 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, false /*double*/);
1114 break;
1115 case kMirOpFusedCmpgFloat:
1116 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, false /*double*/);
1117 break;
1118 case kMirOpFusedCmplDouble:
1119 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, true /*double*/);
1120 break;
1121 case kMirOpFusedCmpgDouble:
1122 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, true /*double*/);
1123 break;
1124 case kMirOpFusedCmpLong:
1125 GenFusedLongCmpBranch(bb, mir);
1126 break;
1127 case kMirOpSelect:
1128 GenSelect(bb, mir);
1129 break;
Razvan A Lupusoru76423242014-08-04 09:38:46 -07001130 case kMirOpNullCheck: {
1131 RegLocation rl_obj = mir_graph_->GetSrc(mir, 0);
1132 rl_obj = LoadValue(rl_obj, kRefReg);
1133 // An explicit check is done because it is not expected that when this is used,
1134 // that it will actually trip up the implicit checks (since an invalid access
1135 // is needed on the null object).
1136 GenExplicitNullCheck(rl_obj.reg, mir->optimization_flags);
1137 break;
1138 }
Mark Mendelld65c51a2014-04-29 16:55:20 -04001139 case kMirOpPhi:
1140 case kMirOpNop:
Mark Mendelld65c51a2014-04-29 16:55:20 -04001141 case kMirOpRangeCheck:
1142 case kMirOpDivZeroCheck:
1143 case kMirOpCheck:
1144 case kMirOpCheckPart2:
1145 // Ignore these known opcodes
1146 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001147 default:
Mark Mendelld65c51a2014-04-29 16:55:20 -04001148 // Give the backends a chance to handle unknown extended MIR opcodes.
1149 GenMachineSpecificExtendedMethodMIR(bb, mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001150 break;
1151 }
1152}
1153
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001154void Mir2Lir::GenPrintLabel(MIR* mir) {
1155 // Mark the beginning of a Dalvik instruction for line tracking.
1156 if (cu_->verbose) {
1157 char* inst_str = mir_graph_->GetDalvikDisassembly(mir);
1158 MarkBoundary(mir->offset, inst_str);
1159 }
1160}
1161
Brian Carlstrom7940e442013-07-12 13:46:57 -07001162// Handle the content in each basic block.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001163bool Mir2Lir::MethodBlockCodeGen(BasicBlock* bb) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001164 if (bb->block_type == kDead) return false;
1165 current_dalvik_offset_ = bb->start_offset;
1166 MIR* mir;
1167 int block_id = bb->id;
1168
1169 block_label_list_[block_id].operands[0] = bb->start_offset;
1170
1171 // Insert the block label.
1172 block_label_list_[block_id].opcode = kPseudoNormalBlockLabel;
buzbeeb48819d2013-09-14 16:15:25 -07001173 block_label_list_[block_id].flags.fixup = kFixupLabel;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001174 AppendLIR(&block_label_list_[block_id]);
1175
1176 LIR* head_lir = NULL;
1177
1178 // If this is a catch block, export the start address.
1179 if (bb->catch_entry) {
1180 head_lir = NewLIR0(kPseudoExportedPC);
1181 }
1182
1183 // Free temp registers and reset redundant store tracking.
buzbeeba574512014-05-12 15:13:16 -07001184 ClobberAllTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001185
1186 if (bb->block_type == kEntryBlock) {
buzbee56c71782013-09-05 17:13:19 -07001187 ResetRegPool();
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001188 int start_vreg = mir_graph_->GetFirstInVR();
1189 GenEntrySequence(&mir_graph_->reg_location_[start_vreg], mir_graph_->GetMethodLoc());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001190 } else if (bb->block_type == kExitBlock) {
buzbee56c71782013-09-05 17:13:19 -07001191 ResetRegPool();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001192 GenExitSequence();
1193 }
1194
1195 for (mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
1196 ResetRegPool();
1197 if (cu_->disable_opt & (1 << kTrackLiveTemps)) {
buzbeeba574512014-05-12 15:13:16 -07001198 ClobberAllTemps();
buzbee7a11ab02014-04-28 20:02:38 -07001199 // Reset temp allocation to minimize differences when A/B testing.
buzbee091cc402014-03-31 10:14:40 -07001200 reg_pool_->ResetNextTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001201 }
1202
1203 if (cu_->disable_opt & (1 << kSuppressLoads)) {
1204 ResetDefTracking();
1205 }
1206
1207 // Reset temp tracking sanity check.
1208 if (kIsDebugBuild) {
1209 live_sreg_ = INVALID_SREG;
1210 }
1211
1212 current_dalvik_offset_ = mir->offset;
1213 int opcode = mir->dalvikInsn.opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001214
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001215 GenPrintLabel(mir);
1216
Brian Carlstrom7940e442013-07-12 13:46:57 -07001217 // Remember the first LIR for this block.
1218 if (head_lir == NULL) {
buzbee252254b2013-09-08 16:20:53 -07001219 head_lir = &block_label_list_[bb->id];
1220 // Set the first label as a scheduling barrier.
buzbeeb48819d2013-09-14 16:15:25 -07001221 DCHECK(!head_lir->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001222 head_lir->u.m.def_mask = &kEncodeAll;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001223 }
1224
1225 if (opcode == kMirOpCheck) {
1226 // Combine check and work halves of throwing instruction.
1227 MIR* work_half = mir->meta.throw_insn;
Alexei Zavjalov56e8e602014-10-30 20:47:28 +06001228 mir->dalvikInsn = work_half->dalvikInsn;
Vladimir Markocc8cc7c2014-10-06 10:52:20 +01001229 mir->optimization_flags = work_half->optimization_flags;
Vladimir Marko4376c872014-01-23 12:39:29 +00001230 mir->meta = work_half->meta; // Whatever the work_half had, we need to copy it.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001231 opcode = work_half->dalvikInsn.opcode;
1232 SSARepresentation* ssa_rep = work_half->ssa_rep;
1233 work_half->ssa_rep = mir->ssa_rep;
1234 mir->ssa_rep = ssa_rep;
1235 work_half->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpCheckPart2);
Vladimir Marko4376c872014-01-23 12:39:29 +00001236 work_half->meta.throw_insn = mir;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001237 }
1238
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -07001239 if (MIR::DecodedInstruction::IsPseudoMirOp(opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240 HandleExtendedMethodMIR(bb, mir);
1241 continue;
1242 }
1243
1244 CompileDalvikInstruction(mir, bb, block_label_list_);
1245 }
1246
1247 if (head_lir) {
1248 // Eliminate redundant loads/stores and delay stores into later slots.
1249 ApplyLocalOptimizations(head_lir, last_lir_insn_);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001250 }
1251 return false;
1252}
1253
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001254bool Mir2Lir::SpecialMIR2LIR(const InlineMethod& special) {
Vladimir Marko5816ed42013-11-27 17:04:20 +00001255 cu_->NewTimingSplit("SpecialMIR2LIR");
Brian Carlstrom7940e442013-07-12 13:46:57 -07001256 // Find the first DalvikByteCode block.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001257 DCHECK_EQ(mir_graph_->GetNumReachableBlocks(), mir_graph_->GetDfsOrder().size());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001258 BasicBlock*bb = NULL;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001259 for (BasicBlockId dfs_id : mir_graph_->GetDfsOrder()) {
1260 BasicBlock* candidate = mir_graph_->GetBasicBlock(dfs_id);
1261 if (candidate->block_type == kDalvikByteCode) {
1262 bb = candidate;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001263 break;
1264 }
1265 }
1266 if (bb == NULL) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001267 return false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001268 }
1269 DCHECK_EQ(bb->start_offset, 0);
1270 DCHECK(bb->first_mir_insn != NULL);
1271
1272 // Get the first instruction.
1273 MIR* mir = bb->first_mir_insn;
1274
1275 // Free temp registers and reset redundant store tracking.
1276 ResetRegPool();
1277 ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -07001278 ClobberAllTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001279
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001280 return GenSpecialCase(bb, mir, special);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001281}
1282
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001283void Mir2Lir::MethodMIR2LIR() {
buzbeea61f4952013-08-23 14:27:06 -07001284 cu_->NewTimingSplit("MIR2LIR");
1285
Brian Carlstrom7940e442013-07-12 13:46:57 -07001286 // Hold the labels of each block.
1287 block_label_list_ =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -07001288 static_cast<LIR*>(arena_->Alloc(sizeof(LIR) * mir_graph_->GetNumBlocks(),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +00001289 kArenaAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001290
buzbee56c71782013-09-05 17:13:19 -07001291 PreOrderDfsIterator iter(mir_graph_);
buzbee252254b2013-09-08 16:20:53 -07001292 BasicBlock* curr_bb = iter.Next();
1293 BasicBlock* next_bb = iter.Next();
1294 while (curr_bb != NULL) {
1295 MethodBlockCodeGen(curr_bb);
1296 // If the fall_through block is no longer laid out consecutively, drop in a branch.
buzbee0d829482013-10-11 15:24:55 -07001297 BasicBlock* curr_bb_fall_through = mir_graph_->GetBasicBlock(curr_bb->fall_through);
1298 if ((curr_bb_fall_through != NULL) && (curr_bb_fall_through != next_bb)) {
1299 OpUnconditionalBranch(&block_label_list_[curr_bb->fall_through]);
buzbee252254b2013-09-08 16:20:53 -07001300 }
1301 curr_bb = next_bb;
1302 do {
1303 next_bb = iter.Next();
1304 } while ((next_bb != NULL) && (next_bb->block_type == kDead));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001305 }
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001306 HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001307}
1308
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001309//
1310// LIR Slow Path
1311//
1312
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001313LIR* Mir2Lir::LIRSlowPath::GenerateTargetLabel(int opcode) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001314 m2l_->SetCurrentDexPc(current_dex_pc_);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001315 LIR* target = m2l_->NewLIR0(opcode);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001316 fromfast_->target = target;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001317 return target;
1318}
Vladimir Marko3bc86152014-03-13 14:11:28 +00001319
Andreas Gampe4b537a82014-06-30 22:24:53 -07001320
1321void Mir2Lir::CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp,
1322 bool fail, bool report)
1323 const {
1324 if (rs.Valid()) {
1325 if (ref == RefCheck::kCheckRef) {
1326 if (cu_->target64 && !rs.Is64Bit()) {
1327 if (fail) {
1328 CHECK(false) << "Reg storage not 64b for ref.";
1329 } else if (report) {
1330 LOG(WARNING) << "Reg storage not 64b for ref.";
1331 }
1332 }
1333 }
1334 if (wide == WidenessCheck::kCheckWide) {
1335 if (!rs.Is64Bit()) {
1336 if (fail) {
1337 CHECK(false) << "Reg storage not 64b for wide.";
1338 } else if (report) {
1339 LOG(WARNING) << "Reg storage not 64b for wide.";
1340 }
1341 }
1342 }
1343 // A tighter check would be nice, but for now soft-float will not check float at all.
1344 if (fp == FPCheck::kCheckFP && cu_->instruction_set != kArm) {
1345 if (!rs.IsFloat()) {
1346 if (fail) {
1347 CHECK(false) << "Reg storage not float for fp.";
1348 } else if (report) {
1349 LOG(WARNING) << "Reg storage not float for fp.";
1350 }
1351 }
1352 } else if (fp == FPCheck::kCheckNotFP) {
1353 if (rs.IsFloat()) {
1354 if (fail) {
1355 CHECK(false) << "Reg storage float for not-fp.";
1356 } else if (report) {
1357 LOG(WARNING) << "Reg storage float for not-fp.";
1358 }
1359 }
1360 }
1361 }
1362}
1363
1364void Mir2Lir::CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const {
1365 // Regrettably can't use the fp part of rl, as that is not really indicative of where a value
1366 // will be stored.
1367 CheckRegStorageImpl(rl.reg, rl.wide ? WidenessCheck::kCheckWide : WidenessCheck::kCheckNotWide,
1368 rl.ref ? RefCheck::kCheckRef : RefCheck::kCheckNotRef, FPCheck::kIgnoreFP, fail, report);
1369}
1370
Serban Constantinescu63999682014-07-15 17:44:21 +01001371size_t Mir2Lir::GetInstructionOffset(LIR* lir) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001372 UNUSED(lir);
1373 UNIMPLEMENTED(FATAL) << "Unsupported GetInstructionOffset()";
1374 UNREACHABLE();
Serban Constantinescu63999682014-07-15 17:44:21 +01001375}
1376
Brian Carlstrom7940e442013-07-12 13:46:57 -07001377} // namespace art