blob: ea0289b02bb692a27f8af369a89c347e0ccd8080 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
20#include "dex_file.h"
21#include "dex_instruction.h"
22#include "compiler_ir.h"
buzbee862a7602013-04-05 10:58:54 -070023#include "arena_bit_vector.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000024#include "utils/growable_array.h"
Vladimir Marko7f6cf562014-01-29 10:31:55 +000025#include "invoke_type.h"
26#include "mir_annotations.h"
buzbee311ca162013-02-28 15:56:43 -080027
28namespace art {
29
buzbeeee17e0a2013-07-31 10:47:37 -070030enum InstructionAnalysisAttributePos {
31 kUninterestingOp = 0,
32 kArithmeticOp,
33 kFPOp,
34 kSingleOp,
35 kDoubleOp,
36 kIntOp,
37 kLongOp,
38 kBranchOp,
39 kInvokeOp,
40 kArrayOp,
41 kHeavyweightOp,
42 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070043 kMoveOp,
44 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070045};
46
47#define AN_NONE (1 << kUninterestingOp)
48#define AN_MATH (1 << kArithmeticOp)
49#define AN_FP (1 << kFPOp)
50#define AN_LONG (1 << kLongOp)
51#define AN_INT (1 << kIntOp)
52#define AN_SINGLE (1 << kSingleOp)
53#define AN_DOUBLE (1 << kDoubleOp)
54#define AN_FLOATMATH (1 << kFPOp)
55#define AN_BRANCH (1 << kBranchOp)
56#define AN_INVOKE (1 << kInvokeOp)
57#define AN_ARRAYOP (1 << kArrayOp)
58#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
59#define AN_SIMPLECONST (1 << kSimpleConstOp)
60#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070061#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070062#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
63
buzbee311ca162013-02-28 15:56:43 -080064enum DataFlowAttributePos {
65 kUA = 0,
66 kUB,
67 kUC,
68 kAWide,
69 kBWide,
70 kCWide,
71 kDA,
72 kIsMove,
73 kSetsConst,
74 kFormat35c,
75 kFormat3rc,
76 kNullCheckSrc0, // Null check of uses[0].
77 kNullCheckSrc1, // Null check of uses[1].
78 kNullCheckSrc2, // Null check of uses[2].
79 kNullCheckOut0, // Null check out outgoing arg0.
80 kDstNonNull, // May assume dst is non-null.
81 kRetNonNull, // May assume retval is non-null.
82 kNullTransferSrc0, // Object copy src[0] -> dst.
83 kNullTransferSrcN, // Phi null check state transfer.
84 kRangeCheckSrc1, // Range check of uses[1].
85 kRangeCheckSrc2, // Range check of uses[2].
86 kRangeCheckSrc3, // Range check of uses[3].
87 kFPA,
88 kFPB,
89 kFPC,
90 kCoreA,
91 kCoreB,
92 kCoreC,
93 kRefA,
94 kRefB,
95 kRefC,
96 kUsesMethodStar, // Implicit use of Method*.
buzbee1da1e2f2013-11-15 13:37:01 -080097 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080098};
99
buzbee1da1e2f2013-11-15 13:37:01 -0800100#define DF_NOP 0ULL
101#define DF_UA (1ULL << kUA)
102#define DF_UB (1ULL << kUB)
103#define DF_UC (1ULL << kUC)
104#define DF_A_WIDE (1ULL << kAWide)
105#define DF_B_WIDE (1ULL << kBWide)
106#define DF_C_WIDE (1ULL << kCWide)
107#define DF_DA (1ULL << kDA)
108#define DF_IS_MOVE (1ULL << kIsMove)
109#define DF_SETS_CONST (1ULL << kSetsConst)
110#define DF_FORMAT_35C (1ULL << kFormat35c)
111#define DF_FORMAT_3RC (1ULL << kFormat3rc)
112#define DF_NULL_CHK_0 (1ULL << kNullCheckSrc0)
113#define DF_NULL_CHK_1 (1ULL << kNullCheckSrc1)
114#define DF_NULL_CHK_2 (1ULL << kNullCheckSrc2)
115#define DF_NULL_CHK_OUT0 (1ULL << kNullCheckOut0)
116#define DF_NON_NULL_DST (1ULL << kDstNonNull)
117#define DF_NON_NULL_RET (1ULL << kRetNonNull)
118#define DF_NULL_TRANSFER_0 (1ULL << kNullTransferSrc0)
119#define DF_NULL_TRANSFER_N (1ULL << kNullTransferSrcN)
120#define DF_RANGE_CHK_1 (1ULL << kRangeCheckSrc1)
121#define DF_RANGE_CHK_2 (1ULL << kRangeCheckSrc2)
122#define DF_RANGE_CHK_3 (1ULL << kRangeCheckSrc3)
123#define DF_FP_A (1ULL << kFPA)
124#define DF_FP_B (1ULL << kFPB)
125#define DF_FP_C (1ULL << kFPC)
126#define DF_CORE_A (1ULL << kCoreA)
127#define DF_CORE_B (1ULL << kCoreB)
128#define DF_CORE_C (1ULL << kCoreC)
129#define DF_REF_A (1ULL << kRefA)
130#define DF_REF_B (1ULL << kRefB)
131#define DF_REF_C (1ULL << kRefC)
132#define DF_UMS (1ULL << kUsesMethodStar)
133#define DF_LVN (1ULL << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800134
135#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
136
137#define DF_HAS_DEFS (DF_DA)
138
139#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
140 DF_NULL_CHK_1 | \
141 DF_NULL_CHK_2 | \
142 DF_NULL_CHK_OUT0)
143
144#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
145 DF_RANGE_CHK_2 | \
146 DF_RANGE_CHK_3)
147
148#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
149 DF_HAS_RANGE_CHKS)
150
151#define DF_A_IS_REG (DF_UA | DF_DA)
152#define DF_B_IS_REG (DF_UB)
153#define DF_C_IS_REG (DF_UC)
154#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
155#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000156#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700157enum OatMethodAttributes {
158 kIsLeaf, // Method is leaf.
159 kHasLoop, // Method contains simple loop.
160};
161
162#define METHOD_IS_LEAF (1 << kIsLeaf)
163#define METHOD_HAS_LOOP (1 << kHasLoop)
164
165// Minimum field size to contain Dalvik v_reg number.
166#define VREG_NUM_WIDTH 16
167
168#define INVALID_SREG (-1)
169#define INVALID_VREG (0xFFFFU)
170#define INVALID_REG (0xFF)
171#define INVALID_OFFSET (0xDEADF00FU)
172
buzbee1fd33462013-03-25 13:40:45 -0700173#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
174#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
175#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
176#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
177#define MIR_INLINED (1 << kMIRInlined)
178#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
179#define MIR_CALLEE (1 << kMIRCallee)
180#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
181#define MIR_DUP (1 << kMIRDup)
182
buzbee862a7602013-04-05 10:58:54 -0700183#define BLOCK_NAME_LEN 80
184
buzbee0d829482013-10-11 15:24:55 -0700185typedef uint16_t BasicBlockId;
186static const BasicBlockId NullBasicBlockId = 0;
187
buzbee1fd33462013-03-25 13:40:45 -0700188/*
189 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
190 * it is useful to have compiler-generated temporary registers and have them treated
191 * in the same manner as dx-generated virtual registers. This struct records the SSA
192 * name of compiler-introduced temporaries.
193 */
194struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800195 int32_t v_reg; // Virtual register number for temporary.
196 int32_t s_reg_low; // SSA name for low Dalvik word.
197};
198
199enum CompilerTempType {
200 kCompilerTempVR, // A virtual register temporary.
201 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
buzbee1fd33462013-03-25 13:40:45 -0700202};
203
204// When debug option enabled, records effectiveness of null and range check elimination.
205struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700206 int32_t null_checks;
207 int32_t null_checks_eliminated;
208 int32_t range_checks;
209 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700210};
211
212// Dataflow attributes of a basic block.
213struct BasicBlockDataFlow {
214 ArenaBitVector* use_v;
215 ArenaBitVector* def_v;
216 ArenaBitVector* live_in_v;
217 ArenaBitVector* phi_v;
buzbee0d829482013-10-11 15:24:55 -0700218 int32_t* vreg_to_ssa_map;
buzbee1fd33462013-03-25 13:40:45 -0700219 ArenaBitVector* ending_null_check_v;
220};
221
222/*
223 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
224 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
225 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
226 * Following SSA renaming, this is the primary struct used by code generators to locate
227 * operand and result registers. This is a somewhat confusing and unhelpful convention that
228 * we may want to revisit in the future.
229 */
230struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700231 int16_t num_uses;
232 int16_t num_defs;
233 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700234 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700235 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700236 bool* fp_def;
237};
238
239/*
240 * The Midlevel Intermediate Representation node, which may be largely considered a
241 * wrapper around a Dalvik byte code.
242 */
243struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700244 /*
245 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
246 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
247 * need to carry aux data pointer.
248 */
buzbee1fd33462013-03-25 13:40:45 -0700249 DecodedInstruction dalvikInsn;
buzbee0d829482013-10-11 15:24:55 -0700250 uint16_t width; // Note: width can include switch table or fill array data.
251 NarrowDexOffset offset; // Offset of the instruction in code units.
252 uint16_t optimization_flags;
253 int16_t m_unit_index; // From which method was this MIR included
buzbee1fd33462013-03-25 13:40:45 -0700254 MIR* next;
255 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700256 union {
buzbee0d829482013-10-11 15:24:55 -0700257 // Incoming edges for phi node.
258 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000259 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700260 MIR* throw_insn;
Vladimir Markoa8946072014-01-22 10:30:44 +0000261 // Fused cmp branch condition.
262 ConditionCode ccode;
Vladimir Marko7f6cf562014-01-29 10:31:55 +0000263 // IGET/IPUT annotation index, points to MIRGraph::ifield_annotations_. Due to limit on the
264 // number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
265 uint32_t ifield_annotation;
266 // SGET/SPUT annotation index, points to MIRGraph::sfield_annotations_. Due to limit on the
267 // number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
268 uint32_t sfield_annotation;
buzbee1fd33462013-03-25 13:40:45 -0700269 } meta;
270};
271
buzbee862a7602013-04-05 10:58:54 -0700272struct SuccessorBlockInfo;
273
buzbee1fd33462013-03-25 13:40:45 -0700274struct BasicBlock {
buzbee0d829482013-10-11 15:24:55 -0700275 BasicBlockId id;
276 BasicBlockId dfs_id;
277 NarrowDexOffset start_offset; // Offset in code units.
278 BasicBlockId fall_through;
279 BasicBlockId taken;
280 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700281 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700282 BBType block_type:4;
283 BlockListType successor_block_list_type:4;
284 bool visited:1;
285 bool hidden:1;
286 bool catch_entry:1;
287 bool explicit_throw:1;
288 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800289 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
290 bool dominates_return:1; // Is a member of return extended basic block.
291 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700292 MIR* first_mir_insn;
293 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700294 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700295 ArenaBitVector* dominators;
296 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
297 ArenaBitVector* dom_frontier; // Dominance frontier.
buzbee0d829482013-10-11 15:24:55 -0700298 GrowableArray<BasicBlockId>* predecessors;
299 GrowableArray<SuccessorBlockInfo*>* successor_blocks;
buzbee1fd33462013-03-25 13:40:45 -0700300};
301
302/*
303 * The "blocks" field in "successor_block_list" points to an array of elements with the type
304 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For swtich
305 * blocks, key is the case value.
306 */
307struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700308 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700309 int key;
310};
311
312/*
313 * Whereas a SSA name describes a definition of a Dalvik vreg, the RegLocation describes
314 * the type of an SSA name (and, can also be used by code generators to record where the
315 * value is located (i.e. - physical register, frame, spill, etc.). For each SSA name (SReg)
316 * there is a RegLocation.
buzbee0d829482013-10-11 15:24:55 -0700317 * A note on SSA names:
318 * o SSA names for Dalvik vRegs v0..vN will be assigned 0..N. These represent the "vN_0"
319 * names. Negative SSA names represent special values not present in the Dalvik byte code.
320 * For example, SSA name -1 represents an invalid SSA name, and SSA name -2 represents the
321 * the Method pointer. SSA names < -2 are reserved for future use.
322 * o The vN_0 names for non-argument Dalvik should in practice never be used (as they would
323 * represent the read of an undefined local variable). The first definition of the
324 * underlying Dalvik vReg will result in a vN_1 name.
325 *
buzbee1fd33462013-03-25 13:40:45 -0700326 * FIXME: The orig_sreg field was added as a workaround for llvm bitcode generation. With
327 * the latest restructuring, we should be able to remove it and rely on s_reg_low throughout.
328 */
329struct RegLocation {
330 RegLocationType location:3;
331 unsigned wide:1;
332 unsigned defined:1; // Do we know the type?
333 unsigned is_const:1; // Constant, value in mir_graph->constant_values[].
334 unsigned fp:1; // Floating point?
335 unsigned core:1; // Non-floating point?
336 unsigned ref:1; // Something GC cares about.
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700337 unsigned high_word:1; // High word of pair?
buzbee1fd33462013-03-25 13:40:45 -0700338 unsigned home:1; // Does this represent the home location?
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000339 VectorLengthType vec_len:3; // Is this value in a vector register, and how big is it?
buzbee1fd33462013-03-25 13:40:45 -0700340 uint8_t low_reg; // First physical register.
341 uint8_t high_reg; // 2nd physical register (if wide).
buzbee0d829482013-10-11 15:24:55 -0700342 int16_t s_reg_low; // SSA name for low Dalvik word.
343 int16_t orig_sreg; // TODO: remove after Bitcode gen complete
344 // and consolidate usage w/ s_reg_low.
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000345
346 bool IsVectorScalar() const { return vec_len == kVectorLength4 || vec_len == kVectorLength8;}
buzbee1fd33462013-03-25 13:40:45 -0700347};
348
349/*
350 * Collection of information describing an invoke, and the destination of
351 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
352 * more efficient invoke code generation.
353 */
354struct CallInfo {
355 int num_arg_words; // Note: word count, not arg count.
356 RegLocation* args; // One for each word of arguments.
357 RegLocation result; // Eventual target of MOVE_RESULT.
358 int opt_flags;
359 InvokeType type;
360 uint32_t dex_idx;
361 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
362 uintptr_t direct_code;
363 uintptr_t direct_method;
364 RegLocation target; // Target of following move_result.
365 bool skip_this;
366 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700367 DexOffset offset; // Offset in code units.
buzbee1fd33462013-03-25 13:40:45 -0700368};
369
370
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000371const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, kVectorNotUsed,
buzbee1fd33462013-03-25 13:40:45 -0700372 INVALID_REG, INVALID_REG, INVALID_SREG, INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800373
374class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700375 public:
buzbee862a7602013-04-05 10:58:54 -0700376 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700377 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800378
Ian Rogers71fe2672013-03-19 20:45:02 -0700379 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700380 * Examine the graph to determine whether it's worthwile to spend the time compiling
381 * this method.
382 */
383 bool SkipCompilation(Runtime::CompilerFilter compiler_filter);
384
385 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700386 * Parse dex method and add MIR at current insert point. Returns id (which is
387 * actually the index of the method in the m_units_ array).
388 */
389 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700390 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700391 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800392
Ian Rogers71fe2672013-03-19 20:45:02 -0700393 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700394 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700395 return FindBlock(code_offset, false, false, NULL);
396 }
buzbee311ca162013-02-28 15:56:43 -0800397
Ian Rogers71fe2672013-03-19 20:45:02 -0700398 const uint16_t* GetCurrentInsns() const {
399 return current_code_item_->insns_;
400 }
buzbee311ca162013-02-28 15:56:43 -0800401
Ian Rogers71fe2672013-03-19 20:45:02 -0700402 const uint16_t* GetInsns(int m_unit_index) const {
403 return m_units_[m_unit_index]->GetCodeItem()->insns_;
404 }
buzbee311ca162013-02-28 15:56:43 -0800405
Ian Rogers71fe2672013-03-19 20:45:02 -0700406 int GetNumBlocks() const {
407 return num_blocks_;
408 }
buzbee311ca162013-02-28 15:56:43 -0800409
buzbeeee17e0a2013-07-31 10:47:37 -0700410 size_t GetNumDalvikInsns() const {
411 return cu_->code_item->insns_size_in_code_units_;
412 }
413
Ian Rogers71fe2672013-03-19 20:45:02 -0700414 ArenaBitVector* GetTryBlockAddr() const {
415 return try_block_addr_;
416 }
buzbee311ca162013-02-28 15:56:43 -0800417
Ian Rogers71fe2672013-03-19 20:45:02 -0700418 BasicBlock* GetEntryBlock() const {
419 return entry_block_;
420 }
buzbee311ca162013-02-28 15:56:43 -0800421
Ian Rogers71fe2672013-03-19 20:45:02 -0700422 BasicBlock* GetExitBlock() const {
423 return exit_block_;
424 }
buzbee311ca162013-02-28 15:56:43 -0800425
Ian Rogers71fe2672013-03-19 20:45:02 -0700426 BasicBlock* GetBasicBlock(int block_id) const {
buzbee0d829482013-10-11 15:24:55 -0700427 return (block_id == NullBasicBlockId) ? NULL : block_list_.Get(block_id);
Ian Rogers71fe2672013-03-19 20:45:02 -0700428 }
buzbee311ca162013-02-28 15:56:43 -0800429
Ian Rogers71fe2672013-03-19 20:45:02 -0700430 size_t GetBasicBlockListCount() const {
buzbee862a7602013-04-05 10:58:54 -0700431 return block_list_.Size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700432 }
buzbee311ca162013-02-28 15:56:43 -0800433
buzbee862a7602013-04-05 10:58:54 -0700434 GrowableArray<BasicBlock*>* GetBlockList() {
Ian Rogers71fe2672013-03-19 20:45:02 -0700435 return &block_list_;
436 }
buzbee311ca162013-02-28 15:56:43 -0800437
buzbee0d829482013-10-11 15:24:55 -0700438 GrowableArray<BasicBlockId>* GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700439 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700440 }
buzbee311ca162013-02-28 15:56:43 -0800441
buzbee0d829482013-10-11 15:24:55 -0700442 GrowableArray<BasicBlockId>* GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700443 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700444 }
buzbee311ca162013-02-28 15:56:43 -0800445
buzbee0d829482013-10-11 15:24:55 -0700446 GrowableArray<BasicBlockId>* GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700447 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700448 }
buzbee311ca162013-02-28 15:56:43 -0800449
Ian Rogers71fe2672013-03-19 20:45:02 -0700450 int GetDefCount() const {
451 return def_count_;
452 }
buzbee311ca162013-02-28 15:56:43 -0800453
buzbee862a7602013-04-05 10:58:54 -0700454 ArenaAllocator* GetArena() {
455 return arena_;
456 }
457
Ian Rogers71fe2672013-03-19 20:45:02 -0700458 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700459 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
460 ArenaAllocator::kAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700461 }
buzbee311ca162013-02-28 15:56:43 -0800462
Ian Rogers71fe2672013-03-19 20:45:02 -0700463 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800464
Ian Rogers71fe2672013-03-19 20:45:02 -0700465 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
466 return m_units_[current_method_];
467 }
buzbee311ca162013-02-28 15:56:43 -0800468
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800469 /**
470 * @brief Dump a CFG into a dot file format.
471 * @param dir_prefix the directory the file will be created in.
472 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
473 * @param suffix does the filename require a suffix or not (default = nullptr).
474 */
475 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800476
Vladimir Marko7f6cf562014-01-29 10:31:55 +0000477 void DoAnnotateUsedFields();
478
479 const IFieldAnnotation& GetIFieldAnnotation(MIR* mir) {
480 DCHECK_LT(mir->meta.ifield_annotation, ifield_annotations_.Size());
481 return ifield_annotations_.GetRawStorage()[mir->meta.ifield_annotation];
482 }
483
484 const SFieldAnnotation& GetSFieldAnnotation(MIR* mir) {
485 DCHECK_LT(mir->meta.sfield_annotation, sfield_annotations_.Size());
486 return sfield_annotations_.GetRawStorage()[mir->meta.sfield_annotation];
487 }
488
buzbee1da1e2f2013-11-15 13:37:01 -0800489 void InitRegLocations();
490
491 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800492
Ian Rogers71fe2672013-03-19 20:45:02 -0700493 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800494
Ian Rogers71fe2672013-03-19 20:45:02 -0700495 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800496
Ian Rogers71fe2672013-03-19 20:45:02 -0700497 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700498 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700499 }
buzbee311ca162013-02-28 15:56:43 -0800500
Ian Rogers71fe2672013-03-19 20:45:02 -0700501 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800502 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700503 }
buzbee311ca162013-02-28 15:56:43 -0800504
Ian Rogers71fe2672013-03-19 20:45:02 -0700505 int32_t ConstantValue(RegLocation loc) const {
506 DCHECK(IsConst(loc));
507 return constant_values_[loc.orig_sreg];
508 }
buzbee311ca162013-02-28 15:56:43 -0800509
Ian Rogers71fe2672013-03-19 20:45:02 -0700510 int32_t ConstantValue(int32_t s_reg) const {
511 DCHECK(IsConst(s_reg));
512 return constant_values_[s_reg];
513 }
buzbee311ca162013-02-28 15:56:43 -0800514
Ian Rogers71fe2672013-03-19 20:45:02 -0700515 int64_t ConstantValueWide(RegLocation loc) const {
516 DCHECK(IsConst(loc));
517 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
518 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
519 }
buzbee311ca162013-02-28 15:56:43 -0800520
Ian Rogers71fe2672013-03-19 20:45:02 -0700521 bool IsConstantNullRef(RegLocation loc) const {
522 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
523 }
buzbee311ca162013-02-28 15:56:43 -0800524
Ian Rogers71fe2672013-03-19 20:45:02 -0700525 int GetNumSSARegs() const {
526 return num_ssa_regs_;
527 }
buzbee311ca162013-02-28 15:56:43 -0800528
Ian Rogers71fe2672013-03-19 20:45:02 -0700529 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700530 /*
531 * TODO: It's theoretically possible to exceed 32767, though any cases which did
532 * would be filtered out with current settings. When orig_sreg field is removed
533 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
534 */
535 DCHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700536 num_ssa_regs_ = new_num;
537 }
buzbee311ca162013-02-28 15:56:43 -0800538
buzbee862a7602013-04-05 10:58:54 -0700539 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700540 return num_reachable_blocks_;
541 }
buzbee311ca162013-02-28 15:56:43 -0800542
Ian Rogers71fe2672013-03-19 20:45:02 -0700543 int GetUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700544 return use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700545 }
buzbee311ca162013-02-28 15:56:43 -0800546
Ian Rogers71fe2672013-03-19 20:45:02 -0700547 int GetRawUseCount(int vreg) const {
buzbee862a7602013-04-05 10:58:54 -0700548 return raw_use_counts_.Get(vreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700549 }
buzbee311ca162013-02-28 15:56:43 -0800550
Ian Rogers71fe2672013-03-19 20:45:02 -0700551 int GetSSASubscript(int ssa_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700552 return ssa_subscripts_->Get(ssa_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700553 }
buzbee311ca162013-02-28 15:56:43 -0800554
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700555 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700556 DCHECK(num < mir->ssa_rep->num_uses);
557 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
558 return res;
559 }
560
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700561 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700562 DCHECK_GT(mir->ssa_rep->num_defs, 0);
563 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
564 return res;
565 }
566
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700567 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700568 RegLocation res = GetRawDest(mir);
569 DCHECK(!res.wide);
570 return res;
571 }
572
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700573 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700574 RegLocation res = GetRawSrc(mir, num);
575 DCHECK(!res.wide);
576 return res;
577 }
578
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700579 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700580 RegLocation res = GetRawDest(mir);
581 DCHECK(res.wide);
582 return res;
583 }
584
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700585 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700586 RegLocation res = GetRawSrc(mir, low);
587 DCHECK(res.wide);
588 return res;
589 }
590
591 RegLocation GetBadLoc() {
592 return bad_loc;
593 }
594
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800595 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700596 return method_sreg_;
597 }
598
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800599 /**
600 * @brief Used to obtain the number of compiler temporaries being used.
601 * @return Returns the number of compiler temporaries.
602 */
603 size_t GetNumUsedCompilerTemps() const {
604 size_t total_num_temps = compiler_temps_.Size();
605 DCHECK_LE(num_non_special_compiler_temps_, total_num_temps);
606 return total_num_temps;
607 }
608
609 /**
610 * @brief Used to obtain the number of non-special compiler temporaries being used.
611 * @return Returns the number of non-special compiler temporaries.
612 */
613 size_t GetNumNonSpecialCompilerTemps() const {
614 return num_non_special_compiler_temps_;
615 }
616
617 /**
618 * @brief Used to set the total number of available non-special compiler temporaries.
619 * @details Can fail setting the new max if there are more temps being used than the new_max.
620 * @param new_max The new maximum number of non-special compiler temporaries.
621 * @return Returns true if the max was set and false if failed to set.
622 */
623 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
624 if (new_max < GetNumNonSpecialCompilerTemps()) {
625 return false;
626 } else {
627 max_available_non_special_compiler_temps_ = new_max;
628 return true;
629 }
630 }
631
632 /**
633 * @brief Provides the number of non-special compiler temps available.
634 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
635 * @return Returns the number of available temps.
636 */
637 size_t GetNumAvailableNonSpecialCompilerTemps();
638
639 /**
640 * @brief Used to obtain an existing compiler temporary.
641 * @param index The index of the temporary which must be strictly less than the
642 * number of temporaries.
643 * @return Returns the temporary that was asked for.
644 */
645 CompilerTemp* GetCompilerTemp(size_t index) const {
646 return compiler_temps_.Get(index);
647 }
648
649 /**
650 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
651 * @return Returns the maximum number of compiler temporaries, whether used or not.
652 */
653 size_t GetMaxPossibleCompilerTemps() const {
654 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
655 }
656
657 /**
658 * @brief Used to obtain a new unique compiler temporary.
659 * @param ct_type Type of compiler temporary requested.
660 * @param wide Whether we should allocate a wide temporary.
661 * @return Returns the newly created compiler temporary.
662 */
663 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
664
buzbee1fd33462013-03-25 13:40:45 -0700665 bool MethodIsLeaf() {
666 return attributes_ & METHOD_IS_LEAF;
667 }
668
669 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800670 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700671 return reg_location_[index];
672 }
673
674 RegLocation GetMethodLoc() {
675 return reg_location_[method_sreg_];
676 }
677
buzbee0d829482013-10-11 15:24:55 -0700678 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
679 return ((target_bb_id != NullBasicBlockId) &&
680 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700681 }
682
683 bool IsBackwardsBranch(BasicBlock* branch_bb) {
684 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
685 }
686
buzbee0d829482013-10-11 15:24:55 -0700687 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700688 if (target_offset <= current_offset_) {
689 backward_branches_++;
690 } else {
691 forward_branches_++;
692 }
693 }
694
695 int GetBranchCount() {
696 return backward_branches_ + forward_branches_;
697 }
698
699 bool IsPseudoMirOp(Instruction::Code opcode) {
700 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
701 }
702
703 bool IsPseudoMirOp(int opcode) {
704 return opcode >= static_cast<int>(kMirOpFirst);
705 }
706
Ian Rogers71fe2672013-03-19 20:45:02 -0700707 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -0700708 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
709 int SRegToVReg(int ssa_reg) const;
710 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -0700711 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800712 bool EliminateNullChecksAndInferTypes(BasicBlock *bb);
buzbee28c23002013-09-07 09:12:27 -0700713 /*
714 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
715 * we have to do some work to figure out the sreg type. For some operations it is
716 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
717 * may never know the "real" type.
718 *
719 * We perform the type inference operation by using an iterative walk over
720 * the graph, propagating types "defined" by typed opcodes to uses and defs in
721 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
722 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
723 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
724 * tells whether our guess of the type is based on a previously typed definition.
725 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
726 * show multiple defined types because dx treats constants as untyped bit patterns.
727 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
728 * the current guess, and is used to know when to terminate the iterative walk.
729 */
buzbee1fd33462013-03-25 13:40:45 -0700730 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -0700731 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -0700732 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -0700733 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -0700734 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -0700735 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -0700736 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -0700737 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -0700738 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -0700739 bool SetHigh(int index);
740
buzbee1fd33462013-03-25 13:40:45 -0700741 void AppendMIR(BasicBlock* bb, MIR* mir);
742 void PrependMIR(BasicBlock* bb, MIR* mir);
743 void InsertMIRAfter(BasicBlock* bb, MIR* current_mir, MIR* new_mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800744
745 /**
746 * @brief Used to obtain the next MIR that follows unconditionally.
747 * @details The implementation does not guarantee that a MIR does not
748 * follow even if this method returns nullptr.
749 * @param bb The basic block of "current" MIR.
750 * @param current The MIR for which to find an unconditional follower.
751 * @return Returns the following MIR if one can be found.
752 */
753 MIR* GetNextUnconditionalMir(BasicBlock* bb, MIR* current);
754
buzbee1fd33462013-03-25 13:40:45 -0700755 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -0700756 void ReplaceSpecialChars(std::string& str);
757 std::string GetSSAName(int ssa_reg);
758 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
759 void GetBlockName(BasicBlock* bb, char* name);
760 const char* GetShortyFromTargetIdx(int);
761 void DumpMIRGraph();
762 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -0700763 BasicBlock* NewMemBB(BBType block_type, int block_id);
buzbee0d829482013-10-11 15:24:55 -0700764 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
765 BasicBlock* NextDominatedBlock(BasicBlock* bb);
766 bool LayoutBlocks(BasicBlock* bb);
buzbee311ca162013-02-28 15:56:43 -0800767
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800768 /**
769 * @brief Perform the initial preparation for the Method Uses.
770 */
771 void InitializeMethodUses();
772
773 /**
774 * @brief Perform the initial preparation for the Constant Propagation.
775 */
776 void InitializeConstantPropagation();
777
778 /**
779 * @brief Perform the initial preparation for the SSA Transformation.
780 */
781 void InitializeSSATransformation();
782
783 /**
784 * @brief Insert a the operands for the Phi nodes.
785 * @param bb the considered BasicBlock.
786 * @return true
787 */
788 bool InsertPhiNodeOperands(BasicBlock* bb);
789
790 /**
791 * @brief Perform constant propagation on a BasicBlock.
792 * @param bb the considered BasicBlock.
793 */
794 void DoConstantPropagation(BasicBlock* bb);
795
796 /**
797 * @brief Count the uses in the BasicBlock
798 * @param bb the BasicBlock
799 */
800 void CountUses(struct BasicBlock* bb);
801
802 /**
803 * @brief Initialize the data structures with Null Check data
804 * @param bb the considered BasicBlock
805 */
806 void NullCheckEliminationInit(BasicBlock* bb);
807
808 /**
809 * @brief Check if the temporary ssa register vector is allocated
810 */
811 void CheckSSARegisterVector();
812
813 /**
814 * @brief Combine BasicBlocks
815 * @param the BasicBlock we are considering
816 */
817 void CombineBlocks(BasicBlock* bb);
818
819 void ClearAllVisitedFlags();
Ian Rogers71fe2672013-03-19 20:45:02 -0700820 /*
821 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
822 * we can verify that all catch entries have native PC entries.
823 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700824 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -0800825
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700826 // TODO: make these private.
827 RegLocation* reg_location_; // Map SSA names to location.
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700828 SafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -0700829
buzbee1da1e2f2013-11-15 13:37:01 -0800830 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700831 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -0700832 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -0700833
Ian Rogers71fe2672013-03-19 20:45:02 -0700834 private:
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700835 int FindCommonParent(int block1, int block2);
836 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
837 const ArenaBitVector* src2);
838 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
839 ArenaBitVector* live_in_v, int dalvik_reg_id);
840 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
841 void CompilerInitializeSSAConversion();
842 bool DoSSAConversion(BasicBlock* bb);
843 bool InvokeUsesMethodStar(MIR* mir);
844 int ParseInsn(const uint16_t* code_ptr, DecodedInstruction* decoded_instruction);
845 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -0700846 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -0700847 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -0700848 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700849 BasicBlock** immed_pred_block_p);
850 void ProcessTryCatchBlocks();
buzbee0d829482013-10-11 15:24:55 -0700851 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700852 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -0800853 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
854 int flags);
buzbee0d829482013-10-11 15:24:55 -0700855 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700856 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
857 const uint16_t* code_end);
858 int AddNewSReg(int v_reg);
859 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
860 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
861 void DataFlowSSAFormat35C(MIR* mir);
862 void DataFlowSSAFormat3RC(MIR* mir);
863 bool FindLocalLiveIn(BasicBlock* bb);
buzbee1da1e2f2013-11-15 13:37:01 -0800864 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700865 bool VerifyPredInfo(BasicBlock* bb);
866 BasicBlock* NeedsVisit(BasicBlock* bb);
867 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
868 void MarkPreOrder(BasicBlock* bb);
869 void RecordDFSOrders(BasicBlock* bb);
870 void ComputeDFSOrders();
871 void ComputeDefBlockMatrix();
872 void ComputeDomPostOrderTraversal(BasicBlock* bb);
873 void ComputeDominators();
874 void InsertPhiNodes();
875 void DoDFSPreOrderSSARename(BasicBlock* block);
876 void SetConstant(int32_t ssa_reg, int value);
877 void SetConstantWide(int ssa_reg, int64_t value);
878 int GetSSAUseCount(int s_reg);
879 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700880 bool BuildExtendedBBList(struct BasicBlock* bb);
881 bool FillDefBlockMatrix(BasicBlock* bb);
882 void InitializeDominationInfo(BasicBlock* bb);
883 bool ComputeblockIDom(BasicBlock* bb);
884 bool ComputeBlockDominators(BasicBlock* bb);
885 bool SetDominators(BasicBlock* bb);
886 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700887 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -0800888
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700889 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -0700890 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
891 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default);
buzbee311ca162013-02-28 15:56:43 -0800892
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700893 CompilationUnit* const cu_;
894 GrowableArray<int>* ssa_base_vregs_;
895 GrowableArray<int>* ssa_subscripts_;
896 // Map original Dalvik virtual reg i to the current SSA name.
897 int* vreg_to_ssa_map_; // length == method->registers_size
898 int* ssa_last_defs_; // length == method->registers_size
899 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
900 int* constant_values_; // length == num_ssa_reg
901 // Use counts of ssa names.
902 GrowableArray<uint32_t> use_counts_; // Weighted by nesting depth
903 GrowableArray<uint32_t> raw_use_counts_; // Not weighted
904 unsigned int num_reachable_blocks_;
buzbee0d829482013-10-11 15:24:55 -0700905 GrowableArray<BasicBlockId>* dfs_order_;
906 GrowableArray<BasicBlockId>* dfs_post_order_;
907 GrowableArray<BasicBlockId>* dom_post_order_traversal_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700908 int* i_dom_list_;
909 ArenaBitVector** def_block_matrix_; // num_dalvik_register x num_blocks.
910 ArenaBitVector* temp_block_v_;
911 ArenaBitVector* temp_dalvik_register_v_;
912 ArenaBitVector* temp_ssa_register_v_; // num_ssa_regs.
913 static const int kInvalidEntry = -1;
914 GrowableArray<BasicBlock*> block_list_;
915 ArenaBitVector* try_block_addr_;
916 BasicBlock* entry_block_;
917 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700918 int num_blocks_;
919 const DexFile::CodeItem* current_code_item_;
buzbeeb48819d2013-09-14 16:15:25 -0700920 GrowableArray<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700921 std::vector<DexCompilationUnit*> m_units_; // List of methods included in this graph
922 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
923 std::vector<MIRLocation> method_stack_; // Include stack
924 int current_method_;
buzbee0d829482013-10-11 15:24:55 -0700925 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700926 int def_count_; // Used to estimate size of ssa name storage.
927 int* opcode_count_; // Dex opcode coverage stats.
928 int num_ssa_regs_; // Number of names following SSA transformation.
buzbee0d829482013-10-11 15:24:55 -0700929 std::vector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700930 int method_sreg_;
931 unsigned int attributes_;
932 Checkstats* checkstats_;
933 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -0700934 int backward_branches_;
935 int forward_branches_;
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800936 GrowableArray<CompilerTemp*> compiler_temps_;
937 size_t num_non_special_compiler_temps_;
938 size_t max_available_non_special_compiler_temps_;
939 size_t max_available_special_compiler_temps_;
Vladimir Marko7f6cf562014-01-29 10:31:55 +0000940 GrowableArray<IFieldAnnotation> ifield_annotations_;
941 GrowableArray<SFieldAnnotation> sfield_annotations_;
buzbee311ca162013-02-28 15:56:43 -0800942};
943
944} // namespace art
945
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700946#endif // ART_COMPILER_DEX_MIR_GRAPH_H_