blob: 39994e92e27bb7935d7eb5408e2611c9e5140d66 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_internals.h"
18#include "dex/dataflow_iterator-inl.h"
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080019#include "dex/quick/dex_file_method_inliner.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "mir_to_lir-inl.h"
21#include "object_utils.h"
Ian Rogers02ed4c02013-09-06 13:10:04 -070022#include "thread-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080026void Mir2Lir::LockArg(int in_position, bool wide) {
27 int reg_arg_low = GetArgMappingToPhysicalReg(in_position);
28 int reg_arg_high = wide ? GetArgMappingToPhysicalReg(in_position + 1) : INVALID_REG;
29
30 if (reg_arg_low != INVALID_REG) {
31 LockTemp(reg_arg_low);
32 }
33 if (reg_arg_high != INVALID_REG && reg_arg_low != reg_arg_high) {
34 LockTemp(reg_arg_high);
35 }
36}
37
38int Mir2Lir::LoadArg(int in_position, bool wide) {
39 int reg_arg_low = GetArgMappingToPhysicalReg(in_position);
40 int reg_arg_high = wide ? GetArgMappingToPhysicalReg(in_position + 1) : INVALID_REG;
41
42 int offset = StackVisitor::GetOutVROffset(in_position);
43 if (cu_->instruction_set == kX86) {
44 /*
45 * When doing a call for x86, it moves the stack pointer in order to push return.
46 * Thus, we add another 4 bytes to figure out the out of caller (in of callee).
47 * TODO: This needs revisited for 64-bit.
48 */
49 offset += sizeof(uint32_t);
50 }
51
52 // If the VR is wide and there is no register for high part, we need to load it.
53 if (wide && reg_arg_high == INVALID_REG) {
54 // If the low part is not in a reg, we allocate a pair. Otherwise, we just load to high reg.
55 if (reg_arg_low == INVALID_REG) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +000056 RegStorage new_regs = AllocTypedTempWide(false, kAnyReg);
57 reg_arg_low = new_regs.GetReg();
58 reg_arg_high = new_regs.GetHighReg();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080059 LoadBaseDispWide(TargetReg(kSp), offset, reg_arg_low, reg_arg_high, INVALID_SREG);
60 } else {
61 reg_arg_high = AllocTemp();
62 int offset_high = offset + sizeof(uint32_t);
63 LoadWordDisp(TargetReg(kSp), offset_high, reg_arg_high);
64 }
65 }
66
67 // If the low part is not in a register yet, we need to load it.
68 if (reg_arg_low == INVALID_REG) {
69 reg_arg_low = AllocTemp();
70 LoadWordDisp(TargetReg(kSp), offset, reg_arg_low);
71 }
72
73 if (wide) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +000074 // TODO: replace w/ RegStorage.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080075 return ENCODE_REG_PAIR(reg_arg_low, reg_arg_high);
76 } else {
77 return reg_arg_low;
78 }
79}
80
81void Mir2Lir::LoadArgDirect(int in_position, RegLocation rl_dest) {
82 int offset = StackVisitor::GetOutVROffset(in_position);
83 if (cu_->instruction_set == kX86) {
84 /*
85 * When doing a call for x86, it moves the stack pointer in order to push return.
86 * Thus, we add another 4 bytes to figure out the out of caller (in of callee).
87 * TODO: This needs revisited for 64-bit.
88 */
89 offset += sizeof(uint32_t);
90 }
91
92 if (!rl_dest.wide) {
93 int reg = GetArgMappingToPhysicalReg(in_position);
94 if (reg != INVALID_REG) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +000095 OpRegCopy(rl_dest.reg.GetReg(), reg);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080096 } else {
Bill Buzbee00e1ec62014-02-27 23:44:13 +000097 LoadWordDisp(TargetReg(kSp), offset, rl_dest.reg.GetReg());
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080098 }
99 } else {
100 int reg_arg_low = GetArgMappingToPhysicalReg(in_position);
101 int reg_arg_high = GetArgMappingToPhysicalReg(in_position + 1);
102
103 if (reg_arg_low != INVALID_REG && reg_arg_high != INVALID_REG) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000104 OpRegCopyWide(rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg(), reg_arg_low, reg_arg_high);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800105 } else if (reg_arg_low != INVALID_REG && reg_arg_high == INVALID_REG) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000106 OpRegCopy(rl_dest.reg.GetReg(), reg_arg_low);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800107 int offset_high = offset + sizeof(uint32_t);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000108 LoadWordDisp(TargetReg(kSp), offset_high, rl_dest.reg.GetHighReg());
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800109 } else if (reg_arg_low == INVALID_REG && reg_arg_high != INVALID_REG) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000110 OpRegCopy(rl_dest.reg.GetHighReg(), reg_arg_high);
111 LoadWordDisp(TargetReg(kSp), offset, rl_dest.reg.GetReg());
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800112 } else {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000113 LoadBaseDispWide(TargetReg(kSp), offset, rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg(), INVALID_SREG);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800114 }
115 }
116}
117
118bool Mir2Lir::GenSpecialIGet(MIR* mir, const InlineMethod& special) {
119 // FastInstance() already checked by DexFileMethodInliner.
120 const InlineIGetIPutData& data = special.d.ifield_data;
121 if (data.method_is_static || data.object_arg != 0) {
122 // The object is not "this" and has to be null-checked.
123 return false;
124 }
125
Vladimir Markoe3e02602014-03-12 15:42:41 +0000126 bool wide = (data.op_variant == InlineMethodAnalyser::IGetVariant(Instruction::IGET_WIDE));
127 // The inliner doesn't distinguish kDouble or kFloat, use shorty.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800128 bool double_or_float = cu_->shorty[0] == 'F' || cu_->shorty[0] == 'D';
129
130 // Point of no return - no aborts after this
131 GenPrintLabel(mir);
132 LockArg(data.object_arg);
133 RegLocation rl_dest = wide ? GetReturnWide(double_or_float) : GetReturn(double_or_float);
134 int reg_obj = LoadArg(data.object_arg);
135 if (wide) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000136 LoadBaseDispWide(reg_obj, data.field_offset, rl_dest.reg.GetReg(), rl_dest.reg.GetHighReg(), INVALID_SREG);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800137 } else {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000138 LoadBaseDisp(reg_obj, data.field_offset, rl_dest.reg.GetReg(), kWord, INVALID_SREG);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800139 }
140 if (data.is_volatile) {
141 GenMemBarrier(kLoadLoad);
142 }
143 return true;
144}
145
146bool Mir2Lir::GenSpecialIPut(MIR* mir, const InlineMethod& special) {
147 // FastInstance() already checked by DexFileMethodInliner.
148 const InlineIGetIPutData& data = special.d.ifield_data;
149 if (data.method_is_static || data.object_arg != 0) {
150 // The object is not "this" and has to be null-checked.
151 return false;
152 }
153
Vladimir Markoe3e02602014-03-12 15:42:41 +0000154 bool wide = (data.op_variant == InlineMethodAnalyser::IPutVariant(Instruction::IPUT_WIDE));
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800155
156 // Point of no return - no aborts after this
157 GenPrintLabel(mir);
158 LockArg(data.object_arg);
159 LockArg(data.src_arg, wide);
160 int reg_obj = LoadArg(data.object_arg);
161 int reg_src = LoadArg(data.src_arg, wide);
162 if (data.is_volatile) {
163 GenMemBarrier(kStoreStore);
164 }
165 if (wide) {
166 int low_reg, high_reg;
167 DECODE_REG_PAIR(reg_src, low_reg, high_reg);
168 StoreBaseDispWide(reg_obj, data.field_offset, low_reg, high_reg);
169 } else {
170 StoreBaseDisp(reg_obj, data.field_offset, reg_src, kWord);
171 }
172 if (data.is_volatile) {
173 GenMemBarrier(kLoadLoad);
174 }
Vladimir Markoe3e02602014-03-12 15:42:41 +0000175 if (data.op_variant == InlineMethodAnalyser::IPutVariant(Instruction::IPUT_OBJECT)) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800176 MarkGCCard(reg_src, reg_obj);
177 }
178 return true;
179}
180
181bool Mir2Lir::GenSpecialIdentity(MIR* mir, const InlineMethod& special) {
182 const InlineReturnArgData& data = special.d.return_data;
Vladimir Markoe3e02602014-03-12 15:42:41 +0000183 bool wide = (data.is_wide != 0u);
184 // The inliner doesn't distinguish kDouble or kFloat, use shorty.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800185 bool double_or_float = cu_->shorty[0] == 'F' || cu_->shorty[0] == 'D';
186
187 // Point of no return - no aborts after this
188 GenPrintLabel(mir);
189 LockArg(data.arg, wide);
190 RegLocation rl_dest = wide ? GetReturnWide(double_or_float) : GetReturn(double_or_float);
191 LoadArgDirect(data.arg, rl_dest);
192 return true;
193}
194
195/*
196 * Special-case code generation for simple non-throwing leaf methods.
197 */
198bool Mir2Lir::GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special) {
199 DCHECK(special.flags & kInlineSpecial);
200 current_dalvik_offset_ = mir->offset;
201 MIR* return_mir = nullptr;
202 bool successful = false;
203
204 switch (special.opcode) {
205 case kInlineOpNop:
206 successful = true;
207 DCHECK_EQ(mir->dalvikInsn.opcode, Instruction::RETURN_VOID);
208 return_mir = mir;
209 break;
210 case kInlineOpNonWideConst: {
211 successful = true;
212 RegLocation rl_dest = GetReturn(cu_->shorty[0] == 'F');
213 GenPrintLabel(mir);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000214 LoadConstant(rl_dest.reg.GetReg(), static_cast<int>(special.d.data));
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800215 return_mir = mir_graph_->GetNextUnconditionalMir(bb, mir);
216 break;
217 }
218 case kInlineOpReturnArg:
219 successful = GenSpecialIdentity(mir, special);
220 return_mir = mir;
221 break;
222 case kInlineOpIGet:
223 successful = GenSpecialIGet(mir, special);
224 return_mir = mir_graph_->GetNextUnconditionalMir(bb, mir);
225 break;
226 case kInlineOpIPut:
227 successful = GenSpecialIPut(mir, special);
228 return_mir = mir_graph_->GetNextUnconditionalMir(bb, mir);
229 break;
230 default:
231 break;
232 }
233
234 if (successful) {
Vladimir Marko39d95e62014-02-28 12:51:24 +0000235 if (kIsDebugBuild) {
236 // Clear unreachable catch entries.
237 mir_graph_->catches_.clear();
238 }
239
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800240 // Handle verbosity for return MIR.
241 if (return_mir != nullptr) {
242 current_dalvik_offset_ = return_mir->offset;
243 // Not handling special identity case because it already generated code as part
244 // of the return. The label should have been added before any code was generated.
245 if (special.opcode != kInlineOpReturnArg) {
246 GenPrintLabel(return_mir);
247 }
248 }
249 GenSpecialExitSequence();
250
251 core_spill_mask_ = 0;
252 num_core_spills_ = 0;
253 fp_spill_mask_ = 0;
254 num_fp_spills_ = 0;
255 frame_size_ = 0;
256 core_vmap_table_.clear();
257 fp_vmap_table_.clear();
258 }
259
260 return successful;
261}
262
Brian Carlstrom7940e442013-07-12 13:46:57 -0700263/*
264 * Target-independent code generation. Use only high-level
265 * load/store utilities here, or target-dependent genXX() handlers
266 * when necessary.
267 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700268void Mir2Lir::CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700269 RegLocation rl_src[3];
270 RegLocation rl_dest = mir_graph_->GetBadLoc();
271 RegLocation rl_result = mir_graph_->GetBadLoc();
272 Instruction::Code opcode = mir->dalvikInsn.opcode;
273 int opt_flags = mir->optimization_flags;
274 uint32_t vB = mir->dalvikInsn.vB;
275 uint32_t vC = mir->dalvikInsn.vC;
276
277 // Prep Src and Dest locations.
278 int next_sreg = 0;
279 int next_loc = 0;
buzbee1da1e2f2013-11-15 13:37:01 -0800280 uint64_t attrs = mir_graph_->oat_data_flow_attributes_[opcode];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700281 rl_src[0] = rl_src[1] = rl_src[2] = mir_graph_->GetBadLoc();
282 if (attrs & DF_UA) {
283 if (attrs & DF_A_WIDE) {
284 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
285 next_sreg+= 2;
286 } else {
287 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
288 next_sreg++;
289 }
290 }
291 if (attrs & DF_UB) {
292 if (attrs & DF_B_WIDE) {
293 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
294 next_sreg+= 2;
295 } else {
296 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
297 next_sreg++;
298 }
299 }
300 if (attrs & DF_UC) {
301 if (attrs & DF_C_WIDE) {
302 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
303 } else {
304 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
305 }
306 }
307 if (attrs & DF_DA) {
308 if (attrs & DF_A_WIDE) {
309 rl_dest = mir_graph_->GetDestWide(mir);
310 } else {
311 rl_dest = mir_graph_->GetDest(mir);
312 }
313 }
314 switch (opcode) {
315 case Instruction::NOP:
316 break;
317
318 case Instruction::MOVE_EXCEPTION:
319 GenMoveException(rl_dest);
320 break;
321
322 case Instruction::RETURN_VOID:
323 if (((cu_->access_flags & kAccConstructor) != 0) &&
324 cu_->compiler_driver->RequiresConstructorBarrier(Thread::Current(), cu_->dex_file,
325 cu_->class_def_idx)) {
326 GenMemBarrier(kStoreStore);
327 }
328 if (!mir_graph_->MethodIsLeaf()) {
329 GenSuspendTest(opt_flags);
330 }
331 break;
332
333 case Instruction::RETURN:
334 case Instruction::RETURN_OBJECT:
335 if (!mir_graph_->MethodIsLeaf()) {
336 GenSuspendTest(opt_flags);
337 }
338 StoreValue(GetReturn(cu_->shorty[0] == 'F'), rl_src[0]);
339 break;
340
341 case Instruction::RETURN_WIDE:
342 if (!mir_graph_->MethodIsLeaf()) {
343 GenSuspendTest(opt_flags);
344 }
345 StoreValueWide(GetReturnWide(cu_->shorty[0] == 'D'), rl_src[0]);
346 break;
347
348 case Instruction::MOVE_RESULT_WIDE:
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000349 if ((opt_flags & MIR_INLINED) != 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700350 break; // Nop - combined w/ previous invoke.
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000351 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700352 StoreValueWide(rl_dest, GetReturnWide(rl_dest.fp));
353 break;
354
355 case Instruction::MOVE_RESULT:
356 case Instruction::MOVE_RESULT_OBJECT:
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000357 if ((opt_flags & MIR_INLINED) != 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700358 break; // Nop - combined w/ previous invoke.
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000359 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 StoreValue(rl_dest, GetReturn(rl_dest.fp));
361 break;
362
363 case Instruction::MOVE:
364 case Instruction::MOVE_OBJECT:
365 case Instruction::MOVE_16:
366 case Instruction::MOVE_OBJECT_16:
367 case Instruction::MOVE_FROM16:
368 case Instruction::MOVE_OBJECT_FROM16:
369 StoreValue(rl_dest, rl_src[0]);
370 break;
371
372 case Instruction::MOVE_WIDE:
373 case Instruction::MOVE_WIDE_16:
374 case Instruction::MOVE_WIDE_FROM16:
375 StoreValueWide(rl_dest, rl_src[0]);
376 break;
377
378 case Instruction::CONST:
379 case Instruction::CONST_4:
380 case Instruction::CONST_16:
381 rl_result = EvalLoc(rl_dest, kAnyReg, true);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000382 LoadConstantNoClobber(rl_result.reg.GetReg(), vB);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700383 StoreValue(rl_dest, rl_result);
384 if (vB == 0) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000385 Workaround7250540(rl_dest, rl_result.reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700386 }
387 break;
388
389 case Instruction::CONST_HIGH16:
390 rl_result = EvalLoc(rl_dest, kAnyReg, true);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000391 LoadConstantNoClobber(rl_result.reg.GetReg(), vB << 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700392 StoreValue(rl_dest, rl_result);
393 if (vB == 0) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000394 Workaround7250540(rl_dest, rl_result.reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700395 }
396 break;
397
398 case Instruction::CONST_WIDE_16:
399 case Instruction::CONST_WIDE_32:
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000400 GenConstWide(rl_dest, static_cast<int64_t>(static_cast<int32_t>(vB)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 break;
402
403 case Instruction::CONST_WIDE:
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000404 GenConstWide(rl_dest, mir->dalvikInsn.vB_wide);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700405 break;
406
407 case Instruction::CONST_WIDE_HIGH16:
408 rl_result = EvalLoc(rl_dest, kAnyReg, true);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000409 LoadConstantWide(rl_result.reg.GetReg(), rl_result.reg.GetHighReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700410 static_cast<int64_t>(vB) << 48);
411 StoreValueWide(rl_dest, rl_result);
412 break;
413
414 case Instruction::MONITOR_ENTER:
415 GenMonitorEnter(opt_flags, rl_src[0]);
416 break;
417
418 case Instruction::MONITOR_EXIT:
419 GenMonitorExit(opt_flags, rl_src[0]);
420 break;
421
422 case Instruction::CHECK_CAST: {
423 GenCheckCast(mir->offset, vB, rl_src[0]);
424 break;
425 }
426 case Instruction::INSTANCE_OF:
427 GenInstanceof(vC, rl_dest, rl_src[0]);
428 break;
429
430 case Instruction::NEW_INSTANCE:
431 GenNewInstance(vB, rl_dest);
432 break;
433
434 case Instruction::THROW:
435 GenThrow(rl_src[0]);
436 break;
437
438 case Instruction::ARRAY_LENGTH:
439 int len_offset;
440 len_offset = mirror::Array::LengthOffset().Int32Value();
441 rl_src[0] = LoadValue(rl_src[0], kCoreReg);
Dave Allisonb373e092014-02-20 16:06:36 -0800442 GenNullCheck(rl_src[0].reg.GetReg(), opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700443 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000444 LoadWordDisp(rl_src[0].reg.GetReg(), len_offset, rl_result.reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445 StoreValue(rl_dest, rl_result);
446 break;
447
448 case Instruction::CONST_STRING:
449 case Instruction::CONST_STRING_JUMBO:
450 GenConstString(vB, rl_dest);
451 break;
452
453 case Instruction::CONST_CLASS:
454 GenConstClass(vB, rl_dest);
455 break;
456
457 case Instruction::FILL_ARRAY_DATA:
458 GenFillArrayData(vB, rl_src[0]);
459 break;
460
461 case Instruction::FILLED_NEW_ARRAY:
462 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
463 false /* not range */));
464 break;
465
466 case Instruction::FILLED_NEW_ARRAY_RANGE:
467 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
468 true /* range */));
469 break;
470
471 case Instruction::NEW_ARRAY:
472 GenNewArray(vC, rl_dest, rl_src[0]);
473 break;
474
475 case Instruction::GOTO:
476 case Instruction::GOTO_16:
477 case Instruction::GOTO_32:
buzbee9329e6d2013-08-19 12:55:10 -0700478 if (mir_graph_->IsBackedge(bb, bb->taken)) {
buzbee0d829482013-10-11 15:24:55 -0700479 GenSuspendTestAndBranch(opt_flags, &label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700480 } else {
buzbee0d829482013-10-11 15:24:55 -0700481 OpUnconditionalBranch(&label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 }
483 break;
484
485 case Instruction::PACKED_SWITCH:
486 GenPackedSwitch(mir, vB, rl_src[0]);
487 break;
488
489 case Instruction::SPARSE_SWITCH:
490 GenSparseSwitch(mir, vB, rl_src[0]);
491 break;
492
493 case Instruction::CMPL_FLOAT:
494 case Instruction::CMPG_FLOAT:
495 case Instruction::CMPL_DOUBLE:
496 case Instruction::CMPG_DOUBLE:
497 GenCmpFP(opcode, rl_dest, rl_src[0], rl_src[1]);
498 break;
499
500 case Instruction::CMP_LONG:
501 GenCmpLong(rl_dest, rl_src[0], rl_src[1]);
502 break;
503
504 case Instruction::IF_EQ:
505 case Instruction::IF_NE:
506 case Instruction::IF_LT:
507 case Instruction::IF_GE:
508 case Instruction::IF_GT:
509 case Instruction::IF_LE: {
buzbee0d829482013-10-11 15:24:55 -0700510 LIR* taken = &label_list[bb->taken];
511 LIR* fall_through = &label_list[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 // Result known at compile time?
513 if (rl_src[0].is_const && rl_src[1].is_const) {
514 bool is_taken = EvaluateBranch(opcode, mir_graph_->ConstantValue(rl_src[0].orig_sreg),
515 mir_graph_->ConstantValue(rl_src[1].orig_sreg));
buzbee0d829482013-10-11 15:24:55 -0700516 BasicBlockId target_id = is_taken ? bb->taken : bb->fall_through;
517 if (mir_graph_->IsBackedge(bb, target_id)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700518 GenSuspendTest(opt_flags);
519 }
buzbee0d829482013-10-11 15:24:55 -0700520 OpUnconditionalBranch(&label_list[target_id]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700521 } else {
buzbee9329e6d2013-08-19 12:55:10 -0700522 if (mir_graph_->IsBackwardsBranch(bb)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700523 GenSuspendTest(opt_flags);
524 }
buzbee0d829482013-10-11 15:24:55 -0700525 GenCompareAndBranch(opcode, rl_src[0], rl_src[1], taken, fall_through);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700526 }
527 break;
528 }
529
530 case Instruction::IF_EQZ:
531 case Instruction::IF_NEZ:
532 case Instruction::IF_LTZ:
533 case Instruction::IF_GEZ:
534 case Instruction::IF_GTZ:
535 case Instruction::IF_LEZ: {
buzbee0d829482013-10-11 15:24:55 -0700536 LIR* taken = &label_list[bb->taken];
537 LIR* fall_through = &label_list[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700538 // Result known at compile time?
539 if (rl_src[0].is_const) {
540 bool is_taken = EvaluateBranch(opcode, mir_graph_->ConstantValue(rl_src[0].orig_sreg), 0);
buzbee0d829482013-10-11 15:24:55 -0700541 BasicBlockId target_id = is_taken ? bb->taken : bb->fall_through;
542 if (mir_graph_->IsBackedge(bb, target_id)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700543 GenSuspendTest(opt_flags);
544 }
buzbee0d829482013-10-11 15:24:55 -0700545 OpUnconditionalBranch(&label_list[target_id]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700546 } else {
buzbee9329e6d2013-08-19 12:55:10 -0700547 if (mir_graph_->IsBackwardsBranch(bb)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700548 GenSuspendTest(opt_flags);
549 }
550 GenCompareZeroAndBranch(opcode, rl_src[0], taken, fall_through);
551 }
552 break;
553 }
554
555 case Instruction::AGET_WIDE:
556 GenArrayGet(opt_flags, kLong, rl_src[0], rl_src[1], rl_dest, 3);
557 break;
558 case Instruction::AGET:
559 case Instruction::AGET_OBJECT:
560 GenArrayGet(opt_flags, kWord, rl_src[0], rl_src[1], rl_dest, 2);
561 break;
562 case Instruction::AGET_BOOLEAN:
563 GenArrayGet(opt_flags, kUnsignedByte, rl_src[0], rl_src[1], rl_dest, 0);
564 break;
565 case Instruction::AGET_BYTE:
566 GenArrayGet(opt_flags, kSignedByte, rl_src[0], rl_src[1], rl_dest, 0);
567 break;
568 case Instruction::AGET_CHAR:
569 GenArrayGet(opt_flags, kUnsignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
570 break;
571 case Instruction::AGET_SHORT:
572 GenArrayGet(opt_flags, kSignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
573 break;
574 case Instruction::APUT_WIDE:
Ian Rogersa9a82542013-10-04 11:17:26 -0700575 GenArrayPut(opt_flags, kLong, rl_src[1], rl_src[2], rl_src[0], 3, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700576 break;
577 case Instruction::APUT:
Ian Rogersa9a82542013-10-04 11:17:26 -0700578 GenArrayPut(opt_flags, kWord, rl_src[1], rl_src[2], rl_src[0], 2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700580 case Instruction::APUT_OBJECT: {
581 bool is_null = mir_graph_->IsConstantNullRef(rl_src[0]);
582 bool is_safe = is_null; // Always safe to store null.
583 if (!is_safe) {
584 // Check safety from verifier type information.
Vladimir Marko2730db02014-01-27 11:15:17 +0000585 const DexCompilationUnit* unit = mir_graph_->GetCurrentDexCompilationUnit();
586 is_safe = cu_->compiler_driver->IsSafeCast(unit, mir->offset);
Ian Rogersa9a82542013-10-04 11:17:26 -0700587 }
588 if (is_null || is_safe) {
589 // Store of constant null doesn't require an assignability test and can be generated inline
590 // without fixed register usage or a card mark.
591 GenArrayPut(opt_flags, kWord, rl_src[1], rl_src[2], rl_src[0], 2, !is_null);
592 } else {
593 GenArrayObjPut(opt_flags, rl_src[1], rl_src[2], rl_src[0]);
594 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700596 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 case Instruction::APUT_SHORT:
598 case Instruction::APUT_CHAR:
Ian Rogersa9a82542013-10-04 11:17:26 -0700599 GenArrayPut(opt_flags, kUnsignedHalf, rl_src[1], rl_src[2], rl_src[0], 1, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700600 break;
601 case Instruction::APUT_BYTE:
602 case Instruction::APUT_BOOLEAN:
Ian Rogersa9a82542013-10-04 11:17:26 -0700603 GenArrayPut(opt_flags, kUnsignedByte, rl_src[1], rl_src[2], rl_src[0], 0, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700604 break;
605
606 case Instruction::IGET_OBJECT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000607 GenIGet(mir, opt_flags, kWord, rl_dest, rl_src[0], false, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700608 break;
609
610 case Instruction::IGET_WIDE:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000611 GenIGet(mir, opt_flags, kLong, rl_dest, rl_src[0], true, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700612 break;
613
614 case Instruction::IGET:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000615 GenIGet(mir, opt_flags, kWord, rl_dest, rl_src[0], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700616 break;
617
618 case Instruction::IGET_CHAR:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000619 GenIGet(mir, opt_flags, kUnsignedHalf, rl_dest, rl_src[0], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700620 break;
621
622 case Instruction::IGET_SHORT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000623 GenIGet(mir, opt_flags, kSignedHalf, rl_dest, rl_src[0], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700624 break;
625
626 case Instruction::IGET_BOOLEAN:
627 case Instruction::IGET_BYTE:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000628 GenIGet(mir, opt_flags, kUnsignedByte, rl_dest, rl_src[0], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 break;
630
631 case Instruction::IPUT_WIDE:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000632 GenIPut(mir, opt_flags, kLong, rl_src[0], rl_src[1], true, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700633 break;
634
635 case Instruction::IPUT_OBJECT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000636 GenIPut(mir, opt_flags, kWord, rl_src[0], rl_src[1], false, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 break;
638
639 case Instruction::IPUT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000640 GenIPut(mir, opt_flags, kWord, rl_src[0], rl_src[1], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700641 break;
642
643 case Instruction::IPUT_BOOLEAN:
644 case Instruction::IPUT_BYTE:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000645 GenIPut(mir, opt_flags, kUnsignedByte, rl_src[0], rl_src[1], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700646 break;
647
648 case Instruction::IPUT_CHAR:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000649 GenIPut(mir, opt_flags, kUnsignedHalf, rl_src[0], rl_src[1], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700650 break;
651
652 case Instruction::IPUT_SHORT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000653 GenIPut(mir, opt_flags, kSignedHalf, rl_src[0], rl_src[1], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 break;
655
656 case Instruction::SGET_OBJECT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000657 GenSget(mir, rl_dest, false, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700658 break;
659 case Instruction::SGET:
660 case Instruction::SGET_BOOLEAN:
661 case Instruction::SGET_BYTE:
662 case Instruction::SGET_CHAR:
663 case Instruction::SGET_SHORT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000664 GenSget(mir, rl_dest, false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700665 break;
666
667 case Instruction::SGET_WIDE:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000668 GenSget(mir, rl_dest, true, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700669 break;
670
671 case Instruction::SPUT_OBJECT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000672 GenSput(mir, rl_src[0], false, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 break;
674
675 case Instruction::SPUT:
676 case Instruction::SPUT_BOOLEAN:
677 case Instruction::SPUT_BYTE:
678 case Instruction::SPUT_CHAR:
679 case Instruction::SPUT_SHORT:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000680 GenSput(mir, rl_src[0], false, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700681 break;
682
683 case Instruction::SPUT_WIDE:
Vladimir Markobe0e5462014-02-26 11:24:15 +0000684 GenSput(mir, rl_src[0], true, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700685 break;
686
687 case Instruction::INVOKE_STATIC_RANGE:
688 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, true));
689 break;
690 case Instruction::INVOKE_STATIC:
691 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, false));
692 break;
693
694 case Instruction::INVOKE_DIRECT:
695 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, false));
696 break;
697 case Instruction::INVOKE_DIRECT_RANGE:
698 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, true));
699 break;
700
701 case Instruction::INVOKE_VIRTUAL:
702 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, false));
703 break;
704 case Instruction::INVOKE_VIRTUAL_RANGE:
705 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, true));
706 break;
707
708 case Instruction::INVOKE_SUPER:
709 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, false));
710 break;
711 case Instruction::INVOKE_SUPER_RANGE:
712 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, true));
713 break;
714
715 case Instruction::INVOKE_INTERFACE:
716 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, false));
717 break;
718 case Instruction::INVOKE_INTERFACE_RANGE:
719 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, true));
720 break;
721
722 case Instruction::NEG_INT:
723 case Instruction::NOT_INT:
724 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[0]);
725 break;
726
727 case Instruction::NEG_LONG:
728 case Instruction::NOT_LONG:
729 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[0]);
730 break;
731
732 case Instruction::NEG_FLOAT:
733 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[0]);
734 break;
735
736 case Instruction::NEG_DOUBLE:
737 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[0]);
738 break;
739
740 case Instruction::INT_TO_LONG:
741 GenIntToLong(rl_dest, rl_src[0]);
742 break;
743
744 case Instruction::LONG_TO_INT:
745 rl_src[0] = UpdateLocWide(rl_src[0]);
746 rl_src[0] = WideToNarrow(rl_src[0]);
747 StoreValue(rl_dest, rl_src[0]);
748 break;
749
750 case Instruction::INT_TO_BYTE:
751 case Instruction::INT_TO_SHORT:
752 case Instruction::INT_TO_CHAR:
753 GenIntNarrowing(opcode, rl_dest, rl_src[0]);
754 break;
755
756 case Instruction::INT_TO_FLOAT:
757 case Instruction::INT_TO_DOUBLE:
758 case Instruction::LONG_TO_FLOAT:
759 case Instruction::LONG_TO_DOUBLE:
760 case Instruction::FLOAT_TO_INT:
761 case Instruction::FLOAT_TO_LONG:
762 case Instruction::FLOAT_TO_DOUBLE:
763 case Instruction::DOUBLE_TO_INT:
764 case Instruction::DOUBLE_TO_LONG:
765 case Instruction::DOUBLE_TO_FLOAT:
766 GenConversion(opcode, rl_dest, rl_src[0]);
767 break;
768
769
770 case Instruction::ADD_INT:
771 case Instruction::ADD_INT_2ADDR:
772 case Instruction::MUL_INT:
773 case Instruction::MUL_INT_2ADDR:
774 case Instruction::AND_INT:
775 case Instruction::AND_INT_2ADDR:
776 case Instruction::OR_INT:
777 case Instruction::OR_INT_2ADDR:
778 case Instruction::XOR_INT:
779 case Instruction::XOR_INT_2ADDR:
780 if (rl_src[0].is_const &&
781 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[0]))) {
782 GenArithOpIntLit(opcode, rl_dest, rl_src[1],
783 mir_graph_->ConstantValue(rl_src[0].orig_sreg));
784 } else if (rl_src[1].is_const &&
785 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]))) {
786 GenArithOpIntLit(opcode, rl_dest, rl_src[0],
787 mir_graph_->ConstantValue(rl_src[1].orig_sreg));
788 } else {
789 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1]);
790 }
791 break;
792
793 case Instruction::SUB_INT:
794 case Instruction::SUB_INT_2ADDR:
795 case Instruction::DIV_INT:
796 case Instruction::DIV_INT_2ADDR:
797 case Instruction::REM_INT:
798 case Instruction::REM_INT_2ADDR:
799 case Instruction::SHL_INT:
800 case Instruction::SHL_INT_2ADDR:
801 case Instruction::SHR_INT:
802 case Instruction::SHR_INT_2ADDR:
803 case Instruction::USHR_INT:
804 case Instruction::USHR_INT_2ADDR:
805 if (rl_src[1].is_const &&
806 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]))) {
807 GenArithOpIntLit(opcode, rl_dest, rl_src[0], mir_graph_->ConstantValue(rl_src[1]));
808 } else {
809 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1]);
810 }
811 break;
812
813 case Instruction::ADD_LONG:
814 case Instruction::SUB_LONG:
815 case Instruction::AND_LONG:
816 case Instruction::OR_LONG:
817 case Instruction::XOR_LONG:
818 case Instruction::ADD_LONG_2ADDR:
819 case Instruction::SUB_LONG_2ADDR:
820 case Instruction::AND_LONG_2ADDR:
821 case Instruction::OR_LONG_2ADDR:
822 case Instruction::XOR_LONG_2ADDR:
823 if (rl_src[0].is_const || rl_src[1].is_const) {
824 GenArithImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
825 break;
826 }
827 // Note: intentional fallthrough.
828
829 case Instruction::MUL_LONG:
830 case Instruction::DIV_LONG:
831 case Instruction::REM_LONG:
832 case Instruction::MUL_LONG_2ADDR:
833 case Instruction::DIV_LONG_2ADDR:
834 case Instruction::REM_LONG_2ADDR:
835 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
836 break;
837
838 case Instruction::SHL_LONG:
839 case Instruction::SHR_LONG:
840 case Instruction::USHR_LONG:
841 case Instruction::SHL_LONG_2ADDR:
842 case Instruction::SHR_LONG_2ADDR:
843 case Instruction::USHR_LONG_2ADDR:
844 if (rl_src[1].is_const) {
845 GenShiftImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
846 } else {
847 GenShiftOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
848 }
849 break;
850
851 case Instruction::ADD_FLOAT:
852 case Instruction::SUB_FLOAT:
853 case Instruction::MUL_FLOAT:
854 case Instruction::DIV_FLOAT:
855 case Instruction::REM_FLOAT:
856 case Instruction::ADD_FLOAT_2ADDR:
857 case Instruction::SUB_FLOAT_2ADDR:
858 case Instruction::MUL_FLOAT_2ADDR:
859 case Instruction::DIV_FLOAT_2ADDR:
860 case Instruction::REM_FLOAT_2ADDR:
861 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[1]);
862 break;
863
864 case Instruction::ADD_DOUBLE:
865 case Instruction::SUB_DOUBLE:
866 case Instruction::MUL_DOUBLE:
867 case Instruction::DIV_DOUBLE:
868 case Instruction::REM_DOUBLE:
869 case Instruction::ADD_DOUBLE_2ADDR:
870 case Instruction::SUB_DOUBLE_2ADDR:
871 case Instruction::MUL_DOUBLE_2ADDR:
872 case Instruction::DIV_DOUBLE_2ADDR:
873 case Instruction::REM_DOUBLE_2ADDR:
874 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[1]);
875 break;
876
877 case Instruction::RSUB_INT:
878 case Instruction::ADD_INT_LIT16:
879 case Instruction::MUL_INT_LIT16:
880 case Instruction::DIV_INT_LIT16:
881 case Instruction::REM_INT_LIT16:
882 case Instruction::AND_INT_LIT16:
883 case Instruction::OR_INT_LIT16:
884 case Instruction::XOR_INT_LIT16:
885 case Instruction::ADD_INT_LIT8:
886 case Instruction::RSUB_INT_LIT8:
887 case Instruction::MUL_INT_LIT8:
888 case Instruction::DIV_INT_LIT8:
889 case Instruction::REM_INT_LIT8:
890 case Instruction::AND_INT_LIT8:
891 case Instruction::OR_INT_LIT8:
892 case Instruction::XOR_INT_LIT8:
893 case Instruction::SHL_INT_LIT8:
894 case Instruction::SHR_INT_LIT8:
895 case Instruction::USHR_INT_LIT8:
896 GenArithOpIntLit(opcode, rl_dest, rl_src[0], vC);
897 break;
898
899 default:
900 LOG(FATAL) << "Unexpected opcode: " << opcode;
901 }
Brian Carlstrom1895ea32013-07-18 13:28:37 -0700902} // NOLINT(readability/fn_size)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700903
904// Process extended MIR instructions
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700905void Mir2Lir::HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700906 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
907 case kMirOpCopy: {
908 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
909 RegLocation rl_dest = mir_graph_->GetDest(mir);
910 StoreValue(rl_dest, rl_src);
911 break;
912 }
913 case kMirOpFusedCmplFloat:
914 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, false /*double*/);
915 break;
916 case kMirOpFusedCmpgFloat:
917 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, false /*double*/);
918 break;
919 case kMirOpFusedCmplDouble:
920 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, true /*double*/);
921 break;
922 case kMirOpFusedCmpgDouble:
923 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, true /*double*/);
924 break;
925 case kMirOpFusedCmpLong:
926 GenFusedLongCmpBranch(bb, mir);
927 break;
928 case kMirOpSelect:
929 GenSelect(bb, mir);
930 break;
931 default:
932 break;
933 }
934}
935
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800936void Mir2Lir::GenPrintLabel(MIR* mir) {
937 // Mark the beginning of a Dalvik instruction for line tracking.
938 if (cu_->verbose) {
939 char* inst_str = mir_graph_->GetDalvikDisassembly(mir);
940 MarkBoundary(mir->offset, inst_str);
941 }
942}
943
Brian Carlstrom7940e442013-07-12 13:46:57 -0700944// Handle the content in each basic block.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700945bool Mir2Lir::MethodBlockCodeGen(BasicBlock* bb) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700946 if (bb->block_type == kDead) return false;
947 current_dalvik_offset_ = bb->start_offset;
948 MIR* mir;
949 int block_id = bb->id;
950
951 block_label_list_[block_id].operands[0] = bb->start_offset;
952
953 // Insert the block label.
954 block_label_list_[block_id].opcode = kPseudoNormalBlockLabel;
buzbeeb48819d2013-09-14 16:15:25 -0700955 block_label_list_[block_id].flags.fixup = kFixupLabel;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956 AppendLIR(&block_label_list_[block_id]);
957
958 LIR* head_lir = NULL;
959
960 // If this is a catch block, export the start address.
961 if (bb->catch_entry) {
962 head_lir = NewLIR0(kPseudoExportedPC);
963 }
964
965 // Free temp registers and reset redundant store tracking.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 ClobberAllRegs();
967
968 if (bb->block_type == kEntryBlock) {
buzbee56c71782013-09-05 17:13:19 -0700969 ResetRegPool();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700970 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
971 GenEntrySequence(&mir_graph_->reg_location_[start_vreg],
972 mir_graph_->reg_location_[mir_graph_->GetMethodSReg()]);
973 } else if (bb->block_type == kExitBlock) {
buzbee56c71782013-09-05 17:13:19 -0700974 ResetRegPool();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700975 GenExitSequence();
976 }
977
978 for (mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
979 ResetRegPool();
980 if (cu_->disable_opt & (1 << kTrackLiveTemps)) {
981 ClobberAllRegs();
982 }
983
984 if (cu_->disable_opt & (1 << kSuppressLoads)) {
985 ResetDefTracking();
986 }
987
988 // Reset temp tracking sanity check.
989 if (kIsDebugBuild) {
990 live_sreg_ = INVALID_SREG;
991 }
992
993 current_dalvik_offset_ = mir->offset;
994 int opcode = mir->dalvikInsn.opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700995
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800996 GenPrintLabel(mir);
997
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998 // Remember the first LIR for this block.
999 if (head_lir == NULL) {
buzbee252254b2013-09-08 16:20:53 -07001000 head_lir = &block_label_list_[bb->id];
1001 // Set the first label as a scheduling barrier.
buzbeeb48819d2013-09-14 16:15:25 -07001002 DCHECK(!head_lir->flags.use_def_invalid);
1003 head_lir->u.m.def_mask = ENCODE_ALL;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001004 }
1005
1006 if (opcode == kMirOpCheck) {
1007 // Combine check and work halves of throwing instruction.
1008 MIR* work_half = mir->meta.throw_insn;
1009 mir->dalvikInsn.opcode = work_half->dalvikInsn.opcode;
Vladimir Marko4376c872014-01-23 12:39:29 +00001010 mir->meta = work_half->meta; // Whatever the work_half had, we need to copy it.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 opcode = work_half->dalvikInsn.opcode;
1012 SSARepresentation* ssa_rep = work_half->ssa_rep;
1013 work_half->ssa_rep = mir->ssa_rep;
1014 mir->ssa_rep = ssa_rep;
1015 work_half->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpCheckPart2);
Vladimir Marko4376c872014-01-23 12:39:29 +00001016 work_half->meta.throw_insn = mir;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001017 }
1018
1019 if (opcode >= kMirOpFirst) {
1020 HandleExtendedMethodMIR(bb, mir);
1021 continue;
1022 }
1023
1024 CompileDalvikInstruction(mir, bb, block_label_list_);
1025 }
1026
1027 if (head_lir) {
1028 // Eliminate redundant loads/stores and delay stores into later slots.
1029 ApplyLocalOptimizations(head_lir, last_lir_insn_);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001030 }
1031 return false;
1032}
1033
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001034bool Mir2Lir::SpecialMIR2LIR(const InlineMethod& special) {
Vladimir Marko5816ed42013-11-27 17:04:20 +00001035 cu_->NewTimingSplit("SpecialMIR2LIR");
Brian Carlstrom7940e442013-07-12 13:46:57 -07001036 // Find the first DalvikByteCode block.
1037 int num_reachable_blocks = mir_graph_->GetNumReachableBlocks();
1038 BasicBlock*bb = NULL;
1039 for (int idx = 0; idx < num_reachable_blocks; idx++) {
1040 // TODO: no direct access of growable lists.
1041 int dfs_index = mir_graph_->GetDfsOrder()->Get(idx);
1042 bb = mir_graph_->GetBasicBlock(dfs_index);
1043 if (bb->block_type == kDalvikByteCode) {
1044 break;
1045 }
1046 }
1047 if (bb == NULL) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001048 return false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001049 }
1050 DCHECK_EQ(bb->start_offset, 0);
1051 DCHECK(bb->first_mir_insn != NULL);
1052
1053 // Get the first instruction.
1054 MIR* mir = bb->first_mir_insn;
1055
1056 // Free temp registers and reset redundant store tracking.
1057 ResetRegPool();
1058 ResetDefTracking();
1059 ClobberAllRegs();
1060
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001061 return GenSpecialCase(bb, mir, special);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062}
1063
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001064void Mir2Lir::MethodMIR2LIR() {
buzbeea61f4952013-08-23 14:27:06 -07001065 cu_->NewTimingSplit("MIR2LIR");
1066
Brian Carlstrom7940e442013-07-12 13:46:57 -07001067 // Hold the labels of each block.
1068 block_label_list_ =
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -07001069 static_cast<LIR*>(arena_->Alloc(sizeof(LIR) * mir_graph_->GetNumBlocks(),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +00001070 kArenaAllocLIR));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001071
buzbee56c71782013-09-05 17:13:19 -07001072 PreOrderDfsIterator iter(mir_graph_);
buzbee252254b2013-09-08 16:20:53 -07001073 BasicBlock* curr_bb = iter.Next();
1074 BasicBlock* next_bb = iter.Next();
1075 while (curr_bb != NULL) {
1076 MethodBlockCodeGen(curr_bb);
1077 // If the fall_through block is no longer laid out consecutively, drop in a branch.
buzbee0d829482013-10-11 15:24:55 -07001078 BasicBlock* curr_bb_fall_through = mir_graph_->GetBasicBlock(curr_bb->fall_through);
1079 if ((curr_bb_fall_through != NULL) && (curr_bb_fall_through != next_bb)) {
1080 OpUnconditionalBranch(&block_label_list_[curr_bb->fall_through]);
buzbee252254b2013-09-08 16:20:53 -07001081 }
1082 curr_bb = next_bb;
1083 do {
1084 next_bb = iter.Next();
1085 } while ((next_bb != NULL) && (next_bb->block_type == kDead));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001086 }
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001087 HandleSlowPaths();
1088
buzbeea61f4952013-08-23 14:27:06 -07001089 cu_->NewTimingSplit("Launchpads");
Brian Carlstrom7940e442013-07-12 13:46:57 -07001090 HandleSuspendLaunchPads();
1091
1092 HandleThrowLaunchPads();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001093}
1094
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001095//
1096// LIR Slow Path
1097//
1098
1099LIR* Mir2Lir::LIRSlowPath::GenerateTargetLabel() {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001100 m2l_->SetCurrentDexPc(current_dex_pc_);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001101 LIR* target = m2l_->NewLIR0(kPseudoTargetLabel);
1102 fromfast_->target = target;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001103 return target;
1104}
Vladimir Marko3bc86152014-03-13 14:11:28 +00001105
Brian Carlstrom7940e442013-07-12 13:46:57 -07001106} // namespace art