blob: b56ca1087456e922401727212229091d9523b04a [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
20#include "code_generator.h"
Serban Constantinescu02d81cc2015-01-05 16:08:49 +000021#include "dex/compiler_enums.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000022#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010023#include "nodes.h"
24#include "parallel_move_resolver.h"
25#include "utils/arm64/assembler_arm64.h"
Serban Constantinescu82e52ce2015-03-26 16:50:57 +000026#include "vixl/a64/disasm-a64.h"
27#include "vixl/a64/macro-assembler-a64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "arch/arm64/quick_method_frame_info_arm64.h"
29
30namespace art {
31namespace arm64 {
32
33class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080034
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000035// Use a local definition to prevent copying mistakes.
36static constexpr size_t kArm64WordSize = kArm64PointerSize;
37
Alexandre Rames5319def2014-10-23 10:03:10 +010038static const vixl::Register kParameterCoreRegisters[] = {
39 vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7
40};
41static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
42static const vixl::FPRegister kParameterFPRegisters[] = {
43 vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7
44};
45static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
46
Andreas Gampe878d58c2015-01-15 23:24:00 -080047const vixl::Register tr = vixl::x18; // Thread Register
48static const vixl::Register kArtMethodRegister = vixl::w0; // Method register on invoke.
Alexandre Rames5319def2014-10-23 10:03:10 +010049
50const vixl::CPURegList vixl_reserved_core_registers(vixl::ip0, vixl::ip1);
Alexandre Ramesa89086e2014-11-07 17:13:25 +000051const vixl::CPURegList vixl_reserved_fp_registers(vixl::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010052
Zheng Xu69a50302015-04-14 20:04:41 +080053const vixl::CPURegList runtime_reserved_core_registers(tr, vixl::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000054
55// Callee-saved registers defined by AAPCS64.
56const vixl::CPURegList callee_saved_core_registers(vixl::CPURegister::kRegister,
57 vixl::kXRegSize,
58 vixl::x19.code(),
59 vixl::x30.code());
60const vixl::CPURegList callee_saved_fp_registers(vixl::CPURegister::kFPRegister,
61 vixl::kDRegSize,
62 vixl::d8.code(),
63 vixl::d15.code());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000064Location ARM64ReturnLocation(Primitive::Type return_type);
65
Andreas Gampe878d58c2015-01-15 23:24:00 -080066class SlowPathCodeARM64 : public SlowPathCode {
67 public:
68 SlowPathCodeARM64() : entry_label_(), exit_label_() {}
69
70 vixl::Label* GetEntryLabel() { return &entry_label_; }
71 vixl::Label* GetExitLabel() { return &exit_label_; }
72
Zheng Xuda403092015-04-24 17:35:39 +080073 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
74 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
75
Andreas Gampe878d58c2015-01-15 23:24:00 -080076 private:
77 vixl::Label entry_label_;
78 vixl::Label exit_label_;
79
80 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
81};
82
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +000083static const vixl::Register kRuntimeParameterCoreRegisters[] =
84 { vixl::x0, vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7 };
85static constexpr size_t kRuntimeParameterCoreRegistersLength =
86 arraysize(kRuntimeParameterCoreRegisters);
87static const vixl::FPRegister kRuntimeParameterFpuRegisters[] =
88 { vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7 };
89static constexpr size_t kRuntimeParameterFpuRegistersLength =
90 arraysize(kRuntimeParameterCoreRegisters);
91
92class InvokeRuntimeCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
93 public:
94 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
95
96 InvokeRuntimeCallingConvention()
97 : CallingConvention(kRuntimeParameterCoreRegisters,
98 kRuntimeParameterCoreRegistersLength,
99 kRuntimeParameterFpuRegisters,
100 kRuntimeParameterFpuRegistersLength) {}
101
102 Location GetReturnLocation(Primitive::Type return_type);
103
104 private:
105 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
106};
107
Alexandre Rames5319def2014-10-23 10:03:10 +0100108class InvokeDexCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
109 public:
110 InvokeDexCallingConvention()
111 : CallingConvention(kParameterCoreRegisters,
112 kParameterCoreRegistersLength,
113 kParameterFPRegisters,
114 kParameterFPRegistersLength) {}
115
116 Location GetReturnLocation(Primitive::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000117 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100118 }
119
120
121 private:
122 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
123};
124
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100125class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100126 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100127 InvokeDexCallingConventionVisitorARM64() {}
128 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100129
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100130 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100131 Location GetReturnLocation(Primitive::Type return_type) {
132 return calling_convention.GetReturnLocation(return_type);
133 }
134
135 private:
136 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100137
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100138 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100139};
140
141class InstructionCodeGeneratorARM64 : public HGraphVisitor {
142 public:
143 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
144
145#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000146 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100147 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
148#undef DECLARE_VISIT_INSTRUCTION
149
150 void LoadCurrentMethod(XRegister reg);
151
152 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000153 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100154
155 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000156 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, vixl::Register class_reg);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000157 void GenerateMemoryBarrier(MemBarrierKind kind);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000158 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000159 void HandleBinaryOp(HBinaryOperation* instr);
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100160 void HandleFieldSet(HInstruction* instruction,
161 const FieldInfo& field_info,
162 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100163 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000164 void HandleShift(HBinaryOperation* instr);
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000165 void GenerateImplicitNullCheck(HNullCheck* instruction);
166 void GenerateExplicitNullCheck(HNullCheck* instruction);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700167 void GenerateTestAndBranch(HInstruction* instruction,
168 vixl::Label* true_target,
169 vixl::Label* false_target,
170 vixl::Label* always_true_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800171 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
172 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
173 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
174 void GenerateDivRemIntegral(HBinaryOperation* instruction);
175
Alexandre Rames5319def2014-10-23 10:03:10 +0100176
177 Arm64Assembler* const assembler_;
178 CodeGeneratorARM64* const codegen_;
179
180 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
181};
182
183class LocationsBuilderARM64 : public HGraphVisitor {
184 public:
185 explicit LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
186 : HGraphVisitor(graph), codegen_(codegen) {}
187
188#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000189 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100190 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
191#undef DECLARE_VISIT_INSTRUCTION
192
193 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000194 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100195 void HandleFieldSet(HInstruction* instruction);
196 void HandleFieldGet(HInstruction* instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +0100197 void HandleInvoke(HInvoke* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100198 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100199
200 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100201 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100202
203 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
204};
205
Zheng Xuad4450e2015-04-17 18:48:56 +0800206class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000207 public:
208 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800209 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000210
Zheng Xuad4450e2015-04-17 18:48:56 +0800211 protected:
212 void PrepareForEmitNativeCode() OVERRIDE;
213 void FinishEmitNativeCode() OVERRIDE;
214 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
215 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000216 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000217
218 private:
219 Arm64Assembler* GetAssembler() const;
220 vixl::MacroAssembler* GetVIXLAssembler() const {
221 return GetAssembler()->vixl_masm_;
222 }
223
224 CodeGeneratorARM64* const codegen_;
Zheng Xuad4450e2015-04-17 18:48:56 +0800225 vixl::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000226
227 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
228};
229
Alexandre Rames5319def2014-10-23 10:03:10 +0100230class CodeGeneratorARM64 : public CodeGenerator {
231 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000232 CodeGeneratorARM64(HGraph* graph,
233 const Arm64InstructionSetFeatures& isa_features,
234 const CompilerOptions& compiler_options);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000235 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100236
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000237 void GenerateFrameEntry() OVERRIDE;
238 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100239
Zheng Xuda403092015-04-24 17:35:39 +0800240 vixl::CPURegList GetFramePreservedCoreRegisters() const;
241 vixl::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100242
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000243 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100244
245 vixl::Label* GetLabelOf(HBasicBlock* block) const {
Nicolas Geoffraydc23d832015-02-16 11:15:43 +0000246 return CommonGetLabelOf<vixl::Label>(block_labels_, block);
Alexandre Rames5319def2014-10-23 10:03:10 +0100247 }
248
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000249 void Move(HInstruction* instruction, Location location, HInstruction* move_for) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100250
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000251 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100252 return kArm64WordSize;
253 }
254
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500255 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
256 // Allocated in D registers, which are word sized.
257 return kArm64WordSize;
258 }
259
Alexandre Rames67555f72014-11-18 10:55:16 +0000260 uintptr_t GetAddressOf(HBasicBlock* block) const OVERRIDE {
261 vixl::Label* block_entry_label = GetLabelOf(block);
262 DCHECK(block_entry_label->IsBound());
263 return block_entry_label->location();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000264 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100265
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000266 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
267 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
268 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000269 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100270
271 // Emit a write barrier.
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100272 void MarkGCCard(vixl::Register object, vixl::Register value, bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100273
274 // Register allocation.
275
Nicolas Geoffray98893962015-01-21 12:32:32 +0000276 void SetupBlockedRegisters(bool is_baseline) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100277 // AllocateFreeRegister() is only used when allocating registers locally
278 // during CompileBaseline().
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000279 Location AllocateFreeRegister(Primitive::Type type) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100280
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000281 Location GetStackLocation(HLoadLocal* load) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100282
Zheng Xuda403092015-04-24 17:35:39 +0800283 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
284 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
285 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
286 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100287
288 // The number of registers that can be allocated. The register allocator may
289 // decide to reserve and not use a few of them.
290 // We do not consider registers sp, xzr, wzr. They are either not allocatable
291 // (xzr, wzr), or make for poor allocatable registers (sp alignment
292 // requirements, etc.). This also facilitates our task as all other registers
293 // can easily be mapped via to or from their type and index or code.
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000294 static const int kNumberOfAllocatableRegisters = vixl::kNumberOfRegisters - 1;
295 static const int kNumberOfAllocatableFPRegisters = vixl::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100296 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
297
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000298 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
299 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100300
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000301 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100302 return InstructionSet::kArm64;
303 }
304
Serban Constantinescu579885a2015-02-22 20:51:33 +0000305 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
306 return isa_features_;
307 }
308
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000309 void Initialize() OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100310 HGraph* graph = GetGraph();
311 int length = graph->GetBlocks().Size();
312 block_labels_ = graph->GetArena()->AllocArray<vixl::Label>(length);
313 for (int i = 0; i < length; ++i) {
314 new(block_labels_ + i) vixl::Label();
315 }
316 }
317
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000318 void Finalize(CodeAllocator* allocator) OVERRIDE;
319
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000320 // Code generation helpers.
Alexandre Rames67555f72014-11-18 10:55:16 +0000321 void MoveConstant(vixl::CPURegister destination, HConstant* constant);
Alexandre Rames3e69f162014-12-10 10:36:50 +0000322 // The type is optional. When specified it must be coherent with the
323 // locations, and is used for optimisation and debugging.
324 void MoveLocation(Location destination, Location source,
325 Primitive::Type type = Primitive::kPrimVoid);
Alexandre Rames67555f72014-11-18 10:55:16 +0000326 void Load(Primitive::Type type, vixl::CPURegister dst, const vixl::MemOperand& src);
327 void Store(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
328 void LoadCurrentMethod(vixl::Register current_method);
Calin Juravle77520bc2015-01-12 18:45:46 +0000329 void LoadAcquire(HInstruction* instruction, vixl::CPURegister dst, const vixl::MemOperand& src);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000330 void StoreRelease(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
Alexandre Rames67555f72014-11-18 10:55:16 +0000331
332 // Generate code to invoke a runtime entry point.
Nicolas Geoffrayeeefa122015-03-13 18:52:59 +0000333 void InvokeRuntime(int32_t offset,
334 HInstruction* instruction,
335 uint32_t dex_pc,
336 SlowPathCode* slow_path);
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000337
Alexandre Rames3e69f162014-12-10 10:36:50 +0000338 ParallelMoveResolverARM64* GetMoveResolver() { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000339
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000340 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
341 return false;
342 }
343
Andreas Gampe878d58c2015-01-15 23:24:00 -0800344 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, vixl::Register temp);
345
Alexandre Rames5319def2014-10-23 10:03:10 +0100346 private:
347 // Labels for each block that will be compiled.
348 vixl::Label* block_labels_;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000349 vixl::Label frame_entry_label_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100350
351 LocationsBuilderARM64 location_builder_;
352 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000353 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100354 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000355 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100356
357 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
358};
359
Alexandre Rames3e69f162014-12-10 10:36:50 +0000360inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
361 return codegen_->GetAssembler();
362}
363
Alexandre Rames5319def2014-10-23 10:03:10 +0100364} // namespace arm64
365} // namespace art
366
367#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_