blob: 0f28591775419f55900256072541f927a54e1341 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_arm.h"
18
Elliott Hughes07ed66b2012-12-12 18:34:25 -080019#include "base/logging.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "offsets.h"
Carl Shapiroe2d373e2011-07-25 15:20:06 -070022#include "thread.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070023#include "utils.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace arm {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Dave Allison65fcc2c2014-04-28 13:45:27 -070028const char* kRegisterNames[] = {
Elliott Hughes1f359b02011-07-17 14:27:17 -070029 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
30 "fp", "ip", "sp", "lr", "pc"
31};
Dave Allison65fcc2c2014-04-28 13:45:27 -070032
33const char* kConditionNames[] = {
34 "EQ", "NE", "CS", "CC", "MI", "PL", "VS", "VC", "HI", "LS", "GE", "LT", "GT",
35 "LE", "AL",
36};
37
Elliott Hughes1f359b02011-07-17 14:27:17 -070038std::ostream& operator<<(std::ostream& os, const Register& rhs) {
39 if (rhs >= R0 && rhs <= PC) {
40 os << kRegisterNames[rhs];
41 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070042 os << "Register[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070043 }
44 return os;
45}
46
47
48std::ostream& operator<<(std::ostream& os, const SRegister& rhs) {
49 if (rhs >= S0 && rhs < kNumberOfSRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070050 os << "s" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070051 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070052 os << "SRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070053 }
54 return os;
55}
56
57
58std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
59 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070060 os << "d" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070061 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070062 os << "DRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070063 }
64 return os;
65}
66
Elliott Hughes1f359b02011-07-17 14:27:17 -070067std::ostream& operator<<(std::ostream& os, const Condition& rhs) {
68 if (rhs >= EQ && rhs <= AL) {
69 os << kConditionNames[rhs];
70 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070071 os << "Condition[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070072 }
73 return os;
74}
75
Nicolas Geoffray96f89a22014-07-11 10:57:49 +010076ShifterOperand::ShifterOperand(uint32_t immed)
77 : type_(kImmediate), rm_(kNoRegister), rs_(kNoRegister),
78 is_rotate_(false), is_shift_(false), shift_(kNoShift), rotate_(0), immed_(immed) {
79 CHECK(immed < (1u << 12) || ArmAssembler::ModifiedImmediate(immed) != kInvalidModifiedImmediate);
80}
Carl Shapiroa2e18e12011-06-21 18:57:55 -070081
82
Dave Allison65fcc2c2014-04-28 13:45:27 -070083uint32_t ShifterOperand::encodingArm() const {
84 CHECK(is_valid());
85 switch (type_) {
86 case kImmediate:
87 if (is_rotate_) {
88 return (rotate_ << kRotateShift) | (immed_ << kImmed8Shift);
89 } else {
90 return immed_;
Ian Rogersb033c752011-07-20 12:22:35 -070091 }
Dave Allison65fcc2c2014-04-28 13:45:27 -070092 break;
93 case kRegister:
94 if (is_shift_) {
Andreas Gampe849cc5e2014-11-18 13:46:46 -080095 uint32_t shift_type;
96 switch (shift_) {
97 case arm::Shift::ROR:
98 shift_type = static_cast<uint32_t>(shift_);
99 CHECK_NE(immed_, 0U);
100 break;
101 case arm::Shift::RRX:
102 shift_type = static_cast<uint32_t>(arm::Shift::ROR); // Same encoding as ROR.
103 CHECK_EQ(immed_, 0U);
104 break;
105 default:
106 shift_type = static_cast<uint32_t>(shift_);
107 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700108 // Shifted immediate or register.
109 if (rs_ == kNoRegister) {
110 // Immediate shift.
111 return immed_ << kShiftImmShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800112 shift_type << kShiftShift |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700113 static_cast<uint32_t>(rm_);
114 } else {
115 // Register shift.
116 return static_cast<uint32_t>(rs_) << kShiftRegisterShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800117 shift_type << kShiftShift | (1 << 4) |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700118 static_cast<uint32_t>(rm_);
119 }
120 } else {
121 // Simple register
122 return static_cast<uint32_t>(rm_);
Ian Rogersb033c752011-07-20 12:22:35 -0700123 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700124 break;
125 default:
126 // Can't get here.
127 LOG(FATAL) << "Invalid shifter operand for ARM";
128 return 0;
Ian Rogersb033c752011-07-20 12:22:35 -0700129 }
130}
131
Dave Allison45fdb932014-06-25 12:37:10 -0700132uint32_t ShifterOperand::encodingThumb() const {
133 switch (type_) {
134 case kImmediate:
135 return immed_;
136 case kRegister:
137 if (is_shift_) {
138 // Shifted immediate or register.
139 if (rs_ == kNoRegister) {
140 // Immediate shift.
141 if (shift_ == RRX) {
142 // RRX is encoded as an ROR with imm 0.
143 return ROR << 4 | static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700144 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700145 uint32_t imm3 = immed_ >> 2;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700146 uint32_t imm2 = immed_ & 3U /* 0b11 */;
Dave Allison45fdb932014-06-25 12:37:10 -0700147
148 return imm3 << 12 | imm2 << 6 | shift_ << 4 |
149 static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700150 }
151 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700152 LOG(FATAL) << "No register-shifted register instruction available in thumb";
153 return 0;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700154 }
Dave Allison45fdb932014-06-25 12:37:10 -0700155 } else {
156 // Simple register
157 return static_cast<uint32_t>(rm_);
158 }
159 break;
160 default:
161 // Can't get here.
162 LOG(FATAL) << "Invalid shifter operand for thumb";
163 return 0;
Ian Rogersb033c752011-07-20 12:22:35 -0700164 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700165 return 0;
166}
167
168bool ShifterOperand::CanHoldThumb(Register rd, Register rn, Opcode opcode,
169 uint32_t immediate, ShifterOperand* shifter_op) {
170 shifter_op->type_ = kImmediate;
171 shifter_op->immed_ = immediate;
172 shifter_op->is_shift_ = false;
173 shifter_op->is_rotate_ = false;
174 switch (opcode) {
175 case ADD:
176 case SUB:
177 if (rn == SP) {
178 if (rd == SP) {
179 return immediate < (1 << 9); // 9 bits allowed.
180 } else {
181 return immediate < (1 << 12); // 12 bits.
182 }
183 }
184 if (immediate < (1 << 12)) { // Less than (or equal to) 12 bits can always be done.
185 return true;
186 }
187 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
188
189 case MOV:
Nicolas Geoffray8d486732014-07-16 16:23:40 +0100190 // TODO: Support less than or equal to 12bits.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700191 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
192 case MVN:
193 default:
194 return ArmAssembler::ModifiedImmediate(immediate) != kInvalidModifiedImmediate;
195 }
Ian Rogersb033c752011-07-20 12:22:35 -0700196}
197
Dave Allison65fcc2c2014-04-28 13:45:27 -0700198uint32_t Address::encodingArm() const {
199 CHECK(IsAbsoluteUint(12, offset_));
200 uint32_t encoding;
Dave Allison45fdb932014-06-25 12:37:10 -0700201 if (is_immed_offset_) {
202 if (offset_ < 0) {
203 encoding = (am_ ^ (1 << kUShift)) | -offset_; // Flip U to adjust sign.
204 } else {
205 encoding = am_ | offset_;
206 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700207 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700208 uint32_t shift = shift_;
209 if (shift == RRX) {
Andreas Gampe9f612ff2014-11-24 13:42:22 -0800210 CHECK_EQ(offset_, 0);
Dave Allison45fdb932014-06-25 12:37:10 -0700211 shift = ROR;
212 }
213 encoding = am_ | static_cast<uint32_t>(rm_) | shift << 5 | offset_ << 7 | B25;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700214 }
215 encoding |= static_cast<uint32_t>(rn_) << kRnShift;
216 return encoding;
217}
Ian Rogersb033c752011-07-20 12:22:35 -0700218
Dave Allison65fcc2c2014-04-28 13:45:27 -0700219
Dave Allison45fdb932014-06-25 12:37:10 -0700220uint32_t Address::encodingThumb(bool is_32bit) const {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700221 uint32_t encoding = 0;
Dave Allison45fdb932014-06-25 12:37:10 -0700222 if (is_immed_offset_) {
223 encoding = static_cast<uint32_t>(rn_) << 16;
224 // Check for the T3/T4 encoding.
225 // PUW must Offset for T3
226 // Convert ARM PU0W to PUW
227 // The Mode is in ARM encoding format which is:
228 // |P|U|0|W|
229 // we need this in thumb2 mode:
230 // |P|U|W|
Dave Allison65fcc2c2014-04-28 13:45:27 -0700231
Dave Allison45fdb932014-06-25 12:37:10 -0700232 uint32_t am = am_;
233 int32_t offset = offset_;
234 if (offset < 0) {
235 am ^= 1 << kUShift;
236 offset = -offset;
237 }
238 if (offset_ < 0 || (offset >= 0 && offset < 256 &&
Dave Allison65fcc2c2014-04-28 13:45:27 -0700239 am_ != Mode::Offset)) {
Dave Allison45fdb932014-06-25 12:37:10 -0700240 // T4 encoding.
241 uint32_t PUW = am >> 21; // Move down to bottom of word.
242 PUW = (PUW >> 1) | (PUW & 1); // Bits 3, 2 and 0.
243 // If P is 0 then W must be 1 (Different from ARM).
Andreas Gampec8ccf682014-09-29 20:07:43 -0700244 if ((PUW & 4U /* 0b100 */) == 0) {
245 PUW |= 1U /* 0b1 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700246 }
Dave Allison45fdb932014-06-25 12:37:10 -0700247 encoding |= B11 | PUW << 8 | offset;
248 } else {
249 // T3 encoding (also sets op1 to 0b01).
250 encoding |= B23 | offset_;
251 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700252 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700253 // Register offset, possibly shifted.
254 // Need to choose between encoding T1 (16 bit) or T2.
255 // Only Offset mode is supported. Shift must be LSL and the count
256 // is only 2 bits.
257 CHECK_EQ(shift_, LSL);
258 CHECK_LE(offset_, 4);
259 CHECK_EQ(am_, Offset);
260 bool is_t2 = is_32bit;
261 if (ArmAssembler::IsHighRegister(rn_) || ArmAssembler::IsHighRegister(rm_)) {
262 is_t2 = true;
263 } else if (offset_ != 0) {
264 is_t2 = true;
265 }
266 if (is_t2) {
267 encoding = static_cast<uint32_t>(rn_) << 16 | static_cast<uint32_t>(rm_) |
268 offset_ << 4;
269 } else {
270 encoding = static_cast<uint32_t>(rn_) << 3 | static_cast<uint32_t>(rm_) << 6;
271 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700272 }
273 return encoding;
274}
275
276// This is very like the ARM encoding except the offset is 10 bits.
277uint32_t Address::encodingThumbLdrdStrd() const {
278 uint32_t encoding;
279 uint32_t am = am_;
280 // If P is 0 then W must be 1 (Different from ARM).
281 uint32_t PU1W = am_ >> 21; // Move down to bottom of word.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700282 if ((PU1W & 8U /* 0b1000 */) == 0) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700283 am |= 1 << 21; // Set W bit.
284 }
285 if (offset_ < 0) {
286 int32_t off = -offset_;
287 CHECK_LT(off, 1024);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700288 CHECK_EQ((off & 3 /* 0b11 */), 0); // Must be multiple of 4.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700289 encoding = (am ^ (1 << kUShift)) | off >> 2; // Flip U to adjust sign.
290 } else {
291 CHECK_LT(offset_, 1024);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700292 CHECK_EQ((offset_ & 3 /* 0b11 */), 0); // Must be multiple of 4.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700293 encoding = am | offset_ >> 2;
294 }
295 encoding |= static_cast<uint32_t>(rn_) << 16;
296 return encoding;
297}
298
299// Encoding for ARM addressing mode 3.
300uint32_t Address::encoding3() const {
301 const uint32_t offset_mask = (1 << 12) - 1;
302 uint32_t encoding = encodingArm();
303 uint32_t offset = encoding & offset_mask;
304 CHECK_LT(offset, 256u);
305 return (encoding & ~offset_mask) | ((offset & 0xf0) << 4) | (offset & 0xf);
306}
307
308// Encoding for vfp load/store addressing.
309uint32_t Address::vencoding() const {
310 const uint32_t offset_mask = (1 << 12) - 1;
311 uint32_t encoding = encodingArm();
312 uint32_t offset = encoding & offset_mask;
313 CHECK(IsAbsoluteUint(10, offset)); // In the range -1020 to +1020.
314 CHECK_ALIGNED(offset, 2); // Multiple of 4.
315 CHECK((am_ == Offset) || (am_ == NegOffset));
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800316 uint32_t vencoding_value = (encoding & (0xf << kRnShift)) | (offset >> 2);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700317 if (am_ == Offset) {
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800318 vencoding_value |= 1 << 23;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700319 }
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800320 return vencoding_value;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700321}
322
323
324bool Address::CanHoldLoadOffsetArm(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700325 switch (type) {
326 case kLoadSignedByte:
327 case kLoadSignedHalfword:
328 case kLoadUnsignedHalfword:
329 case kLoadWordPair:
330 return IsAbsoluteUint(8, offset); // Addressing mode 3.
331 case kLoadUnsignedByte:
332 case kLoadWord:
333 return IsAbsoluteUint(12, offset); // Addressing mode 2.
334 case kLoadSWord:
335 case kLoadDWord:
336 return IsAbsoluteUint(10, offset); // VFP addressing mode.
337 default:
338 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700339 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700340 }
341}
342
343
Dave Allison65fcc2c2014-04-28 13:45:27 -0700344bool Address::CanHoldStoreOffsetArm(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700345 switch (type) {
346 case kStoreHalfword:
347 case kStoreWordPair:
348 return IsAbsoluteUint(8, offset); // Addressing mode 3.
349 case kStoreByte:
350 case kStoreWord:
351 return IsAbsoluteUint(12, offset); // Addressing mode 2.
352 case kStoreSWord:
353 case kStoreDWord:
354 return IsAbsoluteUint(10, offset); // VFP addressing mode.
355 default:
356 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700357 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700358 }
359}
360
Dave Allison65fcc2c2014-04-28 13:45:27 -0700361bool Address::CanHoldLoadOffsetThumb(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700362 switch (type) {
363 case kLoadSignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700364 case kLoadSignedHalfword:
Ian Rogersb033c752011-07-20 12:22:35 -0700365 case kLoadUnsignedHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700366 case kLoadUnsignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700367 case kLoadWord:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700368 return IsAbsoluteUint(12, offset);
369 case kLoadSWord:
370 case kLoadDWord:
371 return IsAbsoluteUint(10, offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700372 case kLoadWordPair:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700373 return IsAbsoluteUint(10, offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700374 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700375 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700376 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700377 }
378}
379
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700380
Dave Allison65fcc2c2014-04-28 13:45:27 -0700381bool Address::CanHoldStoreOffsetThumb(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700382 switch (type) {
Ian Rogersb033c752011-07-20 12:22:35 -0700383 case kStoreHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700384 case kStoreByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700385 case kStoreWord:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700386 return IsAbsoluteUint(12, offset);
387 case kStoreSWord:
388 case kStoreDWord:
389 return IsAbsoluteUint(10, offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700390 case kStoreWordPair:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700391 return IsAbsoluteUint(10, offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700392 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700393 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700394 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700395 }
396}
397
Dave Allison65fcc2c2014-04-28 13:45:27 -0700398void ArmAssembler::Pad(uint32_t bytes) {
399 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
400 for (uint32_t i = 0; i < bytes; ++i) {
Ian Rogers13735952014-10-08 12:43:28 -0700401 buffer_.Emit<uint8_t>(0);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700402 }
Carl Shapiro9b9ba282011-08-14 15:30:39 -0700403}
404
Ian Rogers790a6b72014-04-01 10:36:00 -0700405constexpr size_t kFramePointerSize = 4;
406
Ian Rogers2c8f6532011-09-02 17:16:34 -0700407void ArmAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800408 const std::vector<ManagedRegister>& callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +0700409 const ManagedRegisterEntrySpills& entry_spills) {
Elliott Hughes06b37d92011-10-16 11:51:29 -0700410 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700411 CHECK_EQ(R0, method_reg.AsArm().AsCoreRegister());
Ian Rogersbdb03912011-09-14 00:55:44 -0700412
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700413 // Push callee saves and link register.
Ian Rogersbdb03912011-09-14 00:55:44 -0700414 RegList push_list = 1 << LR;
415 size_t pushed_values = 1;
416 for (size_t i = 0; i < callee_save_regs.size(); i++) {
417 Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister();
418 push_list |= 1 << reg;
419 pushed_values++;
Ian Rogers0d666d82011-08-14 16:03:46 -0700420 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700421 PushList(push_list);
422
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700423 // Increase frame to required size.
Ian Rogers790a6b72014-04-01 10:36:00 -0700424 CHECK_GT(frame_size, pushed_values * kFramePointerSize); // Must at least have space for Method*.
425 size_t adjust = frame_size - (pushed_values * kFramePointerSize);
Ian Rogersbdb03912011-09-14 00:55:44 -0700426 IncreaseFrameSize(adjust);
427
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700428 // Write out Method*.
Ian Rogersbdb03912011-09-14 00:55:44 -0700429 StoreToOffset(kStoreWord, R0, SP, 0);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700430
431 // Write out entry spills.
Zheng Xu5667fdb2014-10-23 18:29:55 +0800432 int32_t offset = frame_size + sizeof(StackReference<mirror::ArtMethod>);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700433 for (size_t i = 0; i < entry_spills.size(); ++i) {
Zheng Xu5667fdb2014-10-23 18:29:55 +0800434 ArmManagedRegister reg = entry_spills.at(i).AsArm();
435 if (reg.IsNoRegister()) {
436 // only increment stack offset.
437 ManagedRegisterSpill spill = entry_spills.at(i);
438 offset += spill.getSize();
439 } else if (reg.IsCoreRegister()) {
440 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
441 offset += 4;
442 } else if (reg.IsSRegister()) {
443 StoreSToOffset(reg.AsSRegister(), SP, offset);
444 offset += 4;
445 } else if (reg.IsDRegister()) {
446 StoreDToOffset(reg.AsDRegister(), SP, offset);
447 offset += 8;
448 }
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700449 }
Ian Rogersb033c752011-07-20 12:22:35 -0700450}
451
Ian Rogers2c8f6532011-09-02 17:16:34 -0700452void ArmAssembler::RemoveFrame(size_t frame_size,
Ian Rogersbdb03912011-09-14 00:55:44 -0700453 const std::vector<ManagedRegister>& callee_save_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -0700454 CHECK_ALIGNED(frame_size, kStackAlignment);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700455 // Compute callee saves to pop and PC.
Ian Rogersbdb03912011-09-14 00:55:44 -0700456 RegList pop_list = 1 << PC;
457 size_t pop_values = 1;
458 for (size_t i = 0; i < callee_save_regs.size(); i++) {
459 Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister();
460 pop_list |= 1 << reg;
461 pop_values++;
Ian Rogers0d666d82011-08-14 16:03:46 -0700462 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700463
Dave Allison65fcc2c2014-04-28 13:45:27 -0700464 // Decrease frame to start of callee saves.
Ian Rogers790a6b72014-04-01 10:36:00 -0700465 CHECK_GT(frame_size, pop_values * kFramePointerSize);
466 size_t adjust = frame_size - (pop_values * kFramePointerSize);
Ian Rogersbdb03912011-09-14 00:55:44 -0700467 DecreaseFrameSize(adjust);
468
Dave Allison65fcc2c2014-04-28 13:45:27 -0700469 // Pop callee saves and PC.
Ian Rogersbdb03912011-09-14 00:55:44 -0700470 PopList(pop_list);
Ian Rogers0d666d82011-08-14 16:03:46 -0700471}
472
Ian Rogers2c8f6532011-09-02 17:16:34 -0700473void ArmAssembler::IncreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700474 AddConstant(SP, -adjust);
475}
476
Ian Rogers2c8f6532011-09-02 17:16:34 -0700477void ArmAssembler::DecreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700478 AddConstant(SP, adjust);
479}
480
Ian Rogers2c8f6532011-09-02 17:16:34 -0700481void ArmAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
482 ArmManagedRegister src = msrc.AsArm();
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700483 if (src.IsNoRegister()) {
484 CHECK_EQ(0u, size);
485 } else if (src.IsCoreRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -0700486 CHECK_EQ(4u, size);
487 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700488 } else if (src.IsRegisterPair()) {
489 CHECK_EQ(8u, size);
490 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
491 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
492 SP, dest.Int32Value() + 4);
493 } else if (src.IsSRegister()) {
494 StoreSToOffset(src.AsSRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700495 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700496 CHECK(src.IsDRegister()) << src;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700497 StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700498 }
499}
500
Ian Rogers2c8f6532011-09-02 17:16:34 -0700501void ArmAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
502 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700503 CHECK(src.IsCoreRegister()) << src;
Ian Rogersb033c752011-07-20 12:22:35 -0700504 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
505}
506
Ian Rogers2c8f6532011-09-02 17:16:34 -0700507void ArmAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
508 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700509 CHECK(src.IsCoreRegister()) << src;
Ian Rogersdf20fe02011-07-20 20:34:16 -0700510 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
511}
512
Ian Rogers2c8f6532011-09-02 17:16:34 -0700513void ArmAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
514 FrameOffset in_off, ManagedRegister mscratch) {
515 ArmManagedRegister src = msrc.AsArm();
516 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers7a99c112011-09-07 12:48:27 -0700517 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
518 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
519 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
520}
521
Ian Rogers2c8f6532011-09-02 17:16:34 -0700522void ArmAssembler::CopyRef(FrameOffset dest, FrameOffset src,
523 ManagedRegister mscratch) {
524 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogersb033c752011-07-20 12:22:35 -0700525 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
526 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
527}
528
Ian Rogers2c8f6532011-09-02 17:16:34 -0700529void ArmAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
530 MemberOffset offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700531 ArmManagedRegister dst = mdest.AsArm();
532 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
533 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700534 base.AsArm().AsCoreRegister(), offs.Int32Value());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -0800535 if (kPoisonHeapReferences) {
536 rsb(dst.AsCoreRegister(), dst.AsCoreRegister(), ShifterOperand(0));
537 }
Ian Rogersb033c752011-07-20 12:22:35 -0700538}
539
Ian Rogers2c8f6532011-09-02 17:16:34 -0700540void ArmAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700541 ArmManagedRegister dst = mdest.AsArm();
542 CHECK(dst.IsCoreRegister()) << dst;
543 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), SP, src.Int32Value());
Elliott Hughes362f9bc2011-10-17 18:56:41 -0700544}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700545
546void ArmAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
Ian Rogersa04d3972011-08-17 11:33:44 -0700547 Offset offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700548 ArmManagedRegister dst = mdest.AsArm();
549 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
550 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700551 base.AsArm().AsCoreRegister(), offs.Int32Value());
Ian Rogersa04d3972011-08-17 11:33:44 -0700552}
553
Ian Rogers2c8f6532011-09-02 17:16:34 -0700554void ArmAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
555 ManagedRegister mscratch) {
556 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700557 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700558 LoadImmediate(scratch.AsCoreRegister(), imm);
559 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
560}
561
Ian Rogersdd7624d2014-03-14 17:43:00 -0700562void ArmAssembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700563 ManagedRegister mscratch) {
564 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700565 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700566 LoadImmediate(scratch.AsCoreRegister(), imm);
567 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), TR, dest.Int32Value());
568}
569
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700570static void EmitLoad(ArmAssembler* assembler, ManagedRegister m_dst,
571 Register src_register, int32_t src_offset, size_t size) {
572 ArmManagedRegister dst = m_dst.AsArm();
573 if (dst.IsNoRegister()) {
574 CHECK_EQ(0u, size) << dst;
575 } else if (dst.IsCoreRegister()) {
576 CHECK_EQ(4u, size) << dst;
577 assembler->LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
578 } else if (dst.IsRegisterPair()) {
579 CHECK_EQ(8u, size) << dst;
580 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset);
581 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4);
582 } else if (dst.IsSRegister()) {
583 assembler->LoadSFromOffset(dst.AsSRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700584 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700585 CHECK(dst.IsDRegister()) << dst;
586 assembler->LoadDFromOffset(dst.AsDRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700587 }
588}
589
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700590void ArmAssembler::Load(ManagedRegister m_dst, FrameOffset src, size_t size) {
591 return EmitLoad(this, m_dst, SP, src.Int32Value(), size);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700592}
593
Ian Rogersdd7624d2014-03-14 17:43:00 -0700594void ArmAssembler::LoadFromThread32(ManagedRegister m_dst, ThreadOffset<4> src, size_t size) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700595 return EmitLoad(this, m_dst, TR, src.Int32Value(), size);
596}
597
Ian Rogersdd7624d2014-03-14 17:43:00 -0700598void ArmAssembler::LoadRawPtrFromThread32(ManagedRegister m_dst, ThreadOffset<4> offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700599 ArmManagedRegister dst = m_dst.AsArm();
600 CHECK(dst.IsCoreRegister()) << dst;
601 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), TR, offs.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700602}
603
Ian Rogersdd7624d2014-03-14 17:43:00 -0700604void ArmAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
605 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700606 ManagedRegister mscratch) {
607 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700608 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700609 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
610 TR, thr_offs.Int32Value());
611 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
612 SP, fr_offs.Int32Value());
613}
614
Ian Rogersdd7624d2014-03-14 17:43:00 -0700615void ArmAssembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700616 FrameOffset fr_offs,
617 ManagedRegister mscratch) {
618 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700619 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700620 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
621 SP, fr_offs.Int32Value());
622 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
623 TR, thr_offs.Int32Value());
624}
625
Ian Rogersdd7624d2014-03-14 17:43:00 -0700626void ArmAssembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700627 FrameOffset fr_offs,
628 ManagedRegister mscratch) {
629 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700630 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700631 AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value(), AL);
632 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
633 TR, thr_offs.Int32Value());
634}
635
Ian Rogersdd7624d2014-03-14 17:43:00 -0700636void ArmAssembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers45a76cb2011-07-21 22:00:15 -0700637 StoreToOffset(kStoreWord, SP, TR, thr_offs.Int32Value());
638}
639
jeffhao58136ca2012-05-24 13:40:11 -0700640void ArmAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
641 UNIMPLEMENTED(FATAL) << "no sign extension necessary for arm";
642}
643
jeffhaocee4d0c2012-06-15 14:42:01 -0700644void ArmAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
645 UNIMPLEMENTED(FATAL) << "no zero extension necessary for arm";
646}
647
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700648void ArmAssembler::Move(ManagedRegister m_dst, ManagedRegister m_src, size_t /*size*/) {
649 ArmManagedRegister dst = m_dst.AsArm();
650 ArmManagedRegister src = m_src.AsArm();
651 if (!dst.Equals(src)) {
652 if (dst.IsCoreRegister()) {
653 CHECK(src.IsCoreRegister()) << src;
654 mov(dst.AsCoreRegister(), ShifterOperand(src.AsCoreRegister()));
655 } else if (dst.IsDRegister()) {
656 CHECK(src.IsDRegister()) << src;
657 vmovd(dst.AsDRegister(), src.AsDRegister());
658 } else if (dst.IsSRegister()) {
659 CHECK(src.IsSRegister()) << src;
660 vmovs(dst.AsSRegister(), src.AsSRegister());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700661 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700662 CHECK(dst.IsRegisterPair()) << dst;
663 CHECK(src.IsRegisterPair()) << src;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700664 // Ensure that the first move doesn't clobber the input of the second.
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700665 if (src.AsRegisterPairHigh() != dst.AsRegisterPairLow()) {
666 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
667 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700668 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700669 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
670 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700671 }
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700672 }
Ian Rogersb033c752011-07-20 12:22:35 -0700673 }
674}
675
Ian Rogersdc51b792011-09-22 20:41:37 -0700676void ArmAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700677 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700678 CHECK(scratch.IsCoreRegister()) << scratch;
679 CHECK(size == 4 || size == 8) << size;
Ian Rogersb033c752011-07-20 12:22:35 -0700680 if (size == 4) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700681 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
682 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Shih-wei Liao5381cf92011-07-27 00:28:04 -0700683 } else if (size == 8) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700684 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
685 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
686 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4);
687 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
Ian Rogersb033c752011-07-20 12:22:35 -0700688 }
689}
690
Ian Rogersdc51b792011-09-22 20:41:37 -0700691void ArmAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
692 ManagedRegister mscratch, size_t size) {
693 Register scratch = mscratch.AsArm().AsCoreRegister();
694 CHECK_EQ(size, 4u);
695 LoadFromOffset(kLoadWord, scratch, src_base.AsArm().AsCoreRegister(), src_offset.Int32Value());
696 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
697}
698
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700699void ArmAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
700 ManagedRegister mscratch, size_t size) {
701 Register scratch = mscratch.AsArm().AsCoreRegister();
702 CHECK_EQ(size, 4u);
703 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
704 StoreToOffset(kStoreWord, scratch, dest_base.AsArm().AsCoreRegister(), dest_offset.Int32Value());
705}
706
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700707void ArmAssembler::Copy(FrameOffset /*dst*/, FrameOffset /*src_base*/, Offset /*src_offset*/,
708 ManagedRegister /*mscratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700709 UNIMPLEMENTED(FATAL);
710}
711
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700712void ArmAssembler::Copy(ManagedRegister dest, Offset dest_offset,
713 ManagedRegister src, Offset src_offset,
714 ManagedRegister mscratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700715 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700716 Register scratch = mscratch.AsArm().AsCoreRegister();
717 LoadFromOffset(kLoadWord, scratch, src.AsArm().AsCoreRegister(), src_offset.Int32Value());
718 StoreToOffset(kStoreWord, scratch, dest.AsArm().AsCoreRegister(), dest_offset.Int32Value());
719}
720
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700721void ArmAssembler::Copy(FrameOffset /*dst*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/,
722 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700723 UNIMPLEMENTED(FATAL);
Ian Rogersdc51b792011-09-22 20:41:37 -0700724}
725
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700726void ArmAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
727 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700728 ManagedRegister min_reg, bool null_allowed) {
729 ArmManagedRegister out_reg = mout_reg.AsArm();
730 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700731 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
732 CHECK(out_reg.IsCoreRegister()) << out_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700733 if (null_allowed) {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700734 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
735 // the address in the handle scope holding the reference.
Ian Rogersb033c752011-07-20 12:22:35 -0700736 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700737 if (in_reg.IsNoRegister()) {
738 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700739 SP, handle_scope_offset.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700740 in_reg = out_reg;
741 }
Ian Rogersb033c752011-07-20 12:22:35 -0700742 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
743 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700744 it(EQ, kItElse);
Ian Rogersb033c752011-07-20 12:22:35 -0700745 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700746 } else {
747 it(NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700748 }
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700749 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700750 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700751 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700752 }
753}
754
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700755void ArmAssembler::CreateHandleScopeEntry(FrameOffset out_off,
756 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700757 ManagedRegister mscratch,
758 bool null_allowed) {
759 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700760 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700761 if (null_allowed) {
762 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP,
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700763 handle_scope_offset.Int32Value());
764 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
765 // the address in the handle scope holding the reference.
766 // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset)
Ian Rogersb033c752011-07-20 12:22:35 -0700767 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700768 it(NE);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700769 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700770 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700771 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700772 }
773 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
774}
775
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700776void ArmAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700777 ManagedRegister min_reg) {
778 ArmManagedRegister out_reg = mout_reg.AsArm();
779 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700780 CHECK(out_reg.IsCoreRegister()) << out_reg;
781 CHECK(in_reg.IsCoreRegister()) << in_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700782 Label null_arg;
783 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700784 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); // TODO: why EQ?
Ian Rogersb033c752011-07-20 12:22:35 -0700785 }
786 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700787 it(NE);
Ian Rogersdf20fe02011-07-20 20:34:16 -0700788 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
789 in_reg.AsCoreRegister(), 0, NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700790}
791
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700792void ArmAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700793 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700794}
795
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700796void ArmAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700797 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700798}
799
Ian Rogers2c8f6532011-09-02 17:16:34 -0700800void ArmAssembler::Call(ManagedRegister mbase, Offset offset,
801 ManagedRegister mscratch) {
802 ArmManagedRegister base = mbase.AsArm();
803 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700804 CHECK(base.IsCoreRegister()) << base;
805 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700806 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
807 base.AsCoreRegister(), offset.Int32Value());
808 blx(scratch.AsCoreRegister());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700809 // TODO: place reference map on call.
Ian Rogersb033c752011-07-20 12:22:35 -0700810}
811
Ian Rogers2c8f6532011-09-02 17:16:34 -0700812void ArmAssembler::Call(FrameOffset base, Offset offset,
813 ManagedRegister mscratch) {
814 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700815 CHECK(scratch.IsCoreRegister()) << scratch;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700816 // Call *(*(SP + base) + offset)
817 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
818 SP, base.Int32Value());
819 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
820 scratch.AsCoreRegister(), offset.Int32Value());
821 blx(scratch.AsCoreRegister());
822 // TODO: place reference map on call
823}
824
Ian Rogersdd7624d2014-03-14 17:43:00 -0700825void ArmAssembler::CallFromThread32(ThreadOffset<4> /*offset*/, ManagedRegister /*scratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -0700826 UNIMPLEMENTED(FATAL);
827}
828
Ian Rogers2c8f6532011-09-02 17:16:34 -0700829void ArmAssembler::GetCurrentThread(ManagedRegister tr) {
830 mov(tr.AsArm().AsCoreRegister(), ShifterOperand(TR));
Shih-wei Liao668512a2011-09-01 14:18:34 -0700831}
832
Ian Rogers2c8f6532011-09-02 17:16:34 -0700833void ArmAssembler::GetCurrentThread(FrameOffset offset,
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700834 ManagedRegister /*scratch*/) {
Shih-wei Liao668512a2011-09-01 14:18:34 -0700835 StoreToOffset(kStoreWord, TR, SP, offset.Int32Value(), AL);
836}
837
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700838void ArmAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700839 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700840 ArmExceptionSlowPath* slow = new ArmExceptionSlowPath(scratch, stack_adjust);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700841 buffer_.EnqueueSlowPath(slow);
842 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -0700843 TR, Thread::ExceptionOffset<4>().Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700844 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
845 b(slow->Entry(), NE);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700846}
847
Ian Rogers2c8f6532011-09-02 17:16:34 -0700848void ArmExceptionSlowPath::Emit(Assembler* sasm) {
849 ArmAssembler* sp_asm = down_cast<ArmAssembler*>(sasm);
850#define __ sp_asm->
851 __ Bind(&entry_);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700852 if (stack_adjust_ != 0) { // Fix up the frame.
853 __ DecreaseFrameSize(stack_adjust_);
854 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700855 // Pass exception object as argument.
856 // Don't care about preserving R0 as this call won't return.
Ian Rogers67375ac2011-09-14 00:55:44 -0700857 __ mov(R0, ShifterOperand(scratch_.AsCoreRegister()));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700858 // Set up call to Thread::Current()->pDeliverException.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700859 __ LoadFromOffset(kLoadWord, R12, TR, QUICK_ENTRYPOINT_OFFSET(4, pDeliverException).Int32Value());
Ian Rogers2c8f6532011-09-02 17:16:34 -0700860 __ blx(R12);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700861 // Call never returns.
Ian Rogers67375ac2011-09-14 00:55:44 -0700862 __ bkpt(0);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700863#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -0700864}
865
Dave Allison65fcc2c2014-04-28 13:45:27 -0700866
867static int LeadingZeros(uint32_t val) {
868 uint32_t alt;
869 int32_t n;
870 int32_t count;
871
872 count = 16;
873 n = 32;
874 do {
875 alt = val >> count;
876 if (alt != 0) {
877 n = n - count;
878 val = alt;
879 }
880 count >>= 1;
881 } while (count);
882 return n - val;
883}
884
885
886uint32_t ArmAssembler::ModifiedImmediate(uint32_t value) {
887 int32_t z_leading;
888 int32_t z_trailing;
889 uint32_t b0 = value & 0xff;
890
891 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
892 if (value <= 0xFF)
893 return b0; // 0:000:a:bcdefgh.
894 if (value == ((b0 << 16) | b0))
895 return (0x1 << 12) | b0; /* 0:001:a:bcdefgh */
896 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
897 return (0x3 << 12) | b0; /* 0:011:a:bcdefgh */
898 b0 = (value >> 8) & 0xff;
899 if (value == ((b0 << 24) | (b0 << 8)))
900 return (0x2 << 12) | b0; /* 0:010:a:bcdefgh */
901 /* Can we do it with rotation? */
902 z_leading = LeadingZeros(value);
903 z_trailing = 32 - LeadingZeros(~value & (value - 1));
904 /* A run of eight or fewer active bits? */
905 if ((z_leading + z_trailing) < 24)
906 return kInvalidModifiedImmediate; /* No - bail */
907 /* left-justify the constant, discarding msb (known to be 1) */
908 value <<= z_leading + 1;
909 /* Create bcdefgh */
910 value >>= 25;
911
912 /* Put it all together */
913 uint32_t v = 8 + z_leading;
914
Andreas Gampec8ccf682014-09-29 20:07:43 -0700915 uint32_t i = (v & 16U /* 0b10000 */) >> 4;
916 uint32_t imm3 = (v >> 1) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700917 uint32_t a = v & 1;
918 return value | i << 26 | imm3 << 12 | a << 7;
919}
920
Ian Rogers2c8f6532011-09-02 17:16:34 -0700921} // namespace arm
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700922} // namespace art