blob: 7168b9f30b8720210d93d4a6d68f2490b8edde41 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstrom7940e442013-07-12 13:46:57 -070017#include "codegen_arm.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080018
19#include "arch/arm/instruction_set_features_arm.h"
20#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070022#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
26/* This file contains codegen for the Thumb ISA. */
27
buzbee0d829482013-10-11 15:24:55 -070028static int32_t EncodeImmSingle(int32_t value) {
29 int32_t res;
30 int32_t bit_a = (value & 0x80000000) >> 31;
31 int32_t not_bit_b = (value & 0x40000000) >> 30;
32 int32_t bit_b = (value & 0x20000000) >> 29;
33 int32_t b_smear = (value & 0x3e000000) >> 25;
34 int32_t slice = (value & 0x01f80000) >> 19;
35 int32_t zeroes = (value & 0x0007ffff);
Brian Carlstrom7940e442013-07-12 13:46:57 -070036 if (zeroes != 0)
37 return -1;
38 if (bit_b) {
39 if ((not_bit_b != 0) || (b_smear != 0x1f))
40 return -1;
41 } else {
42 if ((not_bit_b != 1) || (b_smear != 0x0))
43 return -1;
44 }
45 res = (bit_a << 7) | (bit_b << 6) | slice;
46 return res;
47}
48
49/*
50 * Determine whether value can be encoded as a Thumb2 floating point
51 * immediate. If not, return -1. If so return encoded 8-bit value.
52 */
buzbee0d829482013-10-11 15:24:55 -070053static int32_t EncodeImmDouble(int64_t value) {
54 int32_t res;
Ian Rogers0f678472014-03-10 16:18:37 -070055 int32_t bit_a = (value & INT64_C(0x8000000000000000)) >> 63;
56 int32_t not_bit_b = (value & INT64_C(0x4000000000000000)) >> 62;
57 int32_t bit_b = (value & INT64_C(0x2000000000000000)) >> 61;
58 int32_t b_smear = (value & INT64_C(0x3fc0000000000000)) >> 54;
59 int32_t slice = (value & INT64_C(0x003f000000000000)) >> 48;
60 uint64_t zeroes = (value & INT64_C(0x0000ffffffffffff));
buzbee0d829482013-10-11 15:24:55 -070061 if (zeroes != 0ull)
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 return -1;
63 if (bit_b) {
64 if ((not_bit_b != 0) || (b_smear != 0xff))
65 return -1;
66 } else {
67 if ((not_bit_b != 1) || (b_smear != 0x0))
68 return -1;
69 }
70 res = (bit_a << 7) | (bit_b << 6) | slice;
71 return res;
72}
73
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070074LIR* ArmMir2Lir::LoadFPConstantValue(int r_dest, int value) {
buzbee091cc402014-03-31 10:14:40 -070075 DCHECK(RegStorage::IsSingle(r_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -070076 if (value == 0) {
77 // TODO: we need better info about the target CPU. a vector exclusive or
78 // would probably be better here if we could rely on its existance.
79 // Load an immediate +2.0 (which encodes to 0)
80 NewLIR2(kThumb2Vmovs_IMM8, r_dest, 0);
81 // +0.0 = +2.0 - +2.0
82 return NewLIR3(kThumb2Vsubs, r_dest, r_dest, r_dest);
83 } else {
84 int encoded_imm = EncodeImmSingle(value);
85 if (encoded_imm >= 0) {
86 return NewLIR2(kThumb2Vmovs_IMM8, r_dest, encoded_imm);
87 }
88 }
89 LIR* data_target = ScanLiteralPool(literal_list_, value, 0);
90 if (data_target == NULL) {
91 data_target = AddWordData(&literal_list_, value);
92 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +010093 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -070094 LIR* load_pc_rel = RawLIR(current_dalvik_offset_, kThumb2Vldrs,
buzbee091cc402014-03-31 10:14:40 -070095 r_dest, rs_r15pc.GetReg(), 0, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 AppendLIR(load_pc_rel);
97 return load_pc_rel;
98}
99
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700100static int LeadingZeros(uint32_t val) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101 uint32_t alt;
buzbee0d829482013-10-11 15:24:55 -0700102 int32_t n;
103 int32_t count;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104
105 count = 16;
106 n = 32;
107 do {
108 alt = val >> count;
109 if (alt != 0) {
110 n = n - count;
111 val = alt;
112 }
113 count >>= 1;
114 } while (count);
115 return n - val;
116}
117
118/*
119 * Determine whether value can be encoded as a Thumb2 modified
120 * immediate. If not, return -1. If so, return i:imm3:a:bcdefgh form.
121 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700122int ArmMir2Lir::ModifiedImmediate(uint32_t value) {
buzbee0d829482013-10-11 15:24:55 -0700123 int32_t z_leading;
124 int32_t z_trailing;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700125 uint32_t b0 = value & 0xff;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700127 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
128 if (value <= 0xFF)
129 return b0; // 0:000:a:bcdefgh
130 if (value == ((b0 << 16) | b0))
131 return (0x1 << 8) | b0; /* 0:001:a:bcdefgh */
132 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
133 return (0x3 << 8) | b0; /* 0:011:a:bcdefgh */
134 b0 = (value >> 8) & 0xff;
135 if (value == ((b0 << 24) | (b0 << 8)))
136 return (0x2 << 8) | b0; /* 0:010:a:bcdefgh */
137 /* Can we do it with rotation? */
138 z_leading = LeadingZeros(value);
139 z_trailing = 32 - LeadingZeros(~value & (value - 1));
140 /* A run of eight or fewer active bits? */
141 if ((z_leading + z_trailing) < 24)
142 return -1; /* No - bail */
143 /* left-justify the constant, discarding msb (known to be 1) */
144 value <<= z_leading + 1;
145 /* Create bcdefgh */
146 value >>= 25;
147 /* Put it all together */
148 return value | ((0x8 + z_leading) << 7); /* [01000..11111]:bcdefgh */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149}
150
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700151bool ArmMir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152 return (ModifiedImmediate(value) >= 0) || (ModifiedImmediate(~value) >= 0);
153}
154
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700155bool ArmMir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156 return EncodeImmSingle(value) >= 0;
157}
158
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700159bool ArmMir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 return InexpensiveConstantInt(High32Bits(value)) && InexpensiveConstantInt(Low32Bits(value));
161}
162
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700163bool ArmMir2Lir::InexpensiveConstantDouble(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164 return EncodeImmDouble(value) >= 0;
165}
166
167/*
168 * Load a immediate using a shortcut if possible; otherwise
169 * grab from the per-translation literal pool.
170 *
171 * No additional register clobbering operation performed. Use this version when
172 * 1) r_dest is freshly returned from AllocTemp or
173 * 2) The codegen is under fixed register usage
174 */
buzbee2700f7e2014-03-07 09:46:20 -0800175LIR* ArmMir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 LIR* res;
177 int mod_imm;
178
buzbee091cc402014-03-31 10:14:40 -0700179 if (r_dest.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -0800180 return LoadFPConstantValue(r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 }
182
183 /* See if the value can be constructed cheaply */
buzbee091cc402014-03-31 10:14:40 -0700184 if (r_dest.Low8() && (value >= 0) && (value <= 255)) {
buzbee2700f7e2014-03-07 09:46:20 -0800185 return NewLIR2(kThumbMovImm, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186 }
187 /* Check Modified immediate special cases */
188 mod_imm = ModifiedImmediate(value);
189 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800190 res = NewLIR2(kThumb2MovI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191 return res;
192 }
193 mod_imm = ModifiedImmediate(~value);
194 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800195 res = NewLIR2(kThumb2MvnI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700196 return res;
197 }
198 /* 16-bit immediate? */
199 if ((value & 0xffff) == value) {
buzbee2700f7e2014-03-07 09:46:20 -0800200 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700201 return res;
202 }
203 /* Do a low/high pair */
buzbee2700f7e2014-03-07 09:46:20 -0800204 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), Low16Bits(value));
205 NewLIR2(kThumb2MovImm16H, r_dest.GetReg(), High16Bits(value));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 return res;
207}
208
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700209LIR* ArmMir2Lir::OpUnconditionalBranch(LIR* target) {
buzbee091cc402014-03-31 10:14:40 -0700210 LIR* res = NewLIR1(kThumbBUncond, 0 /* offset to be patched during assembly */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700211 res->target = target;
212 return res;
213}
214
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700215LIR* ArmMir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Vladimir Marko174636d2014-11-26 12:33:45 +0000216 LIR* branch = NewLIR2(kThumbBCond, 0 /* offset to be patched */,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700217 ArmConditionEncoding(cc));
218 branch->target = target;
219 return branch;
220}
221
buzbee2700f7e2014-03-07 09:46:20 -0800222LIR* ArmMir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223 ArmOpcode opcode = kThumbBkpt;
224 switch (op) {
225 case kOpBlx:
226 opcode = kThumbBlxR;
227 break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700228 case kOpBx:
229 opcode = kThumbBx;
230 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 default:
232 LOG(FATAL) << "Bad opcode " << op;
233 }
buzbee2700f7e2014-03-07 09:46:20 -0800234 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235}
236
Ian Rogerse2143c02014-03-28 08:47:16 -0700237LIR* ArmMir2Lir::OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700238 int shift) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700239 bool thumb_form =
buzbee091cc402014-03-31 10:14:40 -0700240 ((shift == 0) && r_dest_src1.Low8() && r_src2.Low8());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700241 ArmOpcode opcode = kThumbBkpt;
242 switch (op) {
243 case kOpAdc:
244 opcode = (thumb_form) ? kThumbAdcRR : kThumb2AdcRRR;
245 break;
246 case kOpAnd:
247 opcode = (thumb_form) ? kThumbAndRR : kThumb2AndRRR;
248 break;
249 case kOpBic:
250 opcode = (thumb_form) ? kThumbBicRR : kThumb2BicRRR;
251 break;
252 case kOpCmn:
253 DCHECK_EQ(shift, 0);
254 opcode = (thumb_form) ? kThumbCmnRR : kThumb2CmnRR;
255 break;
256 case kOpCmp:
257 if (thumb_form)
258 opcode = kThumbCmpRR;
buzbee091cc402014-03-31 10:14:40 -0700259 else if ((shift == 0) && !r_dest_src1.Low8() && !r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700260 opcode = kThumbCmpHH;
buzbee091cc402014-03-31 10:14:40 -0700261 else if ((shift == 0) && r_dest_src1.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700262 opcode = kThumbCmpLH;
263 else if (shift == 0)
264 opcode = kThumbCmpHL;
265 else
266 opcode = kThumb2CmpRR;
267 break;
268 case kOpXor:
269 opcode = (thumb_form) ? kThumbEorRR : kThumb2EorRRR;
270 break;
271 case kOpMov:
272 DCHECK_EQ(shift, 0);
buzbee091cc402014-03-31 10:14:40 -0700273 if (r_dest_src1.Low8() && r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700274 opcode = kThumbMovRR;
buzbee091cc402014-03-31 10:14:40 -0700275 else if (!r_dest_src1.Low8() && !r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700276 opcode = kThumbMovRR_H2H;
buzbee091cc402014-03-31 10:14:40 -0700277 else if (r_dest_src1.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700278 opcode = kThumbMovRR_H2L;
279 else
280 opcode = kThumbMovRR_L2H;
281 break;
282 case kOpMul:
283 DCHECK_EQ(shift, 0);
284 opcode = (thumb_form) ? kThumbMul : kThumb2MulRRR;
285 break;
286 case kOpMvn:
287 opcode = (thumb_form) ? kThumbMvn : kThumb2MnvRR;
288 break;
289 case kOpNeg:
290 DCHECK_EQ(shift, 0);
291 opcode = (thumb_form) ? kThumbNeg : kThumb2NegRR;
292 break;
293 case kOpOr:
294 opcode = (thumb_form) ? kThumbOrr : kThumb2OrrRRR;
295 break;
296 case kOpSbc:
297 opcode = (thumb_form) ? kThumbSbc : kThumb2SbcRRR;
298 break;
299 case kOpTst:
300 opcode = (thumb_form) ? kThumbTst : kThumb2TstRR;
301 break;
302 case kOpLsl:
303 DCHECK_EQ(shift, 0);
304 opcode = (thumb_form) ? kThumbLslRR : kThumb2LslRRR;
305 break;
306 case kOpLsr:
307 DCHECK_EQ(shift, 0);
308 opcode = (thumb_form) ? kThumbLsrRR : kThumb2LsrRRR;
309 break;
310 case kOpAsr:
311 DCHECK_EQ(shift, 0);
312 opcode = (thumb_form) ? kThumbAsrRR : kThumb2AsrRRR;
313 break;
314 case kOpRor:
315 DCHECK_EQ(shift, 0);
316 opcode = (thumb_form) ? kThumbRorRR : kThumb2RorRRR;
317 break;
318 case kOpAdd:
319 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
320 break;
321 case kOpSub:
322 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
323 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100324 case kOpRev:
325 DCHECK_EQ(shift, 0);
326 if (!thumb_form) {
327 // Binary, but rm is encoded twice.
Ian Rogerse2143c02014-03-28 08:47:16 -0700328 return NewLIR3(kThumb2RevRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100329 }
330 opcode = kThumbRev;
331 break;
332 case kOpRevsh:
333 DCHECK_EQ(shift, 0);
334 if (!thumb_form) {
335 // Binary, but rm is encoded twice.
Ian Rogerse2143c02014-03-28 08:47:16 -0700336 return NewLIR3(kThumb2RevshRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100337 }
338 opcode = kThumbRevsh;
339 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 case kOp2Byte:
341 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700342 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 8);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700343 case kOp2Short:
344 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700345 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 case kOp2Char:
347 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700348 return NewLIR4(kThumb2Ubfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700349 default:
350 LOG(FATAL) << "Bad opcode: " << op;
351 break;
352 }
buzbee409fe942013-10-11 10:49:56 -0700353 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700354 if (EncodingMap[opcode].flags & IS_BINARY_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700355 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700356 } else if (EncodingMap[opcode].flags & IS_TERTIARY_OP) {
357 if (EncodingMap[opcode].field_loc[2].kind == kFmtShift) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700358 return NewLIR3(opcode, r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700359 } else {
Ian Rogerse2143c02014-03-28 08:47:16 -0700360 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700361 }
362 } else if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700363 return NewLIR4(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700364 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365 LOG(FATAL) << "Unexpected encoding operand count";
366 return NULL;
367 }
368}
369
buzbee2700f7e2014-03-07 09:46:20 -0800370LIR* ArmMir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700371 return OpRegRegShift(op, r_dest_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700372}
373
buzbee2700f7e2014-03-07 09:46:20 -0800374LIR* ArmMir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700375 UNUSED(r_dest, r_base, offset, move_type);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800376 UNIMPLEMENTED(FATAL);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700377 UNREACHABLE();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800378}
379
buzbee2700f7e2014-03-07 09:46:20 -0800380LIR* ArmMir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700381 UNUSED(r_base, offset, r_src, move_type);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800382 UNIMPLEMENTED(FATAL);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700383 UNREACHABLE();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800384}
385
buzbee2700f7e2014-03-07 09:46:20 -0800386LIR* ArmMir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700387 UNUSED(op, cc, r_dest, r_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800388 LOG(FATAL) << "Unexpected use of OpCondRegReg for Arm";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700389 UNREACHABLE();
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800390}
391
Ian Rogerse2143c02014-03-28 08:47:16 -0700392LIR* ArmMir2Lir::OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1,
393 RegStorage r_src2, int shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700394 ArmOpcode opcode = kThumbBkpt;
buzbee091cc402014-03-31 10:14:40 -0700395 bool thumb_form = (shift == 0) && r_dest.Low8() && r_src1.Low8() && r_src2.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700396 switch (op) {
397 case kOpAdd:
398 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
399 break;
400 case kOpSub:
401 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
402 break;
403 case kOpRsub:
404 opcode = kThumb2RsubRRR;
405 break;
406 case kOpAdc:
407 opcode = kThumb2AdcRRR;
408 break;
409 case kOpAnd:
410 opcode = kThumb2AndRRR;
411 break;
412 case kOpBic:
413 opcode = kThumb2BicRRR;
414 break;
415 case kOpXor:
416 opcode = kThumb2EorRRR;
417 break;
418 case kOpMul:
419 DCHECK_EQ(shift, 0);
420 opcode = kThumb2MulRRR;
421 break;
Dave Allison70202782013-10-22 17:52:19 -0700422 case kOpDiv:
423 DCHECK_EQ(shift, 0);
424 opcode = kThumb2SdivRRR;
425 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700426 case kOpOr:
427 opcode = kThumb2OrrRRR;
428 break;
429 case kOpSbc:
430 opcode = kThumb2SbcRRR;
431 break;
432 case kOpLsl:
433 DCHECK_EQ(shift, 0);
434 opcode = kThumb2LslRRR;
435 break;
436 case kOpLsr:
437 DCHECK_EQ(shift, 0);
438 opcode = kThumb2LsrRRR;
439 break;
440 case kOpAsr:
441 DCHECK_EQ(shift, 0);
442 opcode = kThumb2AsrRRR;
443 break;
444 case kOpRor:
445 DCHECK_EQ(shift, 0);
446 opcode = kThumb2RorRRR;
447 break;
448 default:
449 LOG(FATAL) << "Bad opcode: " << op;
450 break;
451 }
buzbee409fe942013-10-11 10:49:56 -0700452 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700453 if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700454 return NewLIR4(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700455 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456 DCHECK(EncodingMap[opcode].flags & IS_TERTIARY_OP);
Ian Rogerse2143c02014-03-28 08:47:16 -0700457 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700458 }
459}
460
buzbee2700f7e2014-03-07 09:46:20 -0800461LIR* ArmMir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700462 return OpRegRegRegShift(op, r_dest, r_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463}
464
buzbee2700f7e2014-03-07 09:46:20 -0800465LIR* ArmMir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700466 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700467 int32_t abs_value = (neg) ? -value : value;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700468 ArmOpcode opcode = kThumbBkpt;
469 ArmOpcode alt_opcode = kThumbBkpt;
buzbee091cc402014-03-31 10:14:40 -0700470 bool all_low_regs = r_dest.Low8() && r_src1.Low8();
buzbee0d829482013-10-11 15:24:55 -0700471 int32_t mod_imm = ModifiedImmediate(value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700472
473 switch (op) {
474 case kOpLsl:
475 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800476 return NewLIR3(kThumbLslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700477 else
buzbee2700f7e2014-03-07 09:46:20 -0800478 return NewLIR3(kThumb2LslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700479 case kOpLsr:
480 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800481 return NewLIR3(kThumbLsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 else
buzbee2700f7e2014-03-07 09:46:20 -0800483 return NewLIR3(kThumb2LsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700484 case kOpAsr:
485 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800486 return NewLIR3(kThumbAsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700487 else
buzbee2700f7e2014-03-07 09:46:20 -0800488 return NewLIR3(kThumb2AsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700489 case kOpRor:
buzbee2700f7e2014-03-07 09:46:20 -0800490 return NewLIR3(kThumb2RorRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 case kOpAdd:
buzbee091cc402014-03-31 10:14:40 -0700492 if (r_dest.Low8() && (r_src1 == rs_r13sp) && (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800493 return NewLIR3(kThumbAddSpRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
buzbee091cc402014-03-31 10:14:40 -0700494 } else if (r_dest.Low8() && (r_src1 == rs_r15pc) &&
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700495 (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800496 return NewLIR3(kThumbAddPcRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700497 }
Ian Rogersfc787ec2014-10-09 21:56:44 -0700498 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700499 case kOpSub:
500 if (all_low_regs && ((abs_value & 0x7) == abs_value)) {
501 if (op == kOpAdd)
502 opcode = (neg) ? kThumbSubRRI3 : kThumbAddRRI3;
503 else
504 opcode = (neg) ? kThumbAddRRI3 : kThumbSubRRI3;
buzbee2700f7e2014-03-07 09:46:20 -0800505 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700506 }
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000507 if (mod_imm < 0) {
508 mod_imm = ModifiedImmediate(-value);
509 if (mod_imm >= 0) {
510 op = (op == kOpAdd) ? kOpSub : kOpAdd;
511 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700512 }
Vladimir Markodbb8c492014-02-28 17:36:39 +0000513 if (mod_imm < 0 && (abs_value & 0x3ff) == abs_value) {
514 // This is deliberately used only if modified immediate encoding is inadequate since
515 // we sometimes actually use the flags for small values but not necessarily low regs.
516 if (op == kOpAdd)
517 opcode = (neg) ? kThumb2SubRRI12 : kThumb2AddRRI12;
518 else
519 opcode = (neg) ? kThumb2AddRRI12 : kThumb2SubRRI12;
buzbee2700f7e2014-03-07 09:46:20 -0800520 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Vladimir Markodbb8c492014-02-28 17:36:39 +0000521 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522 if (op == kOpSub) {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000523 opcode = kThumb2SubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700524 alt_opcode = kThumb2SubRRR;
525 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000526 opcode = kThumb2AddRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700527 alt_opcode = kThumb2AddRRR;
528 }
529 break;
530 case kOpRsub:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000531 opcode = kThumb2RsubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700532 alt_opcode = kThumb2RsubRRR;
533 break;
534 case kOpAdc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000535 opcode = kThumb2AdcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700536 alt_opcode = kThumb2AdcRRR;
537 break;
538 case kOpSbc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000539 opcode = kThumb2SbcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700540 alt_opcode = kThumb2SbcRRR;
541 break;
542 case kOpOr:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000543 opcode = kThumb2OrrRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 alt_opcode = kThumb2OrrRRR;
545 break;
546 case kOpAnd:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000547 if (mod_imm < 0) {
548 mod_imm = ModifiedImmediate(~value);
549 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800550 return NewLIR3(kThumb2BicRRI8M, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000551 }
552 }
553 opcode = kThumb2AndRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554 alt_opcode = kThumb2AndRRR;
555 break;
556 case kOpXor:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000557 opcode = kThumb2EorRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 alt_opcode = kThumb2EorRRR;
559 break;
560 case kOpMul:
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700561 // TUNING: power of 2, shift & add
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 mod_imm = -1;
563 alt_opcode = kThumb2MulRRR;
564 break;
565 case kOpCmp: {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700566 LIR* res;
567 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800568 res = NewLIR2(kThumb2CmpRI8M, r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000570 mod_imm = ModifiedImmediate(-value);
571 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800572 res = NewLIR2(kThumb2CmnRI8M, r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000573 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800574 RegStorage r_tmp = AllocTemp();
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000575 res = LoadConstant(r_tmp, value);
576 OpRegReg(kOpCmp, r_src1, r_tmp);
577 FreeTemp(r_tmp);
578 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 }
580 return res;
581 }
582 default:
583 LOG(FATAL) << "Bad opcode: " << op;
584 }
585
586 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800587 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700588 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800589 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700590 LoadConstant(r_scratch, value);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800591 LIR* res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700592 if (EncodingMap[alt_opcode].flags & IS_QUAD_OP)
buzbee2700f7e2014-03-07 09:46:20 -0800593 res = NewLIR4(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700594 else
buzbee2700f7e2014-03-07 09:46:20 -0800595 res = NewLIR3(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700596 FreeTemp(r_scratch);
597 return res;
598 }
599}
600
601/* Handle Thumb-only variants here - otherwise punt to OpRegRegImm */
buzbee2700f7e2014-03-07 09:46:20 -0800602LIR* ArmMir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700603 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700604 int32_t abs_value = (neg) ? -value : value;
buzbee091cc402014-03-31 10:14:40 -0700605 bool short_form = (((abs_value & 0xff) == abs_value) && r_dest_src1.Low8());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700606 ArmOpcode opcode = kThumbBkpt;
607 switch (op) {
608 case kOpAdd:
buzbee2700f7e2014-03-07 09:46:20 -0800609 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700610 DCHECK_EQ((value & 0x3), 0);
611 return NewLIR1(kThumbAddSpI7, value >> 2);
612 } else if (short_form) {
613 opcode = (neg) ? kThumbSubRI8 : kThumbAddRI8;
614 }
615 break;
616 case kOpSub:
buzbee2700f7e2014-03-07 09:46:20 -0800617 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700618 DCHECK_EQ((value & 0x3), 0);
619 return NewLIR1(kThumbSubSpI7, value >> 2);
620 } else if (short_form) {
621 opcode = (neg) ? kThumbAddRI8 : kThumbSubRI8;
622 }
623 break;
624 case kOpCmp:
Vladimir Marko22479842013-11-19 17:04:50 +0000625 if (!neg && short_form) {
626 opcode = kThumbCmpRI8;
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700627 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700628 short_form = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 }
630 break;
631 default:
632 /* Punt to OpRegRegImm - if bad case catch it there */
633 short_form = false;
634 break;
635 }
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700636 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800637 return NewLIR2(opcode, r_dest_src1.GetReg(), abs_value);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700638 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700639 return OpRegRegImm(op, r_dest_src1, r_dest_src1, value);
640 }
641}
642
buzbee2700f7e2014-03-07 09:46:20 -0800643LIR* ArmMir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700644 LIR* res = NULL;
645 int32_t val_lo = Low32Bits(value);
646 int32_t val_hi = High32Bits(value);
buzbee091cc402014-03-31 10:14:40 -0700647 if (r_dest.IsFloat()) {
648 DCHECK(!r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700649 if ((val_lo == 0) && (val_hi == 0)) {
650 // TODO: we need better info about the target CPU. a vector exclusive or
651 // would probably be better here if we could rely on its existance.
652 // Load an immediate +2.0 (which encodes to 0)
buzbee091cc402014-03-31 10:14:40 -0700653 NewLIR2(kThumb2Vmovd_IMM8, r_dest.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 // +0.0 = +2.0 - +2.0
buzbee091cc402014-03-31 10:14:40 -0700655 res = NewLIR3(kThumb2Vsubd, r_dest.GetReg(), r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700656 } else {
657 int encoded_imm = EncodeImmDouble(value);
658 if (encoded_imm >= 0) {
buzbee091cc402014-03-31 10:14:40 -0700659 res = NewLIR2(kThumb2Vmovd_IMM8, r_dest.GetReg(), encoded_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660 }
661 }
662 } else {
buzbee091cc402014-03-31 10:14:40 -0700663 // NOTE: Arm32 assumption here.
664 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700665 if ((InexpensiveConstantInt(val_lo) && (InexpensiveConstantInt(val_hi)))) {
buzbee2700f7e2014-03-07 09:46:20 -0800666 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
667 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 }
669 }
670 if (res == NULL) {
671 // No short form - load from the literal pool.
672 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
673 if (data_target == NULL) {
674 data_target = AddWideData(&literal_list_, val_lo, val_hi);
675 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100676 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee091cc402014-03-31 10:14:40 -0700677 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700678 res = RawLIR(current_dalvik_offset_, kThumb2Vldrd,
buzbee091cc402014-03-31 10:14:40 -0700679 r_dest.GetReg(), rs_r15pc.GetReg(), 0, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800681 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700682 res = RawLIR(current_dalvik_offset_, kThumb2LdrdPcRel8,
buzbee091cc402014-03-31 10:14:40 -0700683 r_dest.GetLowReg(), r_dest.GetHighReg(), rs_r15pc.GetReg(), 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700684 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700685 AppendLIR(res);
686 }
687 return res;
688}
689
690int ArmMir2Lir::EncodeShift(int code, int amount) {
691 return ((amount & 0x1f) << 2) | code;
692}
693
buzbee2700f7e2014-03-07 09:46:20 -0800694LIR* ArmMir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700695 int scale, OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700696 bool all_low_regs = r_base.Low8() && r_index.Low8() && r_dest.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700697 LIR* load;
698 ArmOpcode opcode = kThumbBkpt;
699 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800700 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700701
buzbee091cc402014-03-31 10:14:40 -0700702 if (r_dest.IsFloat()) {
703 if (r_dest.IsSingle()) {
buzbeefd698e62014-04-27 19:33:22 -0700704 DCHECK((size == k32) || (size == kSingle) || (size == kReference));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 opcode = kThumb2Vldrs;
706 size = kSingle;
707 } else {
buzbee091cc402014-03-31 10:14:40 -0700708 DCHECK(r_dest.IsDouble());
buzbee695d13a2014-04-19 13:32:20 -0700709 DCHECK((size == k64) || (size == kDouble));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 opcode = kThumb2Vldrd;
711 size = kDouble;
712 }
713 } else {
714 if (size == kSingle)
buzbee695d13a2014-04-19 13:32:20 -0700715 size = k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700716 }
717
718 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700719 case kDouble: // fall-through
buzbee695d13a2014-04-19 13:32:20 -0700720 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700721 case kSingle:
722 reg_ptr = AllocTemp();
723 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800724 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 EncodeShift(kArmLsl, scale));
726 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800727 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 }
buzbee2700f7e2014-03-07 09:46:20 -0800729 load = NewLIR3(opcode, r_dest.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700730 FreeTemp(reg_ptr);
731 return load;
buzbee695d13a2014-04-19 13:32:20 -0700732 case k32:
733 // Intentional fall-though.
734 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700735 opcode = (thumb_form) ? kThumbLdrRRR : kThumb2LdrRRR;
736 break;
737 case kUnsignedHalf:
738 opcode = (thumb_form) ? kThumbLdrhRRR : kThumb2LdrhRRR;
739 break;
740 case kSignedHalf:
741 opcode = (thumb_form) ? kThumbLdrshRRR : kThumb2LdrshRRR;
742 break;
743 case kUnsignedByte:
744 opcode = (thumb_form) ? kThumbLdrbRRR : kThumb2LdrbRRR;
745 break;
746 case kSignedByte:
747 opcode = (thumb_form) ? kThumbLdrsbRRR : kThumb2LdrsbRRR;
748 break;
749 default:
750 LOG(FATAL) << "Bad size: " << size;
751 }
752 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800753 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 else
buzbee2700f7e2014-03-07 09:46:20 -0800755 load = NewLIR4(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756
757 return load;
758}
759
buzbee2700f7e2014-03-07 09:46:20 -0800760LIR* ArmMir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700761 int scale, OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700762 bool all_low_regs = r_base.Low8() && r_index.Low8() && r_src.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700763 LIR* store = NULL;
764 ArmOpcode opcode = kThumbBkpt;
765 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800766 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767
buzbee091cc402014-03-31 10:14:40 -0700768 if (r_src.IsFloat()) {
769 if (r_src.IsSingle()) {
buzbeefd698e62014-04-27 19:33:22 -0700770 DCHECK((size == k32) || (size == kSingle) || (size == kReference));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700771 opcode = kThumb2Vstrs;
772 size = kSingle;
773 } else {
buzbee091cc402014-03-31 10:14:40 -0700774 DCHECK(r_src.IsDouble());
buzbee695d13a2014-04-19 13:32:20 -0700775 DCHECK((size == k64) || (size == kDouble));
buzbee2700f7e2014-03-07 09:46:20 -0800776 DCHECK_EQ((r_src.GetReg() & 0x1), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700777 opcode = kThumb2Vstrd;
778 size = kDouble;
779 }
780 } else {
781 if (size == kSingle)
buzbee695d13a2014-04-19 13:32:20 -0700782 size = k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700783 }
784
785 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700786 case kDouble: // fall-through
buzbee695d13a2014-04-19 13:32:20 -0700787 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700788 case kSingle:
789 reg_ptr = AllocTemp();
790 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800791 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 EncodeShift(kArmLsl, scale));
793 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800794 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700795 }
buzbee2700f7e2014-03-07 09:46:20 -0800796 store = NewLIR3(opcode, r_src.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700797 FreeTemp(reg_ptr);
798 return store;
buzbee695d13a2014-04-19 13:32:20 -0700799 case k32:
800 // Intentional fall-though.
801 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700802 opcode = (thumb_form) ? kThumbStrRRR : kThumb2StrRRR;
803 break;
804 case kUnsignedHalf:
buzbee695d13a2014-04-19 13:32:20 -0700805 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700806 case kSignedHalf:
807 opcode = (thumb_form) ? kThumbStrhRRR : kThumb2StrhRRR;
808 break;
809 case kUnsignedByte:
buzbee695d13a2014-04-19 13:32:20 -0700810 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811 case kSignedByte:
812 opcode = (thumb_form) ? kThumbStrbRRR : kThumb2StrbRRR;
813 break;
814 default:
815 LOG(FATAL) << "Bad size: " << size;
816 }
817 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800818 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700819 else
buzbee2700f7e2014-03-07 09:46:20 -0800820 store = NewLIR4(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700821
822 return store;
823}
824
Vladimir Markodb9d5232014-06-10 18:15:57 +0100825// Helper function for LoadBaseDispBody()/StoreBaseDispBody().
Vladimir Marko37573972014-06-16 10:32:25 +0100826LIR* ArmMir2Lir::LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
827 int displacement, RegStorage r_src_dest,
828 RegStorage r_work) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100829 DCHECK_EQ(displacement & 3, 0);
Vladimir Marko37573972014-06-16 10:32:25 +0100830 constexpr int kOffsetMask = 0xff << 2;
831 int encoded_disp = (displacement & kOffsetMask) >> 2; // Within range of the instruction.
Vladimir Markodb9d5232014-06-10 18:15:57 +0100832 RegStorage r_ptr = r_base;
Vladimir Marko37573972014-06-16 10:32:25 +0100833 if ((displacement & ~kOffsetMask) != 0) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100834 r_ptr = r_work.Valid() ? r_work : AllocTemp();
Vladimir Marko37573972014-06-16 10:32:25 +0100835 // Add displacement & ~kOffsetMask to base, it's a single instruction for up to +-256KiB.
836 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement & ~kOffsetMask);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100837 }
838 LIR* lir = nullptr;
839 if (!r_src_dest.IsPair()) {
840 lir = NewLIR3(opcode, r_src_dest.GetReg(), r_ptr.GetReg(), encoded_disp);
841 } else {
842 lir = NewLIR4(opcode, r_src_dest.GetLowReg(), r_src_dest.GetHighReg(), r_ptr.GetReg(),
843 encoded_disp);
844 }
Vladimir Marko37573972014-06-16 10:32:25 +0100845 if ((displacement & ~kOffsetMask) != 0 && !r_work.Valid()) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100846 FreeTemp(r_ptr);
847 }
848 return lir;
849}
850
Brian Carlstrom7940e442013-07-12 13:46:57 -0700851/*
852 * Load value from base + displacement. Optionally perform null check
853 * on base (which must have an associated s_reg and MIR). If not
854 * performing null check, incoming MIR can be null.
855 */
buzbee2700f7e2014-03-07 09:46:20 -0800856LIR* ArmMir2Lir::LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100857 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858 LIR* load = NULL;
859 ArmOpcode opcode = kThumbBkpt;
860 bool short_form = false;
861 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee091cc402014-03-31 10:14:40 -0700862 bool all_low = r_dest.Is32Bit() && r_base.Low8() && r_dest.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700863 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864 bool already_generated = false;
865 switch (size) {
866 case kDouble:
buzbee695d13a2014-04-19 13:32:20 -0700867 // Intentional fall-though.
Vladimir Markodb9d5232014-06-10 18:15:57 +0100868 case k64:
buzbee091cc402014-03-31 10:14:40 -0700869 if (r_dest.IsFloat()) {
870 DCHECK(!r_dest.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +0100871 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vldrd, r_base, displacement, r_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700872 } else {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100873 DCHECK(r_dest.IsPair());
874 // Use the r_dest.GetLow() for the temporary pointer if needed.
Vladimir Marko37573972014-06-16 10:32:25 +0100875 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2LdrdI8, r_base, displacement, r_dest,
876 r_dest.GetLow());
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100877 }
878 already_generated = true;
buzbee2700f7e2014-03-07 09:46:20 -0800879 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700880 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700881 // Intentional fall-though.
882 case k32:
883 // Intentional fall-though.
884 case kReference:
buzbee091cc402014-03-31 10:14:40 -0700885 if (r_dest.IsFloat()) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100886 DCHECK(r_dest.IsSingle());
Vladimir Marko37573972014-06-16 10:32:25 +0100887 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vldrs, r_base, displacement, r_dest);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100888 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 break;
890 }
buzbee091cc402014-03-31 10:14:40 -0700891 if (r_dest.Low8() && (r_base == rs_rARM_PC) && (displacement <= 1020) &&
892 (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893 short_form = true;
894 encoded_disp >>= 2;
895 opcode = kThumbLdrPcRel;
buzbee091cc402014-03-31 10:14:40 -0700896 } else if (r_dest.Low8() && (r_base == rs_rARM_SP) && (displacement <= 1020) &&
897 (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898 short_form = true;
899 encoded_disp >>= 2;
900 opcode = kThumbLdrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -0800901 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700902 DCHECK_EQ((displacement & 0x3), 0);
903 short_form = true;
904 encoded_disp >>= 2;
905 opcode = kThumbLdrRRI5;
906 } else if (thumb2Form) {
907 short_form = true;
908 opcode = kThumb2LdrRRI12;
909 }
910 break;
911 case kUnsignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -0800912 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700913 DCHECK_EQ((displacement & 0x1), 0);
914 short_form = true;
915 encoded_disp >>= 1;
916 opcode = kThumbLdrhRRI5;
917 } else if (displacement < 4092 && displacement >= 0) {
918 short_form = true;
919 opcode = kThumb2LdrhRRI12;
920 }
921 break;
922 case kSignedHalf:
923 if (thumb2Form) {
924 short_form = true;
925 opcode = kThumb2LdrshRRI12;
926 }
927 break;
928 case kUnsignedByte:
buzbee2700f7e2014-03-07 09:46:20 -0800929 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700930 short_form = true;
931 opcode = kThumbLdrbRRI5;
932 } else if (thumb2Form) {
933 short_form = true;
934 opcode = kThumb2LdrbRRI12;
935 }
936 break;
937 case kSignedByte:
938 if (thumb2Form) {
939 short_form = true;
940 opcode = kThumb2LdrsbRRI12;
941 }
942 break;
943 default:
944 LOG(FATAL) << "Bad size: " << size;
945 }
946
947 if (!already_generated) {
948 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800949 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700950 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800951 RegStorage reg_offset = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700952 LoadConstant(reg_offset, encoded_disp);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100953 DCHECK(!r_dest.IsFloat());
954 load = LoadBaseIndexed(r_base, reg_offset, r_dest, 0, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 FreeTemp(reg_offset);
956 }
957 }
958
959 // TODO: in future may need to differentiate Dalvik accesses w/ spills
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100960 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800961 DCHECK_EQ(r_base, rs_rARM_SP);
buzbee2700f7e2014-03-07 09:46:20 -0800962 AnnotateDalvikRegAccess(load, displacement >> 2, true /* is_load */, r_dest.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700963 }
964 return load;
965}
966
Vladimir Marko674744e2014-04-24 15:18:26 +0100967LIR* ArmMir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000968 OpSize size, VolatileKind is_volatile) {
buzbee695d13a2014-04-19 13:32:20 -0700969 // TODO: base this on target.
970 if (size == kWord) {
971 size = k32;
972 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000973 LIR* load;
Ian Rogers6f3dbba2014-10-14 17:41:57 -0700974 if (is_volatile == kVolatile && (size == k64 || size == kDouble) &&
975 !cu_->compiler_driver->GetInstructionSetFeatures()->
Ian Rogersd582fa42014-11-05 23:46:43 -0800976 AsArmInstructionSetFeatures()->HasAtomicLdrdAndStrd()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000977 // Only 64-bit load needs special handling.
978 // If the cpu supports LPAE, aligned LDRD is atomic - fall through to LoadBaseDisp().
979 DCHECK(!r_dest.IsFloat()); // See RegClassForFieldLoadSave().
980 // Use LDREXD for the atomic load. (Expect displacement > 0, don't optimize for == 0.)
981 RegStorage r_ptr = AllocTemp();
982 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
983 LIR* lir = NewLIR3(kThumb2Ldrexd, r_dest.GetLowReg(), r_dest.GetHighReg(), r_ptr.GetReg());
984 FreeTemp(r_ptr);
985 return lir;
986 } else {
987 load = LoadBaseDispBody(r_base, displacement, r_dest, size);
988 }
989
990 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -0700991 GenMemBarrier(kLoadAny);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000992 }
993
994 return load;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700995}
996
Brian Carlstrom7940e442013-07-12 13:46:57 -0700997
buzbee2700f7e2014-03-07 09:46:20 -0800998LIR* ArmMir2Lir::StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
999 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001000 LIR* store = NULL;
1001 ArmOpcode opcode = kThumbBkpt;
1002 bool short_form = false;
1003 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee091cc402014-03-31 10:14:40 -07001004 bool all_low = r_src.Is32Bit() && r_base.Low8() && r_src.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001005 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001006 bool already_generated = false;
1007 switch (size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001008 case kDouble:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001009 // Intentional fall-though.
Vladimir Markodb9d5232014-06-10 18:15:57 +01001010 case k64:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001011 if (r_src.IsFloat()) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001012 // Note: If the register is retrieved by register allocator, it should never be a pair.
1013 // But some functions in mir2lir assume 64-bit registers are 32-bit register pairs.
1014 // TODO: Rework Mir2Lir::LoadArg() and Mir2Lir::LoadArgDirect().
1015 if (r_src.IsPair()) {
1016 r_src = As64BitFloatReg(r_src);
1017 }
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001018 DCHECK(!r_src.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +01001019 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vstrd, r_base, displacement, r_src);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001020 } else {
Vladimir Markodb9d5232014-06-10 18:15:57 +01001021 DCHECK(r_src.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +01001022 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2StrdI8, r_base, displacement, r_src);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001023 }
1024 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001025 break;
1026 case kSingle:
buzbee091cc402014-03-31 10:14:40 -07001027 // Intentional fall-through.
buzbee695d13a2014-04-19 13:32:20 -07001028 case k32:
buzbee091cc402014-03-31 10:14:40 -07001029 // Intentional fall-through.
buzbee695d13a2014-04-19 13:32:20 -07001030 case kReference:
buzbee091cc402014-03-31 10:14:40 -07001031 if (r_src.IsFloat()) {
1032 DCHECK(r_src.IsSingle());
Vladimir Marko37573972014-06-16 10:32:25 +01001033 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vstrs, r_base, displacement, r_src);
Vladimir Markodb9d5232014-06-10 18:15:57 +01001034 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001035 break;
1036 }
buzbee091cc402014-03-31 10:14:40 -07001037 if (r_src.Low8() && (r_base == rs_r13sp) && (displacement <= 1020) && (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001038 short_form = true;
1039 encoded_disp >>= 2;
1040 opcode = kThumbStrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -08001041 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001042 DCHECK_EQ((displacement & 0x3), 0);
1043 short_form = true;
1044 encoded_disp >>= 2;
1045 opcode = kThumbStrRRI5;
1046 } else if (thumb2Form) {
1047 short_form = true;
1048 opcode = kThumb2StrRRI12;
1049 }
1050 break;
1051 case kUnsignedHalf:
1052 case kSignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -08001053 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001054 DCHECK_EQ((displacement & 0x1), 0);
1055 short_form = true;
1056 encoded_disp >>= 1;
1057 opcode = kThumbStrhRRI5;
1058 } else if (thumb2Form) {
1059 short_form = true;
1060 opcode = kThumb2StrhRRI12;
1061 }
1062 break;
1063 case kUnsignedByte:
1064 case kSignedByte:
buzbee2700f7e2014-03-07 09:46:20 -08001065 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001066 short_form = true;
1067 opcode = kThumbStrbRRI5;
1068 } else if (thumb2Form) {
1069 short_form = true;
1070 opcode = kThumb2StrbRRI12;
1071 }
1072 break;
1073 default:
1074 LOG(FATAL) << "Bad size: " << size;
1075 }
1076 if (!already_generated) {
1077 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -08001078 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001079 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001080 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001081 LoadConstant(r_scratch, encoded_disp);
Vladimir Markodb9d5232014-06-10 18:15:57 +01001082 DCHECK(!r_src.IsFloat());
1083 store = StoreBaseIndexed(r_base, r_scratch, r_src, 0, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001084 FreeTemp(r_scratch);
1085 }
1086 }
1087
1088 // TODO: In future, may need to differentiate Dalvik & spill accesses
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001089 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
Ian Rogersb28c1c02014-11-08 11:21:21 -08001090 DCHECK_EQ(r_base, rs_rARM_SP);
buzbee2700f7e2014-03-07 09:46:20 -08001091 AnnotateDalvikRegAccess(store, displacement >> 2, false /* is_load */, r_src.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001092 }
1093 return store;
1094}
1095
Andreas Gampede686762014-06-24 18:42:06 +00001096LIR* ArmMir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001097 OpSize size, VolatileKind is_volatile) {
1098 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001099 // Ensure that prior accesses become visible to other threads first.
1100 GenMemBarrier(kAnyStore);
Andreas Gampe2689fba2014-06-23 13:23:04 -07001101 }
Andreas Gampe3c12c512014-06-24 18:46:29 +00001102
1103 LIR* store;
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001104 if (is_volatile == kVolatile && (size == k64 || size == kDouble) &&
1105 !cu_->compiler_driver->GetInstructionSetFeatures()->
Ian Rogersd582fa42014-11-05 23:46:43 -08001106 AsArmInstructionSetFeatures()->HasAtomicLdrdAndStrd()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001107 // Only 64-bit store needs special handling.
1108 // If the cpu supports LPAE, aligned STRD is atomic - fall through to StoreBaseDisp().
1109 // Use STREXD for the atomic store. (Expect displacement > 0, don't optimize for == 0.)
1110 DCHECK(!r_src.IsFloat()); // See RegClassForFieldLoadSave().
1111 RegStorage r_ptr = AllocTemp();
1112 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
1113 LIR* fail_target = NewLIR0(kPseudoTargetLabel);
1114 // We have only 5 temporary registers available and if r_base, r_src and r_ptr already
1115 // take 4, we can't directly allocate 2 more for LDREXD temps. In that case clobber r_ptr
1116 // in LDREXD and recalculate it from r_base.
1117 RegStorage r_temp = AllocTemp();
Serguei Katkov9ee45192014-07-17 14:39:03 +07001118 RegStorage r_temp_high = AllocTemp(false); // We may not have another temp.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001119 if (r_temp_high.Valid()) {
1120 NewLIR3(kThumb2Ldrexd, r_temp.GetReg(), r_temp_high.GetReg(), r_ptr.GetReg());
1121 FreeTemp(r_temp_high);
1122 FreeTemp(r_temp);
1123 } else {
1124 // If we don't have another temp, clobber r_ptr in LDREXD and reload it.
1125 NewLIR3(kThumb2Ldrexd, r_temp.GetReg(), r_ptr.GetReg(), r_ptr.GetReg());
1126 FreeTemp(r_temp); // May need the temp for kOpAdd.
1127 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
1128 }
1129 store = NewLIR4(kThumb2Strexd, r_temp.GetReg(), r_src.GetLowReg(), r_src.GetHighReg(),
1130 r_ptr.GetReg());
1131 OpCmpImmBranch(kCondNe, r_temp, 0, fail_target);
1132 FreeTemp(r_ptr);
1133 } else {
1134 // TODO: base this on target.
1135 if (size == kWord) {
1136 size = k32;
1137 }
1138
1139 store = StoreBaseDispBody(r_base, displacement, r_src, size);
1140 }
1141
1142 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001143 // Preserve order with respect to any subsequent volatile loads.
1144 // We need StoreLoad, but that generally requires the most expensive barrier.
1145 GenMemBarrier(kAnyAny);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001146 }
1147
1148 return store;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001149}
1150
buzbee2700f7e2014-03-07 09:46:20 -08001151LIR* ArmMir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001152 int opcode;
buzbee091cc402014-03-31 10:14:40 -07001153 DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble());
1154 if (r_dest.IsDouble()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001155 opcode = kThumb2Vmovd;
1156 } else {
buzbee091cc402014-03-31 10:14:40 -07001157 if (r_dest.IsSingle()) {
1158 opcode = r_src.IsSingle() ? kThumb2Vmovs : kThumb2Fmsr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001159 } else {
buzbee091cc402014-03-31 10:14:40 -07001160 DCHECK(r_src.IsSingle());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001161 opcode = kThumb2Fmrs;
1162 }
1163 }
buzbee2700f7e2014-03-07 09:46:20 -08001164 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001165 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
1166 res->flags.is_nop = true;
1167 }
1168 return res;
1169}
1170
buzbee2700f7e2014-03-07 09:46:20 -08001171LIR* ArmMir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001172 UNUSED(op, r_base, disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001173 LOG(FATAL) << "Unexpected use of OpMem for Arm";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001174 UNREACHABLE();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001175}
1176
Andreas Gampe98430592014-07-27 19:44:50 -07001177LIR* ArmMir2Lir::InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001178 UNUSED(trampoline); // The address of the trampoline is already loaded into r_tgt.
Andreas Gampe98430592014-07-27 19:44:50 -07001179 return OpReg(op, r_tgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001180}
1181
Serban Constantinescu63999682014-07-15 17:44:21 +01001182size_t ArmMir2Lir::GetInstructionOffset(LIR* lir) {
1183 uint64_t check_flags = GetTargetInstFlags(lir->opcode);
1184 DCHECK((check_flags & IS_LOAD) || (check_flags & IS_STORE));
1185 size_t offset = (check_flags & IS_TERTIARY_OP) ? lir->operands[2] : 0;
1186
1187 if (check_flags & SCALED_OFFSET_X2) {
1188 offset = offset * 2;
1189 } else if (check_flags & SCALED_OFFSET_X4) {
1190 offset = offset * 4;
1191 }
1192 return offset;
1193}
1194
Brian Carlstrom7940e442013-07-12 13:46:57 -07001195} // namespace art