blob: 0c7812ba097ea86b138e982202f3c23539d294b2 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstrom7940e442013-07-12 13:46:57 -070017#include "codegen_arm.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080018
19#include "arch/arm/instruction_set_features_arm.h"
20#include "arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070022#include "dex/reg_storage_eq.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023
24namespace art {
25
26/* This file contains codegen for the Thumb ISA. */
27
buzbee0d829482013-10-11 15:24:55 -070028static int32_t EncodeImmSingle(int32_t value) {
29 int32_t res;
30 int32_t bit_a = (value & 0x80000000) >> 31;
31 int32_t not_bit_b = (value & 0x40000000) >> 30;
32 int32_t bit_b = (value & 0x20000000) >> 29;
33 int32_t b_smear = (value & 0x3e000000) >> 25;
34 int32_t slice = (value & 0x01f80000) >> 19;
35 int32_t zeroes = (value & 0x0007ffff);
Brian Carlstrom7940e442013-07-12 13:46:57 -070036 if (zeroes != 0)
37 return -1;
38 if (bit_b) {
39 if ((not_bit_b != 0) || (b_smear != 0x1f))
40 return -1;
41 } else {
42 if ((not_bit_b != 1) || (b_smear != 0x0))
43 return -1;
44 }
45 res = (bit_a << 7) | (bit_b << 6) | slice;
46 return res;
47}
48
49/*
50 * Determine whether value can be encoded as a Thumb2 floating point
51 * immediate. If not, return -1. If so return encoded 8-bit value.
52 */
buzbee0d829482013-10-11 15:24:55 -070053static int32_t EncodeImmDouble(int64_t value) {
54 int32_t res;
Ian Rogers0f678472014-03-10 16:18:37 -070055 int32_t bit_a = (value & INT64_C(0x8000000000000000)) >> 63;
56 int32_t not_bit_b = (value & INT64_C(0x4000000000000000)) >> 62;
57 int32_t bit_b = (value & INT64_C(0x2000000000000000)) >> 61;
58 int32_t b_smear = (value & INT64_C(0x3fc0000000000000)) >> 54;
59 int32_t slice = (value & INT64_C(0x003f000000000000)) >> 48;
60 uint64_t zeroes = (value & INT64_C(0x0000ffffffffffff));
buzbee0d829482013-10-11 15:24:55 -070061 if (zeroes != 0ull)
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 return -1;
63 if (bit_b) {
64 if ((not_bit_b != 0) || (b_smear != 0xff))
65 return -1;
66 } else {
67 if ((not_bit_b != 1) || (b_smear != 0x0))
68 return -1;
69 }
70 res = (bit_a << 7) | (bit_b << 6) | slice;
71 return res;
72}
73
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070074LIR* ArmMir2Lir::LoadFPConstantValue(int r_dest, int value) {
buzbee091cc402014-03-31 10:14:40 -070075 DCHECK(RegStorage::IsSingle(r_dest));
Brian Carlstrom7940e442013-07-12 13:46:57 -070076 if (value == 0) {
77 // TODO: we need better info about the target CPU. a vector exclusive or
78 // would probably be better here if we could rely on its existance.
79 // Load an immediate +2.0 (which encodes to 0)
80 NewLIR2(kThumb2Vmovs_IMM8, r_dest, 0);
81 // +0.0 = +2.0 - +2.0
82 return NewLIR3(kThumb2Vsubs, r_dest, r_dest, r_dest);
83 } else {
84 int encoded_imm = EncodeImmSingle(value);
85 if (encoded_imm >= 0) {
86 return NewLIR2(kThumb2Vmovs_IMM8, r_dest, encoded_imm);
87 }
88 }
89 LIR* data_target = ScanLiteralPool(literal_list_, value, 0);
90 if (data_target == NULL) {
91 data_target = AddWordData(&literal_list_, value);
92 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +010093 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
Brian Carlstrom7940e442013-07-12 13:46:57 -070094 LIR* load_pc_rel = RawLIR(current_dalvik_offset_, kThumb2Vldrs,
buzbee091cc402014-03-31 10:14:40 -070095 r_dest, rs_r15pc.GetReg(), 0, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -070096 AppendLIR(load_pc_rel);
97 return load_pc_rel;
98}
99
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700100static int LeadingZeros(uint32_t val) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700101 uint32_t alt;
buzbee0d829482013-10-11 15:24:55 -0700102 int32_t n;
103 int32_t count;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700104
105 count = 16;
106 n = 32;
107 do {
108 alt = val >> count;
109 if (alt != 0) {
110 n = n - count;
111 val = alt;
112 }
113 count >>= 1;
114 } while (count);
115 return n - val;
116}
117
118/*
119 * Determine whether value can be encoded as a Thumb2 modified
120 * immediate. If not, return -1. If so, return i:imm3:a:bcdefgh form.
121 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700122int ArmMir2Lir::ModifiedImmediate(uint32_t value) {
buzbee0d829482013-10-11 15:24:55 -0700123 int32_t z_leading;
124 int32_t z_trailing;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700125 uint32_t b0 = value & 0xff;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700127 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
128 if (value <= 0xFF)
129 return b0; // 0:000:a:bcdefgh
130 if (value == ((b0 << 16) | b0))
131 return (0x1 << 8) | b0; /* 0:001:a:bcdefgh */
132 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
133 return (0x3 << 8) | b0; /* 0:011:a:bcdefgh */
134 b0 = (value >> 8) & 0xff;
135 if (value == ((b0 << 24) | (b0 << 8)))
136 return (0x2 << 8) | b0; /* 0:010:a:bcdefgh */
137 /* Can we do it with rotation? */
138 z_leading = LeadingZeros(value);
139 z_trailing = 32 - LeadingZeros(~value & (value - 1));
140 /* A run of eight or fewer active bits? */
141 if ((z_leading + z_trailing) < 24)
142 return -1; /* No - bail */
143 /* left-justify the constant, discarding msb (known to be 1) */
144 value <<= z_leading + 1;
145 /* Create bcdefgh */
146 value >>= 25;
147 /* Put it all together */
148 return value | ((0x8 + z_leading) << 7); /* [01000..11111]:bcdefgh */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149}
150
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700151bool ArmMir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152 return (ModifiedImmediate(value) >= 0) || (ModifiedImmediate(~value) >= 0);
153}
154
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700155bool ArmMir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156 return EncodeImmSingle(value) >= 0;
157}
158
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700159bool ArmMir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 return InexpensiveConstantInt(High32Bits(value)) && InexpensiveConstantInt(Low32Bits(value));
161}
162
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700163bool ArmMir2Lir::InexpensiveConstantDouble(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164 return EncodeImmDouble(value) >= 0;
165}
166
167/*
168 * Load a immediate using a shortcut if possible; otherwise
169 * grab from the per-translation literal pool.
170 *
171 * No additional register clobbering operation performed. Use this version when
172 * 1) r_dest is freshly returned from AllocTemp or
173 * 2) The codegen is under fixed register usage
174 */
buzbee2700f7e2014-03-07 09:46:20 -0800175LIR* ArmMir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 LIR* res;
177 int mod_imm;
178
buzbee091cc402014-03-31 10:14:40 -0700179 if (r_dest.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -0800180 return LoadFPConstantValue(r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 }
182
183 /* See if the value can be constructed cheaply */
buzbee091cc402014-03-31 10:14:40 -0700184 if (r_dest.Low8() && (value >= 0) && (value <= 255)) {
buzbee2700f7e2014-03-07 09:46:20 -0800185 return NewLIR2(kThumbMovImm, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186 }
187 /* Check Modified immediate special cases */
188 mod_imm = ModifiedImmediate(value);
189 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800190 res = NewLIR2(kThumb2MovI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191 return res;
192 }
193 mod_imm = ModifiedImmediate(~value);
194 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800195 res = NewLIR2(kThumb2MvnI8M, r_dest.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700196 return res;
197 }
198 /* 16-bit immediate? */
199 if ((value & 0xffff) == value) {
buzbee2700f7e2014-03-07 09:46:20 -0800200 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700201 return res;
202 }
203 /* Do a low/high pair */
buzbee2700f7e2014-03-07 09:46:20 -0800204 res = NewLIR2(kThumb2MovImm16, r_dest.GetReg(), Low16Bits(value));
205 NewLIR2(kThumb2MovImm16H, r_dest.GetReg(), High16Bits(value));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 return res;
207}
208
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700209LIR* ArmMir2Lir::OpUnconditionalBranch(LIR* target) {
buzbee091cc402014-03-31 10:14:40 -0700210 LIR* res = NewLIR1(kThumbBUncond, 0 /* offset to be patched during assembly */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700211 res->target = target;
212 return res;
213}
214
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700215LIR* ArmMir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Vladimir Marko58af1f92013-12-19 13:31:15 +0000216 // This is kThumb2BCond instead of kThumbBCond for performance reasons. The assembly
217 // time required for a new pass after kThumbBCond is fixed up to kThumb2BCond is
218 // substantial.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700219 LIR* branch = NewLIR2(kThumb2BCond, 0 /* offset to be patched */,
220 ArmConditionEncoding(cc));
221 branch->target = target;
222 return branch;
223}
224
buzbee2700f7e2014-03-07 09:46:20 -0800225LIR* ArmMir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226 ArmOpcode opcode = kThumbBkpt;
227 switch (op) {
228 case kOpBlx:
229 opcode = kThumbBlxR;
230 break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700231 case kOpBx:
232 opcode = kThumbBx;
233 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700234 default:
235 LOG(FATAL) << "Bad opcode " << op;
236 }
buzbee2700f7e2014-03-07 09:46:20 -0800237 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238}
239
Ian Rogerse2143c02014-03-28 08:47:16 -0700240LIR* ArmMir2Lir::OpRegRegShift(OpKind op, RegStorage r_dest_src1, RegStorage r_src2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700241 int shift) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700242 bool thumb_form =
buzbee091cc402014-03-31 10:14:40 -0700243 ((shift == 0) && r_dest_src1.Low8() && r_src2.Low8());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700244 ArmOpcode opcode = kThumbBkpt;
245 switch (op) {
246 case kOpAdc:
247 opcode = (thumb_form) ? kThumbAdcRR : kThumb2AdcRRR;
248 break;
249 case kOpAnd:
250 opcode = (thumb_form) ? kThumbAndRR : kThumb2AndRRR;
251 break;
252 case kOpBic:
253 opcode = (thumb_form) ? kThumbBicRR : kThumb2BicRRR;
254 break;
255 case kOpCmn:
256 DCHECK_EQ(shift, 0);
257 opcode = (thumb_form) ? kThumbCmnRR : kThumb2CmnRR;
258 break;
259 case kOpCmp:
260 if (thumb_form)
261 opcode = kThumbCmpRR;
buzbee091cc402014-03-31 10:14:40 -0700262 else if ((shift == 0) && !r_dest_src1.Low8() && !r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700263 opcode = kThumbCmpHH;
buzbee091cc402014-03-31 10:14:40 -0700264 else if ((shift == 0) && r_dest_src1.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700265 opcode = kThumbCmpLH;
266 else if (shift == 0)
267 opcode = kThumbCmpHL;
268 else
269 opcode = kThumb2CmpRR;
270 break;
271 case kOpXor:
272 opcode = (thumb_form) ? kThumbEorRR : kThumb2EorRRR;
273 break;
274 case kOpMov:
275 DCHECK_EQ(shift, 0);
buzbee091cc402014-03-31 10:14:40 -0700276 if (r_dest_src1.Low8() && r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700277 opcode = kThumbMovRR;
buzbee091cc402014-03-31 10:14:40 -0700278 else if (!r_dest_src1.Low8() && !r_src2.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279 opcode = kThumbMovRR_H2H;
buzbee091cc402014-03-31 10:14:40 -0700280 else if (r_dest_src1.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700281 opcode = kThumbMovRR_H2L;
282 else
283 opcode = kThumbMovRR_L2H;
284 break;
285 case kOpMul:
286 DCHECK_EQ(shift, 0);
287 opcode = (thumb_form) ? kThumbMul : kThumb2MulRRR;
288 break;
289 case kOpMvn:
290 opcode = (thumb_form) ? kThumbMvn : kThumb2MnvRR;
291 break;
292 case kOpNeg:
293 DCHECK_EQ(shift, 0);
294 opcode = (thumb_form) ? kThumbNeg : kThumb2NegRR;
295 break;
296 case kOpOr:
297 opcode = (thumb_form) ? kThumbOrr : kThumb2OrrRRR;
298 break;
299 case kOpSbc:
300 opcode = (thumb_form) ? kThumbSbc : kThumb2SbcRRR;
301 break;
302 case kOpTst:
303 opcode = (thumb_form) ? kThumbTst : kThumb2TstRR;
304 break;
305 case kOpLsl:
306 DCHECK_EQ(shift, 0);
307 opcode = (thumb_form) ? kThumbLslRR : kThumb2LslRRR;
308 break;
309 case kOpLsr:
310 DCHECK_EQ(shift, 0);
311 opcode = (thumb_form) ? kThumbLsrRR : kThumb2LsrRRR;
312 break;
313 case kOpAsr:
314 DCHECK_EQ(shift, 0);
315 opcode = (thumb_form) ? kThumbAsrRR : kThumb2AsrRRR;
316 break;
317 case kOpRor:
318 DCHECK_EQ(shift, 0);
319 opcode = (thumb_form) ? kThumbRorRR : kThumb2RorRRR;
320 break;
321 case kOpAdd:
322 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
323 break;
324 case kOpSub:
325 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
326 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100327 case kOpRev:
328 DCHECK_EQ(shift, 0);
329 if (!thumb_form) {
330 // Binary, but rm is encoded twice.
Ian Rogerse2143c02014-03-28 08:47:16 -0700331 return NewLIR3(kThumb2RevRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100332 }
333 opcode = kThumbRev;
334 break;
335 case kOpRevsh:
336 DCHECK_EQ(shift, 0);
337 if (!thumb_form) {
338 // Binary, but rm is encoded twice.
Ian Rogerse2143c02014-03-28 08:47:16 -0700339 return NewLIR3(kThumb2RevshRR, r_dest_src1.GetReg(), r_src2.GetReg(), r_src2.GetReg());
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100340 }
341 opcode = kThumbRevsh;
342 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700343 case kOp2Byte:
344 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700345 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 8);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700346 case kOp2Short:
347 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700348 return NewLIR4(kThumb2Sbfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700349 case kOp2Char:
350 DCHECK_EQ(shift, 0);
Ian Rogerse2143c02014-03-28 08:47:16 -0700351 return NewLIR4(kThumb2Ubfx, r_dest_src1.GetReg(), r_src2.GetReg(), 0, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700352 default:
353 LOG(FATAL) << "Bad opcode: " << op;
354 break;
355 }
buzbee409fe942013-10-11 10:49:56 -0700356 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700357 if (EncodingMap[opcode].flags & IS_BINARY_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700358 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700359 } else if (EncodingMap[opcode].flags & IS_TERTIARY_OP) {
360 if (EncodingMap[opcode].field_loc[2].kind == kFmtShift) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700361 return NewLIR3(opcode, r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700362 } else {
Ian Rogerse2143c02014-03-28 08:47:16 -0700363 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700364 }
365 } else if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700366 return NewLIR4(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700367 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700368 LOG(FATAL) << "Unexpected encoding operand count";
369 return NULL;
370 }
371}
372
buzbee2700f7e2014-03-07 09:46:20 -0800373LIR* ArmMir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700374 return OpRegRegShift(op, r_dest_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700375}
376
buzbee2700f7e2014-03-07 09:46:20 -0800377LIR* ArmMir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700378 UNUSED(r_dest, r_base, offset, move_type);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800379 UNIMPLEMENTED(FATAL);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700380 UNREACHABLE();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800381}
382
buzbee2700f7e2014-03-07 09:46:20 -0800383LIR* ArmMir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700384 UNUSED(r_base, offset, r_src, move_type);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800385 UNIMPLEMENTED(FATAL);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700386 UNREACHABLE();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800387}
388
buzbee2700f7e2014-03-07 09:46:20 -0800389LIR* ArmMir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700390 UNUSED(op, cc, r_dest, r_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800391 LOG(FATAL) << "Unexpected use of OpCondRegReg for Arm";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700392 UNREACHABLE();
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800393}
394
Ian Rogerse2143c02014-03-28 08:47:16 -0700395LIR* ArmMir2Lir::OpRegRegRegShift(OpKind op, RegStorage r_dest, RegStorage r_src1,
396 RegStorage r_src2, int shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700397 ArmOpcode opcode = kThumbBkpt;
buzbee091cc402014-03-31 10:14:40 -0700398 bool thumb_form = (shift == 0) && r_dest.Low8() && r_src1.Low8() && r_src2.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700399 switch (op) {
400 case kOpAdd:
401 opcode = (thumb_form) ? kThumbAddRRR : kThumb2AddRRR;
402 break;
403 case kOpSub:
404 opcode = (thumb_form) ? kThumbSubRRR : kThumb2SubRRR;
405 break;
406 case kOpRsub:
407 opcode = kThumb2RsubRRR;
408 break;
409 case kOpAdc:
410 opcode = kThumb2AdcRRR;
411 break;
412 case kOpAnd:
413 opcode = kThumb2AndRRR;
414 break;
415 case kOpBic:
416 opcode = kThumb2BicRRR;
417 break;
418 case kOpXor:
419 opcode = kThumb2EorRRR;
420 break;
421 case kOpMul:
422 DCHECK_EQ(shift, 0);
423 opcode = kThumb2MulRRR;
424 break;
Dave Allison70202782013-10-22 17:52:19 -0700425 case kOpDiv:
426 DCHECK_EQ(shift, 0);
427 opcode = kThumb2SdivRRR;
428 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700429 case kOpOr:
430 opcode = kThumb2OrrRRR;
431 break;
432 case kOpSbc:
433 opcode = kThumb2SbcRRR;
434 break;
435 case kOpLsl:
436 DCHECK_EQ(shift, 0);
437 opcode = kThumb2LslRRR;
438 break;
439 case kOpLsr:
440 DCHECK_EQ(shift, 0);
441 opcode = kThumb2LsrRRR;
442 break;
443 case kOpAsr:
444 DCHECK_EQ(shift, 0);
445 opcode = kThumb2AsrRRR;
446 break;
447 case kOpRor:
448 DCHECK_EQ(shift, 0);
449 opcode = kThumb2RorRRR;
450 break;
451 default:
452 LOG(FATAL) << "Bad opcode: " << op;
453 break;
454 }
buzbee409fe942013-10-11 10:49:56 -0700455 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700456 if (EncodingMap[opcode].flags & IS_QUAD_OP) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700457 return NewLIR4(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg(), shift);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700458 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700459 DCHECK(EncodingMap[opcode].flags & IS_TERTIARY_OP);
Ian Rogerse2143c02014-03-28 08:47:16 -0700460 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700461 }
462}
463
buzbee2700f7e2014-03-07 09:46:20 -0800464LIR* ArmMir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700465 return OpRegRegRegShift(op, r_dest, r_src1, r_src2, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700466}
467
buzbee2700f7e2014-03-07 09:46:20 -0800468LIR* ArmMir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700469 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700470 int32_t abs_value = (neg) ? -value : value;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700471 ArmOpcode opcode = kThumbBkpt;
472 ArmOpcode alt_opcode = kThumbBkpt;
buzbee091cc402014-03-31 10:14:40 -0700473 bool all_low_regs = r_dest.Low8() && r_src1.Low8();
buzbee0d829482013-10-11 15:24:55 -0700474 int32_t mod_imm = ModifiedImmediate(value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700475
476 switch (op) {
477 case kOpLsl:
478 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800479 return NewLIR3(kThumbLslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700480 else
buzbee2700f7e2014-03-07 09:46:20 -0800481 return NewLIR3(kThumb2LslRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 case kOpLsr:
483 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800484 return NewLIR3(kThumbLsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700485 else
buzbee2700f7e2014-03-07 09:46:20 -0800486 return NewLIR3(kThumb2LsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700487 case kOpAsr:
488 if (all_low_regs)
buzbee2700f7e2014-03-07 09:46:20 -0800489 return NewLIR3(kThumbAsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700490 else
buzbee2700f7e2014-03-07 09:46:20 -0800491 return NewLIR3(kThumb2AsrRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700492 case kOpRor:
buzbee2700f7e2014-03-07 09:46:20 -0800493 return NewLIR3(kThumb2RorRRI5, r_dest.GetReg(), r_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700494 case kOpAdd:
buzbee091cc402014-03-31 10:14:40 -0700495 if (r_dest.Low8() && (r_src1 == rs_r13sp) && (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800496 return NewLIR3(kThumbAddSpRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
buzbee091cc402014-03-31 10:14:40 -0700497 } else if (r_dest.Low8() && (r_src1 == rs_r15pc) &&
Brian Carlstrom38f85e42013-07-18 14:45:22 -0700498 (value <= 1020) && ((value & 0x3) == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -0800499 return NewLIR3(kThumbAddPcRel, r_dest.GetReg(), r_src1.GetReg(), value >> 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700500 }
Ian Rogersfc787ec2014-10-09 21:56:44 -0700501 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700502 case kOpSub:
503 if (all_low_regs && ((abs_value & 0x7) == abs_value)) {
504 if (op == kOpAdd)
505 opcode = (neg) ? kThumbSubRRI3 : kThumbAddRRI3;
506 else
507 opcode = (neg) ? kThumbAddRRI3 : kThumbSubRRI3;
buzbee2700f7e2014-03-07 09:46:20 -0800508 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700509 }
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000510 if (mod_imm < 0) {
511 mod_imm = ModifiedImmediate(-value);
512 if (mod_imm >= 0) {
513 op = (op == kOpAdd) ? kOpSub : kOpAdd;
514 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 }
Vladimir Markodbb8c492014-02-28 17:36:39 +0000516 if (mod_imm < 0 && (abs_value & 0x3ff) == abs_value) {
517 // This is deliberately used only if modified immediate encoding is inadequate since
518 // we sometimes actually use the flags for small values but not necessarily low regs.
519 if (op == kOpAdd)
520 opcode = (neg) ? kThumb2SubRRI12 : kThumb2AddRRI12;
521 else
522 opcode = (neg) ? kThumb2AddRRI12 : kThumb2SubRRI12;
buzbee2700f7e2014-03-07 09:46:20 -0800523 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), abs_value);
Vladimir Markodbb8c492014-02-28 17:36:39 +0000524 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700525 if (op == kOpSub) {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000526 opcode = kThumb2SubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700527 alt_opcode = kThumb2SubRRR;
528 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000529 opcode = kThumb2AddRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700530 alt_opcode = kThumb2AddRRR;
531 }
532 break;
533 case kOpRsub:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000534 opcode = kThumb2RsubRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535 alt_opcode = kThumb2RsubRRR;
536 break;
537 case kOpAdc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000538 opcode = kThumb2AdcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700539 alt_opcode = kThumb2AdcRRR;
540 break;
541 case kOpSbc:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000542 opcode = kThumb2SbcRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700543 alt_opcode = kThumb2SbcRRR;
544 break;
545 case kOpOr:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000546 opcode = kThumb2OrrRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700547 alt_opcode = kThumb2OrrRRR;
548 break;
549 case kOpAnd:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000550 if (mod_imm < 0) {
551 mod_imm = ModifiedImmediate(~value);
552 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800553 return NewLIR3(kThumb2BicRRI8M, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000554 }
555 }
556 opcode = kThumb2AndRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700557 alt_opcode = kThumb2AndRRR;
558 break;
559 case kOpXor:
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000560 opcode = kThumb2EorRRI8M;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700561 alt_opcode = kThumb2EorRRR;
562 break;
563 case kOpMul:
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700564 // TUNING: power of 2, shift & add
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 mod_imm = -1;
566 alt_opcode = kThumb2MulRRR;
567 break;
568 case kOpCmp: {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569 LIR* res;
570 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800571 res = NewLIR2(kThumb2CmpRI8M, r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700572 } else {
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000573 mod_imm = ModifiedImmediate(-value);
574 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800575 res = NewLIR2(kThumb2CmnRI8M, r_src1.GetReg(), mod_imm);
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000576 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800577 RegStorage r_tmp = AllocTemp();
Vladimir Marko332b7aa2013-11-18 12:01:54 +0000578 res = LoadConstant(r_tmp, value);
579 OpRegReg(kOpCmp, r_src1, r_tmp);
580 FreeTemp(r_tmp);
581 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700582 }
583 return res;
584 }
585 default:
586 LOG(FATAL) << "Bad opcode: " << op;
587 }
588
589 if (mod_imm >= 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800590 return NewLIR3(opcode, r_dest.GetReg(), r_src1.GetReg(), mod_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700591 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800592 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700593 LoadConstant(r_scratch, value);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800594 LIR* res;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 if (EncodingMap[alt_opcode].flags & IS_QUAD_OP)
buzbee2700f7e2014-03-07 09:46:20 -0800596 res = NewLIR4(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700597 else
buzbee2700f7e2014-03-07 09:46:20 -0800598 res = NewLIR3(alt_opcode, r_dest.GetReg(), r_src1.GetReg(), r_scratch.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700599 FreeTemp(r_scratch);
600 return res;
601 }
602}
603
604/* Handle Thumb-only variants here - otherwise punt to OpRegRegImm */
buzbee2700f7e2014-03-07 09:46:20 -0800605LIR* ArmMir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700606 bool neg = (value < 0);
buzbee0d829482013-10-11 15:24:55 -0700607 int32_t abs_value = (neg) ? -value : value;
buzbee091cc402014-03-31 10:14:40 -0700608 bool short_form = (((abs_value & 0xff) == abs_value) && r_dest_src1.Low8());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700609 ArmOpcode opcode = kThumbBkpt;
610 switch (op) {
611 case kOpAdd:
buzbee2700f7e2014-03-07 09:46:20 -0800612 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700613 DCHECK_EQ((value & 0x3), 0);
614 return NewLIR1(kThumbAddSpI7, value >> 2);
615 } else if (short_form) {
616 opcode = (neg) ? kThumbSubRI8 : kThumbAddRI8;
617 }
618 break;
619 case kOpSub:
buzbee2700f7e2014-03-07 09:46:20 -0800620 if (!neg && (r_dest_src1 == rs_r13sp) && (value <= 508)) { /* sp */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700621 DCHECK_EQ((value & 0x3), 0);
622 return NewLIR1(kThumbSubSpI7, value >> 2);
623 } else if (short_form) {
624 opcode = (neg) ? kThumbAddRI8 : kThumbSubRI8;
625 }
626 break;
627 case kOpCmp:
Vladimir Marko22479842013-11-19 17:04:50 +0000628 if (!neg && short_form) {
629 opcode = kThumbCmpRI8;
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700630 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 short_form = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700632 }
633 break;
634 default:
635 /* Punt to OpRegRegImm - if bad case catch it there */
636 short_form = false;
637 break;
638 }
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700639 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800640 return NewLIR2(opcode, r_dest_src1.GetReg(), abs_value);
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700641 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700642 return OpRegRegImm(op, r_dest_src1, r_dest_src1, value);
643 }
644}
645
buzbee2700f7e2014-03-07 09:46:20 -0800646LIR* ArmMir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700647 LIR* res = NULL;
648 int32_t val_lo = Low32Bits(value);
649 int32_t val_hi = High32Bits(value);
buzbee091cc402014-03-31 10:14:40 -0700650 if (r_dest.IsFloat()) {
651 DCHECK(!r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 if ((val_lo == 0) && (val_hi == 0)) {
653 // TODO: we need better info about the target CPU. a vector exclusive or
654 // would probably be better here if we could rely on its existance.
655 // Load an immediate +2.0 (which encodes to 0)
buzbee091cc402014-03-31 10:14:40 -0700656 NewLIR2(kThumb2Vmovd_IMM8, r_dest.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 // +0.0 = +2.0 - +2.0
buzbee091cc402014-03-31 10:14:40 -0700658 res = NewLIR3(kThumb2Vsubd, r_dest.GetReg(), r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 } else {
660 int encoded_imm = EncodeImmDouble(value);
661 if (encoded_imm >= 0) {
buzbee091cc402014-03-31 10:14:40 -0700662 res = NewLIR2(kThumb2Vmovd_IMM8, r_dest.GetReg(), encoded_imm);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700663 }
664 }
665 } else {
buzbee091cc402014-03-31 10:14:40 -0700666 // NOTE: Arm32 assumption here.
667 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 if ((InexpensiveConstantInt(val_lo) && (InexpensiveConstantInt(val_hi)))) {
buzbee2700f7e2014-03-07 09:46:20 -0800669 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
670 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 }
672 }
673 if (res == NULL) {
674 // No short form - load from the literal pool.
675 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
676 if (data_target == NULL) {
677 data_target = AddWideData(&literal_list_, val_lo, val_hi);
678 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100679 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
buzbee091cc402014-03-31 10:14:40 -0700680 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700681 res = RawLIR(current_dalvik_offset_, kThumb2Vldrd,
buzbee091cc402014-03-31 10:14:40 -0700682 r_dest.GetReg(), rs_r15pc.GetReg(), 0, 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800684 DCHECK(r_dest.IsPair());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700685 res = RawLIR(current_dalvik_offset_, kThumb2LdrdPcRel8,
buzbee091cc402014-03-31 10:14:40 -0700686 r_dest.GetLowReg(), r_dest.GetHighReg(), rs_r15pc.GetReg(), 0, 0, data_target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700687 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700688 AppendLIR(res);
689 }
690 return res;
691}
692
693int ArmMir2Lir::EncodeShift(int code, int amount) {
694 return ((amount & 0x1f) << 2) | code;
695}
696
buzbee2700f7e2014-03-07 09:46:20 -0800697LIR* ArmMir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700698 int scale, OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700699 bool all_low_regs = r_base.Low8() && r_index.Low8() && r_dest.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 LIR* load;
701 ArmOpcode opcode = kThumbBkpt;
702 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800703 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704
buzbee091cc402014-03-31 10:14:40 -0700705 if (r_dest.IsFloat()) {
706 if (r_dest.IsSingle()) {
buzbeefd698e62014-04-27 19:33:22 -0700707 DCHECK((size == k32) || (size == kSingle) || (size == kReference));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700708 opcode = kThumb2Vldrs;
709 size = kSingle;
710 } else {
buzbee091cc402014-03-31 10:14:40 -0700711 DCHECK(r_dest.IsDouble());
buzbee695d13a2014-04-19 13:32:20 -0700712 DCHECK((size == k64) || (size == kDouble));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700713 opcode = kThumb2Vldrd;
714 size = kDouble;
715 }
716 } else {
717 if (size == kSingle)
buzbee695d13a2014-04-19 13:32:20 -0700718 size = k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700719 }
720
721 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700722 case kDouble: // fall-through
buzbee695d13a2014-04-19 13:32:20 -0700723 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 case kSingle:
725 reg_ptr = AllocTemp();
726 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800727 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 EncodeShift(kArmLsl, scale));
729 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800730 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700731 }
buzbee2700f7e2014-03-07 09:46:20 -0800732 load = NewLIR3(opcode, r_dest.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700733 FreeTemp(reg_ptr);
734 return load;
buzbee695d13a2014-04-19 13:32:20 -0700735 case k32:
736 // Intentional fall-though.
737 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700738 opcode = (thumb_form) ? kThumbLdrRRR : kThumb2LdrRRR;
739 break;
740 case kUnsignedHalf:
741 opcode = (thumb_form) ? kThumbLdrhRRR : kThumb2LdrhRRR;
742 break;
743 case kSignedHalf:
744 opcode = (thumb_form) ? kThumbLdrshRRR : kThumb2LdrshRRR;
745 break;
746 case kUnsignedByte:
747 opcode = (thumb_form) ? kThumbLdrbRRR : kThumb2LdrbRRR;
748 break;
749 case kSignedByte:
750 opcode = (thumb_form) ? kThumbLdrsbRRR : kThumb2LdrsbRRR;
751 break;
752 default:
753 LOG(FATAL) << "Bad size: " << size;
754 }
755 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800756 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 else
buzbee2700f7e2014-03-07 09:46:20 -0800758 load = NewLIR4(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759
760 return load;
761}
762
buzbee2700f7e2014-03-07 09:46:20 -0800763LIR* ArmMir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700764 int scale, OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700765 bool all_low_regs = r_base.Low8() && r_index.Low8() && r_src.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 LIR* store = NULL;
767 ArmOpcode opcode = kThumbBkpt;
768 bool thumb_form = (all_low_regs && (scale == 0));
buzbee2700f7e2014-03-07 09:46:20 -0800769 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700770
buzbee091cc402014-03-31 10:14:40 -0700771 if (r_src.IsFloat()) {
772 if (r_src.IsSingle()) {
buzbeefd698e62014-04-27 19:33:22 -0700773 DCHECK((size == k32) || (size == kSingle) || (size == kReference));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 opcode = kThumb2Vstrs;
775 size = kSingle;
776 } else {
buzbee091cc402014-03-31 10:14:40 -0700777 DCHECK(r_src.IsDouble());
buzbee695d13a2014-04-19 13:32:20 -0700778 DCHECK((size == k64) || (size == kDouble));
buzbee2700f7e2014-03-07 09:46:20 -0800779 DCHECK_EQ((r_src.GetReg() & 0x1), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700780 opcode = kThumb2Vstrd;
781 size = kDouble;
782 }
783 } else {
784 if (size == kSingle)
buzbee695d13a2014-04-19 13:32:20 -0700785 size = k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700786 }
787
788 switch (size) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700789 case kDouble: // fall-through
buzbee695d13a2014-04-19 13:32:20 -0700790 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700791 case kSingle:
792 reg_ptr = AllocTemp();
793 if (scale) {
buzbee2700f7e2014-03-07 09:46:20 -0800794 NewLIR4(kThumb2AddRRR, reg_ptr.GetReg(), r_base.GetReg(), r_index.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700795 EncodeShift(kArmLsl, scale));
796 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800797 OpRegRegReg(kOpAdd, reg_ptr, r_base, r_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798 }
buzbee2700f7e2014-03-07 09:46:20 -0800799 store = NewLIR3(opcode, r_src.GetReg(), reg_ptr.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700800 FreeTemp(reg_ptr);
801 return store;
buzbee695d13a2014-04-19 13:32:20 -0700802 case k32:
803 // Intentional fall-though.
804 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700805 opcode = (thumb_form) ? kThumbStrRRR : kThumb2StrRRR;
806 break;
807 case kUnsignedHalf:
buzbee695d13a2014-04-19 13:32:20 -0700808 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700809 case kSignedHalf:
810 opcode = (thumb_form) ? kThumbStrhRRR : kThumb2StrhRRR;
811 break;
812 case kUnsignedByte:
buzbee695d13a2014-04-19 13:32:20 -0700813 // Intentional fall-though.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700814 case kSignedByte:
815 opcode = (thumb_form) ? kThumbStrbRRR : kThumb2StrbRRR;
816 break;
817 default:
818 LOG(FATAL) << "Bad size: " << size;
819 }
820 if (thumb_form)
buzbee2700f7e2014-03-07 09:46:20 -0800821 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700822 else
buzbee2700f7e2014-03-07 09:46:20 -0800823 store = NewLIR4(opcode, r_src.GetReg(), r_base.GetReg(), r_index.GetReg(), scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824
825 return store;
826}
827
Vladimir Markodb9d5232014-06-10 18:15:57 +0100828// Helper function for LoadBaseDispBody()/StoreBaseDispBody().
Vladimir Marko37573972014-06-16 10:32:25 +0100829LIR* ArmMir2Lir::LoadStoreUsingInsnWithOffsetImm8Shl2(ArmOpcode opcode, RegStorage r_base,
830 int displacement, RegStorage r_src_dest,
831 RegStorage r_work) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100832 DCHECK_EQ(displacement & 3, 0);
Vladimir Marko37573972014-06-16 10:32:25 +0100833 constexpr int kOffsetMask = 0xff << 2;
834 int encoded_disp = (displacement & kOffsetMask) >> 2; // Within range of the instruction.
Vladimir Markodb9d5232014-06-10 18:15:57 +0100835 RegStorage r_ptr = r_base;
Vladimir Marko37573972014-06-16 10:32:25 +0100836 if ((displacement & ~kOffsetMask) != 0) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100837 r_ptr = r_work.Valid() ? r_work : AllocTemp();
Vladimir Marko37573972014-06-16 10:32:25 +0100838 // Add displacement & ~kOffsetMask to base, it's a single instruction for up to +-256KiB.
839 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement & ~kOffsetMask);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100840 }
841 LIR* lir = nullptr;
842 if (!r_src_dest.IsPair()) {
843 lir = NewLIR3(opcode, r_src_dest.GetReg(), r_ptr.GetReg(), encoded_disp);
844 } else {
845 lir = NewLIR4(opcode, r_src_dest.GetLowReg(), r_src_dest.GetHighReg(), r_ptr.GetReg(),
846 encoded_disp);
847 }
Vladimir Marko37573972014-06-16 10:32:25 +0100848 if ((displacement & ~kOffsetMask) != 0 && !r_work.Valid()) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100849 FreeTemp(r_ptr);
850 }
851 return lir;
852}
853
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854/*
855 * Load value from base + displacement. Optionally perform null check
856 * on base (which must have an associated s_reg and MIR). If not
857 * performing null check, incoming MIR can be null.
858 */
buzbee2700f7e2014-03-07 09:46:20 -0800859LIR* ArmMir2Lir::LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100860 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700861 LIR* load = NULL;
862 ArmOpcode opcode = kThumbBkpt;
863 bool short_form = false;
864 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee091cc402014-03-31 10:14:40 -0700865 bool all_low = r_dest.Is32Bit() && r_base.Low8() && r_dest.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700866 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867 bool already_generated = false;
868 switch (size) {
869 case kDouble:
buzbee695d13a2014-04-19 13:32:20 -0700870 // Intentional fall-though.
Vladimir Markodb9d5232014-06-10 18:15:57 +0100871 case k64:
buzbee091cc402014-03-31 10:14:40 -0700872 if (r_dest.IsFloat()) {
873 DCHECK(!r_dest.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +0100874 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vldrd, r_base, displacement, r_dest);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700875 } else {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100876 DCHECK(r_dest.IsPair());
877 // Use the r_dest.GetLow() for the temporary pointer if needed.
Vladimir Marko37573972014-06-16 10:32:25 +0100878 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2LdrdI8, r_base, displacement, r_dest,
879 r_dest.GetLow());
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100880 }
881 already_generated = true;
buzbee2700f7e2014-03-07 09:46:20 -0800882 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700883 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700884 // Intentional fall-though.
885 case k32:
886 // Intentional fall-though.
887 case kReference:
buzbee091cc402014-03-31 10:14:40 -0700888 if (r_dest.IsFloat()) {
Vladimir Markodb9d5232014-06-10 18:15:57 +0100889 DCHECK(r_dest.IsSingle());
Vladimir Marko37573972014-06-16 10:32:25 +0100890 load = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vldrs, r_base, displacement, r_dest);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100891 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 break;
893 }
buzbee091cc402014-03-31 10:14:40 -0700894 if (r_dest.Low8() && (r_base == rs_rARM_PC) && (displacement <= 1020) &&
895 (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700896 short_form = true;
897 encoded_disp >>= 2;
898 opcode = kThumbLdrPcRel;
buzbee091cc402014-03-31 10:14:40 -0700899 } else if (r_dest.Low8() && (r_base == rs_rARM_SP) && (displacement <= 1020) &&
900 (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700901 short_form = true;
902 encoded_disp >>= 2;
903 opcode = kThumbLdrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -0800904 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 DCHECK_EQ((displacement & 0x3), 0);
906 short_form = true;
907 encoded_disp >>= 2;
908 opcode = kThumbLdrRRI5;
909 } else if (thumb2Form) {
910 short_form = true;
911 opcode = kThumb2LdrRRI12;
912 }
913 break;
914 case kUnsignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -0800915 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700916 DCHECK_EQ((displacement & 0x1), 0);
917 short_form = true;
918 encoded_disp >>= 1;
919 opcode = kThumbLdrhRRI5;
920 } else if (displacement < 4092 && displacement >= 0) {
921 short_form = true;
922 opcode = kThumb2LdrhRRI12;
923 }
924 break;
925 case kSignedHalf:
926 if (thumb2Form) {
927 short_form = true;
928 opcode = kThumb2LdrshRRI12;
929 }
930 break;
931 case kUnsignedByte:
buzbee2700f7e2014-03-07 09:46:20 -0800932 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 short_form = true;
934 opcode = kThumbLdrbRRI5;
935 } else if (thumb2Form) {
936 short_form = true;
937 opcode = kThumb2LdrbRRI12;
938 }
939 break;
940 case kSignedByte:
941 if (thumb2Form) {
942 short_form = true;
943 opcode = kThumb2LdrsbRRI12;
944 }
945 break;
946 default:
947 LOG(FATAL) << "Bad size: " << size;
948 }
949
950 if (!already_generated) {
951 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -0800952 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700953 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800954 RegStorage reg_offset = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 LoadConstant(reg_offset, encoded_disp);
Vladimir Markodb9d5232014-06-10 18:15:57 +0100956 DCHECK(!r_dest.IsFloat());
957 load = LoadBaseIndexed(r_base, reg_offset, r_dest, 0, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700958 FreeTemp(reg_offset);
959 }
960 }
961
962 // TODO: in future may need to differentiate Dalvik accesses w/ spills
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100963 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
Ian Rogersb28c1c02014-11-08 11:21:21 -0800964 DCHECK_EQ(r_base, rs_rARM_SP);
buzbee2700f7e2014-03-07 09:46:20 -0800965 AnnotateDalvikRegAccess(load, displacement >> 2, true /* is_load */, r_dest.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 }
967 return load;
968}
969
Vladimir Marko674744e2014-04-24 15:18:26 +0100970LIR* ArmMir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000971 OpSize size, VolatileKind is_volatile) {
buzbee695d13a2014-04-19 13:32:20 -0700972 // TODO: base this on target.
973 if (size == kWord) {
974 size = k32;
975 }
Andreas Gampe3c12c512014-06-24 18:46:29 +0000976 LIR* load;
Ian Rogers6f3dbba2014-10-14 17:41:57 -0700977 if (is_volatile == kVolatile && (size == k64 || size == kDouble) &&
978 !cu_->compiler_driver->GetInstructionSetFeatures()->
Ian Rogersd582fa42014-11-05 23:46:43 -0800979 AsArmInstructionSetFeatures()->HasAtomicLdrdAndStrd()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000980 // Only 64-bit load needs special handling.
981 // If the cpu supports LPAE, aligned LDRD is atomic - fall through to LoadBaseDisp().
982 DCHECK(!r_dest.IsFloat()); // See RegClassForFieldLoadSave().
983 // Use LDREXD for the atomic load. (Expect displacement > 0, don't optimize for == 0.)
984 RegStorage r_ptr = AllocTemp();
985 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
986 LIR* lir = NewLIR3(kThumb2Ldrexd, r_dest.GetLowReg(), r_dest.GetHighReg(), r_ptr.GetReg());
987 FreeTemp(r_ptr);
988 return lir;
989 } else {
990 load = LoadBaseDispBody(r_base, displacement, r_dest, size);
991 }
992
993 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -0700994 GenMemBarrier(kLoadAny);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000995 }
996
997 return load;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998}
999
Brian Carlstrom7940e442013-07-12 13:46:57 -07001000
buzbee2700f7e2014-03-07 09:46:20 -08001001LIR* ArmMir2Lir::StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
1002 OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001003 LIR* store = NULL;
1004 ArmOpcode opcode = kThumbBkpt;
1005 bool short_form = false;
1006 bool thumb2Form = (displacement < 4092 && displacement >= 0);
buzbee091cc402014-03-31 10:14:40 -07001007 bool all_low = r_src.Is32Bit() && r_base.Low8() && r_src.Low8();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001008 int encoded_disp = displacement;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001009 bool already_generated = false;
1010 switch (size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 case kDouble:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001012 // Intentional fall-though.
Vladimir Markodb9d5232014-06-10 18:15:57 +01001013 case k64:
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001014 if (r_src.IsFloat()) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001015 // Note: If the register is retrieved by register allocator, it should never be a pair.
1016 // But some functions in mir2lir assume 64-bit registers are 32-bit register pairs.
1017 // TODO: Rework Mir2Lir::LoadArg() and Mir2Lir::LoadArgDirect().
1018 if (r_src.IsPair()) {
1019 r_src = As64BitFloatReg(r_src);
1020 }
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001021 DCHECK(!r_src.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +01001022 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vstrd, r_base, displacement, r_src);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001023 } else {
Vladimir Markodb9d5232014-06-10 18:15:57 +01001024 DCHECK(r_src.IsPair());
Vladimir Marko37573972014-06-16 10:32:25 +01001025 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2StrdI8, r_base, displacement, r_src);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001026 }
1027 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001028 break;
1029 case kSingle:
buzbee091cc402014-03-31 10:14:40 -07001030 // Intentional fall-through.
buzbee695d13a2014-04-19 13:32:20 -07001031 case k32:
buzbee091cc402014-03-31 10:14:40 -07001032 // Intentional fall-through.
buzbee695d13a2014-04-19 13:32:20 -07001033 case kReference:
buzbee091cc402014-03-31 10:14:40 -07001034 if (r_src.IsFloat()) {
1035 DCHECK(r_src.IsSingle());
Vladimir Marko37573972014-06-16 10:32:25 +01001036 store = LoadStoreUsingInsnWithOffsetImm8Shl2(kThumb2Vstrs, r_base, displacement, r_src);
Vladimir Markodb9d5232014-06-10 18:15:57 +01001037 already_generated = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001038 break;
1039 }
buzbee091cc402014-03-31 10:14:40 -07001040 if (r_src.Low8() && (r_base == rs_r13sp) && (displacement <= 1020) && (displacement >= 0)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 short_form = true;
1042 encoded_disp >>= 2;
1043 opcode = kThumbStrSpRel;
buzbee2700f7e2014-03-07 09:46:20 -08001044 } else if (all_low && displacement < 128 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001045 DCHECK_EQ((displacement & 0x3), 0);
1046 short_form = true;
1047 encoded_disp >>= 2;
1048 opcode = kThumbStrRRI5;
1049 } else if (thumb2Form) {
1050 short_form = true;
1051 opcode = kThumb2StrRRI12;
1052 }
1053 break;
1054 case kUnsignedHalf:
1055 case kSignedHalf:
buzbee2700f7e2014-03-07 09:46:20 -08001056 if (all_low && displacement < 64 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001057 DCHECK_EQ((displacement & 0x1), 0);
1058 short_form = true;
1059 encoded_disp >>= 1;
1060 opcode = kThumbStrhRRI5;
1061 } else if (thumb2Form) {
1062 short_form = true;
1063 opcode = kThumb2StrhRRI12;
1064 }
1065 break;
1066 case kUnsignedByte:
1067 case kSignedByte:
buzbee2700f7e2014-03-07 09:46:20 -08001068 if (all_low && displacement < 32 && displacement >= 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001069 short_form = true;
1070 opcode = kThumbStrbRRI5;
1071 } else if (thumb2Form) {
1072 short_form = true;
1073 opcode = kThumb2StrbRRI12;
1074 }
1075 break;
1076 default:
1077 LOG(FATAL) << "Bad size: " << size;
1078 }
1079 if (!already_generated) {
1080 if (short_form) {
buzbee2700f7e2014-03-07 09:46:20 -08001081 store = NewLIR3(opcode, r_src.GetReg(), r_base.GetReg(), encoded_disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001082 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001083 RegStorage r_scratch = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001084 LoadConstant(r_scratch, encoded_disp);
Vladimir Markodb9d5232014-06-10 18:15:57 +01001085 DCHECK(!r_src.IsFloat());
1086 store = StoreBaseIndexed(r_base, r_scratch, r_src, 0, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001087 FreeTemp(r_scratch);
1088 }
1089 }
1090
1091 // TODO: In future, may need to differentiate Dalvik & spill accesses
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001092 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
Ian Rogersb28c1c02014-11-08 11:21:21 -08001093 DCHECK_EQ(r_base, rs_rARM_SP);
buzbee2700f7e2014-03-07 09:46:20 -08001094 AnnotateDalvikRegAccess(store, displacement >> 2, false /* is_load */, r_src.Is64Bit());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001095 }
1096 return store;
1097}
1098
Andreas Gampede686762014-06-24 18:42:06 +00001099LIR* ArmMir2Lir::StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001100 OpSize size, VolatileKind is_volatile) {
1101 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001102 // Ensure that prior accesses become visible to other threads first.
1103 GenMemBarrier(kAnyStore);
Andreas Gampe2689fba2014-06-23 13:23:04 -07001104 }
Andreas Gampe3c12c512014-06-24 18:46:29 +00001105
1106 LIR* store;
Ian Rogers6f3dbba2014-10-14 17:41:57 -07001107 if (is_volatile == kVolatile && (size == k64 || size == kDouble) &&
1108 !cu_->compiler_driver->GetInstructionSetFeatures()->
Ian Rogersd582fa42014-11-05 23:46:43 -08001109 AsArmInstructionSetFeatures()->HasAtomicLdrdAndStrd()) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001110 // Only 64-bit store needs special handling.
1111 // If the cpu supports LPAE, aligned STRD is atomic - fall through to StoreBaseDisp().
1112 // Use STREXD for the atomic store. (Expect displacement > 0, don't optimize for == 0.)
1113 DCHECK(!r_src.IsFloat()); // See RegClassForFieldLoadSave().
1114 RegStorage r_ptr = AllocTemp();
1115 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
1116 LIR* fail_target = NewLIR0(kPseudoTargetLabel);
1117 // We have only 5 temporary registers available and if r_base, r_src and r_ptr already
1118 // take 4, we can't directly allocate 2 more for LDREXD temps. In that case clobber r_ptr
1119 // in LDREXD and recalculate it from r_base.
1120 RegStorage r_temp = AllocTemp();
Serguei Katkov9ee45192014-07-17 14:39:03 +07001121 RegStorage r_temp_high = AllocTemp(false); // We may not have another temp.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001122 if (r_temp_high.Valid()) {
1123 NewLIR3(kThumb2Ldrexd, r_temp.GetReg(), r_temp_high.GetReg(), r_ptr.GetReg());
1124 FreeTemp(r_temp_high);
1125 FreeTemp(r_temp);
1126 } else {
1127 // If we don't have another temp, clobber r_ptr in LDREXD and reload it.
1128 NewLIR3(kThumb2Ldrexd, r_temp.GetReg(), r_ptr.GetReg(), r_ptr.GetReg());
1129 FreeTemp(r_temp); // May need the temp for kOpAdd.
1130 OpRegRegImm(kOpAdd, r_ptr, r_base, displacement);
1131 }
1132 store = NewLIR4(kThumb2Strexd, r_temp.GetReg(), r_src.GetLowReg(), r_src.GetHighReg(),
1133 r_ptr.GetReg());
1134 OpCmpImmBranch(kCondNe, r_temp, 0, fail_target);
1135 FreeTemp(r_ptr);
1136 } else {
1137 // TODO: base this on target.
1138 if (size == kWord) {
1139 size = k32;
1140 }
1141
1142 store = StoreBaseDispBody(r_base, displacement, r_src, size);
1143 }
1144
1145 if (UNLIKELY(is_volatile == kVolatile)) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001146 // Preserve order with respect to any subsequent volatile loads.
1147 // We need StoreLoad, but that generally requires the most expensive barrier.
1148 GenMemBarrier(kAnyAny);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001149 }
1150
1151 return store;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001152}
1153
buzbee2700f7e2014-03-07 09:46:20 -08001154LIR* ArmMir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001155 int opcode;
buzbee091cc402014-03-31 10:14:40 -07001156 DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble());
1157 if (r_dest.IsDouble()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001158 opcode = kThumb2Vmovd;
1159 } else {
buzbee091cc402014-03-31 10:14:40 -07001160 if (r_dest.IsSingle()) {
1161 opcode = r_src.IsSingle() ? kThumb2Vmovs : kThumb2Fmsr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001162 } else {
buzbee091cc402014-03-31 10:14:40 -07001163 DCHECK(r_src.IsSingle());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001164 opcode = kThumb2Fmrs;
1165 }
1166 }
buzbee2700f7e2014-03-07 09:46:20 -08001167 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001168 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
1169 res->flags.is_nop = true;
1170 }
1171 return res;
1172}
1173
buzbee2700f7e2014-03-07 09:46:20 -08001174LIR* ArmMir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001175 UNUSED(op, r_base, disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001176 LOG(FATAL) << "Unexpected use of OpMem for Arm";
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001177 UNREACHABLE();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001178}
1179
Andreas Gampe98430592014-07-27 19:44:50 -07001180LIR* ArmMir2Lir::InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001181 UNUSED(trampoline); // The address of the trampoline is already loaded into r_tgt.
Andreas Gampe98430592014-07-27 19:44:50 -07001182 return OpReg(op, r_tgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001183}
1184
Serban Constantinescu63999682014-07-15 17:44:21 +01001185size_t ArmMir2Lir::GetInstructionOffset(LIR* lir) {
1186 uint64_t check_flags = GetTargetInstFlags(lir->opcode);
1187 DCHECK((check_flags & IS_LOAD) || (check_flags & IS_STORE));
1188 size_t offset = (check_flags & IS_TERTIARY_OP) ? lir->operands[2] : 0;
1189
1190 if (check_flags & SCALED_OFFSET_X2) {
1191 offset = offset * 2;
1192 } else if (check_flags & SCALED_OFFSET_X4) {
1193 offset = offset * 4;
1194 }
1195 return offset;
1196}
1197
Brian Carlstrom7940e442013-07-12 13:46:57 -07001198} // namespace art