blob: b28d7ef2f6a69fa3556b273e782efbc731aa2c41 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
23namespace art {
24
25class X86Mir2Lir : public Mir2Lir {
26 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -070031 RegLocation rl_dest, int lit);
Ian Rogers468532e2013-08-05 10:56:33 -070032 int LoadHelper(ThreadOffset offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -070033 LIR* LoadBaseDisp(int rBase, int displacement, int r_dest, OpSize size, int s_reg);
34 LIR* LoadBaseDispWide(int rBase, int displacement, int r_dest_lo, int r_dest_hi,
35 int s_reg);
36 LIR* LoadBaseIndexed(int rBase, int r_index, int r_dest, int scale, OpSize size);
37 LIR* LoadBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
38 int r_dest, int r_dest_hi, OpSize size, int s_reg);
39 LIR* LoadConstantNoClobber(int r_dest, int value);
40 LIR* LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value);
41 LIR* StoreBaseDisp(int rBase, int displacement, int r_src, OpSize size);
42 LIR* StoreBaseDispWide(int rBase, int displacement, int r_src_lo, int r_src_hi);
43 LIR* StoreBaseIndexed(int rBase, int r_index, int r_src, int scale, OpSize size);
44 LIR* StoreBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
45 int r_src, int r_src_hi, OpSize size, int s_reg);
46 void MarkGCCard(int val_reg, int tgt_addr_reg);
47
48 // Required for target - register utilities.
49 bool IsFpReg(int reg);
50 bool SameRegType(int reg1, int reg2);
51 int AllocTypedTemp(bool fp_hint, int reg_class);
52 int AllocTypedTempPair(bool fp_hint, int reg_class);
53 int S2d(int low_reg, int high_reg);
54 int TargetReg(SpecialTargetRegister reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070055 RegLocation GetReturnAlt();
56 RegLocation GetReturnWideAlt();
57 RegLocation LocCReturn();
58 RegLocation LocCReturnDouble();
59 RegLocation LocCReturnFloat();
60 RegLocation LocCReturnWide();
61 uint32_t FpRegMask();
62 uint64_t GetRegMaskCommon(int reg);
63 void AdjustSpillMask();
64 void ClobberCalleeSave();
65 void FlushReg(int reg);
66 void FlushRegWide(int reg1, int reg2);
67 void FreeCallTemps();
68 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
69 void LockCallTemps();
70 void MarkPreservedSingle(int v_reg, int reg);
71 void CompilerInitializeRegAlloc();
72
73 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070074 void AssembleLIR();
75 int AssignInsnOffsets();
76 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070077 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070078 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070079 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 const char* GetTargetInstFmt(int opcode);
81 const char* GetTargetInstName(int opcode);
82 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
83 uint64_t GetPCUseDefEncoding();
84 uint64_t GetTargetInstFlags(int opcode);
85 int GetInsnSize(LIR* lir);
86 bool IsUnconditionalBranch(LIR* lir);
87
88 // Required for target - Dalvik-level generators.
89 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
90 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070091 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
92 RegLocation rl_index, RegLocation rl_dest, int scale);
93 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070094 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
Brian Carlstrom7940e442013-07-12 13:46:57 -070095 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Ian Rogersa9a82542013-10-04 11:17:26 -070096 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 void GenMulLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
98 void GenAddLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
99 void GenAndLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
100 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest,
101 RegLocation rl_src1, RegLocation rl_src2);
102 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
103 RegLocation rl_src1, RegLocation rl_src2);
104 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
105 RegLocation rl_src2);
106 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
107 bool GenInlinedCas32(CallInfo* info, bool need_write_barrier);
108 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
109 bool GenInlinedSqrt(CallInfo* info);
110 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
111 void GenOrLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
112 void GenSubLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
113 void GenXorLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
114 LIR* GenRegMemCheck(ConditionCode c_code, int reg1, int base, int offset,
115 ThrowKind kind);
116 RegLocation GenDivRem(RegLocation rl_dest, int reg_lo, int reg_hi, bool is_div);
117 RegLocation GenDivRemLit(RegLocation rl_dest, int reg_lo, int lit, bool is_div);
118 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
119 void GenDivZeroCheck(int reg_lo, int reg_hi);
120 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
121 void GenExitSequence();
buzbee0d829482013-10-11 15:24:55 -0700122 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
124 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
125 void GenSelect(BasicBlock* bb, MIR* mir);
126 void GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127 void GenMoveException(RegLocation rl_dest);
128 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result,
129 int lit, int first_bit, int second_bit);
130 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
131 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
buzbee0d829482013-10-11 15:24:55 -0700132 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
133 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134 void GenSpecialCase(BasicBlock* bb, MIR* mir, SpecialCaseHandler special_case);
135
136 // Single operation generators.
137 LIR* OpUnconditionalBranch(LIR* target);
138 LIR* OpCmpBranch(ConditionCode cond, int src1, int src2, LIR* target);
139 LIR* OpCmpImmBranch(ConditionCode cond, int reg, int check_value, LIR* target);
140 LIR* OpCondBranch(ConditionCode cc, LIR* target);
141 LIR* OpDecAndBranch(ConditionCode c_code, int reg, LIR* target);
142 LIR* OpFpRegCopy(int r_dest, int r_src);
143 LIR* OpIT(ConditionCode cond, const char* guide);
144 LIR* OpMem(OpKind op, int rBase, int disp);
145 LIR* OpPcRelLoad(int reg, LIR* target);
146 LIR* OpReg(OpKind op, int r_dest_src);
147 LIR* OpRegCopy(int r_dest, int r_src);
148 LIR* OpRegCopyNoInsert(int r_dest, int r_src);
149 LIR* OpRegImm(OpKind op, int r_dest_src1, int value);
150 LIR* OpRegMem(OpKind op, int r_dest, int rBase, int offset);
151 LIR* OpRegReg(OpKind op, int r_dest_src1, int r_src2);
152 LIR* OpRegRegImm(OpKind op, int r_dest, int r_src1, int value);
153 LIR* OpRegRegReg(OpKind op, int r_dest, int r_src1, int r_src2);
154 LIR* OpTestSuspend(LIR* target);
Ian Rogers468532e2013-08-05 10:56:33 -0700155 LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156 LIR* OpVldm(int rBase, int count);
157 LIR* OpVstm(int rBase, int count);
158 void OpLea(int rBase, int reg1, int reg2, int scale, int offset);
159 void OpRegCopyWide(int dest_lo, int dest_hi, int src_lo, int src_hi);
Ian Rogers468532e2013-08-05 10:56:33 -0700160 void OpTlsCmp(ThreadOffset offset, int val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700161
Ian Rogers468532e2013-08-05 10:56:33 -0700162 void OpRegThreadMem(OpKind op, int r_dest, ThreadOffset thread_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163 void SpillCoreRegs();
164 void UnSpillCoreRegs();
165 static const X86EncodingMap EncodingMap[kX86Last];
166 bool InexpensiveConstantInt(int32_t value);
167 bool InexpensiveConstantFloat(int32_t value);
168 bool InexpensiveConstantLong(int64_t value);
169 bool InexpensiveConstantDouble(int64_t value);
170
171 private:
172 void EmitDisp(int base, int disp);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100173 void EmitOpRegOpcode(const X86EncodingMap* entry, uint8_t reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 void EmitOpReg(const X86EncodingMap* entry, uint8_t reg);
175 void EmitOpMem(const X86EncodingMap* entry, uint8_t base, int disp);
176 void EmitMemReg(const X86EncodingMap* entry, uint8_t base, int disp, uint8_t reg);
177 void EmitRegMem(const X86EncodingMap* entry, uint8_t reg, uint8_t base, int disp);
178 void EmitRegArray(const X86EncodingMap* entry, uint8_t reg, uint8_t base, uint8_t index,
179 int scale, int disp);
180 void EmitArrayReg(const X86EncodingMap* entry, uint8_t base, uint8_t index, int scale, int disp,
181 uint8_t reg);
182 void EmitRegThread(const X86EncodingMap* entry, uint8_t reg, int disp);
183 void EmitRegReg(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2);
184 void EmitRegRegImm(const X86EncodingMap* entry, uint8_t reg1, uint8_t reg2, int32_t imm);
185 void EmitRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
186 void EmitThreadImm(const X86EncodingMap* entry, int disp, int imm);
187 void EmitMovRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
188 void EmitShiftRegImm(const X86EncodingMap* entry, uint8_t reg, int imm);
189 void EmitShiftRegCl(const X86EncodingMap* entry, uint8_t reg, uint8_t cl);
190 void EmitRegCond(const X86EncodingMap* entry, uint8_t reg, uint8_t condition);
191 void EmitJmp(const X86EncodingMap* entry, int rel);
192 void EmitJcc(const X86EncodingMap* entry, int rel, uint8_t cc);
193 void EmitCallMem(const X86EncodingMap* entry, uint8_t base, int disp);
194 void EmitCallThread(const X86EncodingMap* entry, int disp);
195 void EmitPcRel(const X86EncodingMap* entry, uint8_t reg, int base_or_table, uint8_t index,
196 int scale, int table_or_disp);
197 void EmitMacro(const X86EncodingMap* entry, uint8_t reg, int offset);
198 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
199};
200
201} // namespace art
202
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700203#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_