blob: 0ef43b319702bb858e3b6eb1c641b5db75be075a [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
18#define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "mips_lir.h"
22
23namespace art {
24
Zheng Xu08df4b32014-03-25 14:25:52 +000025class MipsMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen utilities.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Zheng Xu08df4b32014-03-25 14:25:52 +000032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080034 RegStorage LoadHelper(ThreadOffset offset);
35 LIR* LoadBaseDisp(int r_base, int displacement, int r_dest, OpSize size, int s_reg);
36 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size,
37 int s_reg);
38 LIR* LoadBaseDispWide(RegStorage r_base, int displacement, RegStorage r_dest, int s_reg);
39 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
40 OpSize size);
41 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
42 RegStorage r_dest, RegStorage r_dest_hi, OpSize size, int s_reg);
43 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
44 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
45 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src, OpSize size);
46 LIR* StoreBaseDispWide(RegStorage r_base, int displacement, RegStorage r_src);
47 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
48 OpSize size);
49 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
50 RegStorage r_src, RegStorage r_src_hi, OpSize size, int s_reg);
51 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070052
53 // Required for target - register utilities.
54 bool IsFpReg(int reg);
buzbee2700f7e2014-03-07 09:46:20 -080055 bool IsFpReg(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070056 bool SameRegType(int reg1, int reg2);
buzbee2700f7e2014-03-07 09:46:20 -080057 RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
Bill Buzbee00e1ec62014-02-27 23:44:13 +000058 RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 int S2d(int low_reg, int high_reg);
buzbee2700f7e2014-03-07 09:46:20 -080060 RegStorage TargetReg(SpecialTargetRegister reg);
61 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 RegLocation GetReturnAlt();
63 RegLocation GetReturnWideAlt();
64 RegLocation LocCReturn();
65 RegLocation LocCReturnDouble();
66 RegLocation LocCReturnFloat();
67 RegLocation LocCReturnWide();
68 uint32_t FpRegMask();
69 uint64_t GetRegMaskCommon(int reg);
70 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000071 void ClobberCallerSave();
buzbee2700f7e2014-03-07 09:46:20 -080072 void FlushReg(RegStorage reg);
73 void FlushRegWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070074 void FreeCallTemps();
75 void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
76 void LockCallTemps();
77 void MarkPreservedSingle(int v_reg, int reg);
78 void CompilerInitializeRegAlloc();
79
80 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070081 void AssembleLIR();
82 int AssignInsnOffsets();
83 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070084 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070085 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070086 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070087 const char* GetTargetInstFmt(int opcode);
88 const char* GetTargetInstName(int opcode);
89 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
90 uint64_t GetPCUseDefEncoding();
91 uint64_t GetTargetInstFlags(int opcode);
92 int GetInsnSize(LIR* lir);
93 bool IsUnconditionalBranch(LIR* lir);
94
95 // Required for target - Dalvik-level generators.
96 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
buzbee2700f7e2014-03-07 09:46:20 -080097 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070099 RegLocation rl_index, RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700101 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
buzbee2700f7e2014-03-07 09:46:20 -0800102 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
103 RegLocation rl_shift);
104 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
105 RegLocation rl_src2);
106 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
107 RegLocation rl_src2);
108 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
109 RegLocation rl_src2);
110 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800112 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
113 RegLocation rl_src2);
114 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
115 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000117 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
119 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000120 bool GenInlinedPeek(CallInfo* info, OpSize size);
121 bool GenInlinedPoke(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700122 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800123 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
124 RegLocation rl_src2);
125 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
126 RegLocation rl_src2);
127 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
128 RegLocation rl_src2);
129 LIR* GenRegMemCheck(ConditionCode c_code, RegStorage reg1, RegStorage base, int offset,
130 ThrowKind kind);
131 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
132 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800134 void GenDivZeroCheck(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
136 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800137 void GenSpecialExitSequence();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138 void GenFillArrayData(uint32_t table_offset, RegLocation rl_src);
139 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
140 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
141 void GenSelect(BasicBlock* bb, MIR* mir);
142 void GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143 void GenMoveException(RegLocation rl_dest);
144 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800145 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
147 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
148 void GenPackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
149 void GenSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800150 bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700151
152 // Required for target - single operation generators.
153 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800154 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
155 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800157 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
158 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700159 LIR* OpIT(ConditionCode cond, const char* guide);
buzbee2700f7e2014-03-07 09:46:20 -0800160 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
161 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
162 LIR* OpReg(OpKind op, RegStorage r_dest_src);
163 LIR* OpRegCopy(RegStorage r_dest, RegStorage r_src);
164 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
165 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
166 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
167 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
168 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
169 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
170 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
171 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
172 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 LIR* OpTestSuspend(LIR* target);
Ian Rogers468532e2013-08-05 10:56:33 -0700174 LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset);
buzbee2700f7e2014-03-07 09:46:20 -0800175 LIR* OpVldm(RegStorage r_base, int count);
176 LIR* OpVstm(RegStorage r_base, int count);
177 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
178 void OpRegCopyWide(RegStorage dest, RegStorage src);
Ian Rogers468532e2013-08-05 10:56:33 -0700179 void OpTlsCmp(ThreadOffset offset, int val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180
buzbee2700f7e2014-03-07 09:46:20 -0800181 // TODO: collapse r_dest.
182 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
183 RegStorage r_dest_hi, OpSize size, int s_reg);
184 // TODO: collapse r_src.
185 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
186 RegStorage r_src_hi, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187 void SpillCoreRegs();
188 void UnSpillCoreRegs();
189 static const MipsEncodingMap EncodingMap[kMipsLast];
190 bool InexpensiveConstantInt(int32_t value);
191 bool InexpensiveConstantFloat(int32_t value);
192 bool InexpensiveConstantLong(int64_t value);
193 bool InexpensiveConstantDouble(int64_t value);
194
195 private:
196 void ConvertShortToLongBranch(LIR* lir);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800197 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
198 RegLocation rl_src2, bool is_div, bool check_zero);
199 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700200};
201
202} // namespace art
203
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700204#endif // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_