blob: 6f0ac1a20eef35978a0dd813592a1d00e0913773 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the Thumb2 ISA. */
18
19#include "arm_lir.h"
20#include "codegen_arm.h"
21#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070022#include "dex/reg_storage_eq.h"
Ian Rogers166db042013-07-26 12:05:57 -070023#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024#include "mirror/array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025
26namespace art {
27
buzbee2700f7e2014-03-07 09:46:20 -080028LIR* ArmMir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 OpRegReg(kOpCmp, src1, src2);
30 return OpCondBranch(cond, target);
31}
32
33/*
34 * Generate a Thumb2 IT instruction, which can nullify up to
35 * four subsequent instructions based on a condition and its
36 * inverse. The condition applies to the first instruction, which
37 * is executed if the condition is met. The string "guide" consists
38 * of 0 to 3 chars, and applies to the 2nd through 4th instruction.
39 * A "T" means the instruction is executed if the condition is
40 * met, and an "E" means the instruction is executed if the condition
41 * is not met.
42 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070043LIR* ArmMir2Lir::OpIT(ConditionCode ccode, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070044 int mask;
45 int mask3 = 0;
46 int mask2 = 0;
47 int mask1 = 0;
48 ArmConditionCode code = ArmConditionEncoding(ccode);
49 int cond_bit = code & 1;
50 int alt_bit = cond_bit ^ 1;
51
Brian Carlstrom7934ac22013-07-26 10:54:15 -070052 // Note: case fallthroughs intentional
Brian Carlstrom7940e442013-07-12 13:46:57 -070053 switch (strlen(guide)) {
54 case 3:
55 mask1 = (guide[2] == 'T') ? cond_bit : alt_bit;
56 case 2:
57 mask2 = (guide[1] == 'T') ? cond_bit : alt_bit;
58 case 1:
59 mask3 = (guide[0] == 'T') ? cond_bit : alt_bit;
60 break;
61 case 0:
62 break;
63 default:
64 LOG(FATAL) << "OAT: bad case in OpIT";
65 }
66 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
67 (1 << (3 - strlen(guide)));
68 return NewLIR2(kThumb2It, code, mask);
69}
70
Andreas Gampeb14329f2014-05-15 11:16:06 -070071void ArmMir2Lir::UpdateIT(LIR* it, const char* new_guide) {
72 int mask;
73 int mask3 = 0;
74 int mask2 = 0;
75 int mask1 = 0;
76 ArmConditionCode code = static_cast<ArmConditionCode>(it->operands[0]);
77 int cond_bit = code & 1;
78 int alt_bit = cond_bit ^ 1;
79
80 // Note: case fallthroughs intentional
81 switch (strlen(new_guide)) {
82 case 3:
83 mask1 = (new_guide[2] == 'T') ? cond_bit : alt_bit;
84 case 2:
85 mask2 = (new_guide[1] == 'T') ? cond_bit : alt_bit;
86 case 1:
87 mask3 = (new_guide[0] == 'T') ? cond_bit : alt_bit;
88 break;
89 case 0:
90 break;
91 default:
92 LOG(FATAL) << "OAT: bad case in UpdateIT";
93 }
94 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
95 (1 << (3 - strlen(new_guide)));
96 it->operands[1] = mask;
97}
98
Dave Allison3da67a52014-04-02 17:03:45 -070099void ArmMir2Lir::OpEndIT(LIR* it) {
100 // TODO: use the 'it' pointer to do some checks with the LIR, for example
101 // we could check that the number of instructions matches the mask
102 // in the IT instruction.
103 CHECK(it != nullptr);
104 GenBarrier();
105}
106
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107/*
108 * 64-bit 3way compare function.
109 * mov rX, #-1
110 * cmp op1hi, op2hi
111 * blt done
112 * bgt flip
113 * sub rX, op1lo, op2lo (treat as unsigned)
114 * beq done
115 * ite hi
116 * mov(hi) rX, #-1
117 * mov(!hi) rX, #1
118 * flip:
119 * neg rX
120 * done:
121 */
buzbeea1983d42014-04-07 12:35:39 -0700122void ArmMir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 LIR* target1;
124 LIR* target2;
125 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
126 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800127 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128 LoadConstant(t_reg, -1);
buzbee2700f7e2014-03-07 09:46:20 -0800129 OpRegReg(kOpCmp, rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130 LIR* branch1 = OpCondBranch(kCondLt, NULL);
131 LIR* branch2 = OpCondBranch(kCondGt, NULL);
buzbeea1983d42014-04-07 12:35:39 -0700132 OpRegRegReg(kOpSub, t_reg, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 LIR* branch3 = OpCondBranch(kCondEq, NULL);
134
Dave Allison3da67a52014-04-02 17:03:45 -0700135 LIR* it = OpIT(kCondHi, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800136 NewLIR2(kThumb2MovI8M, t_reg.GetReg(), ModifiedImmediate(-1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 LoadConstant(t_reg, 1);
Dave Allison3da67a52014-04-02 17:03:45 -0700138 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139
140 target2 = NewLIR0(kPseudoTargetLabel);
141 OpRegReg(kOpNeg, t_reg, t_reg);
142
143 target1 = NewLIR0(kPseudoTargetLabel);
144
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700145 RegLocation rl_temp = LocCReturn(); // Just using as template, will change
buzbee2700f7e2014-03-07 09:46:20 -0800146 rl_temp.reg.SetReg(t_reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 StoreValue(rl_dest, rl_temp);
148 FreeTemp(t_reg);
149
150 branch1->target = target1;
151 branch2->target = target2;
152 branch3->target = branch1->target;
153}
154
155void ArmMir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700156 int64_t val, ConditionCode ccode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 int32_t val_lo = Low32Bits(val);
158 int32_t val_hi = High32Bits(val);
Brian Carlstrom42748892013-07-18 18:04:08 -0700159 DCHECK_GE(ModifiedImmediate(val_lo), 0);
160 DCHECK_GE(ModifiedImmediate(val_hi), 0);
buzbee0d829482013-10-11 15:24:55 -0700161 LIR* taken = &block_label_list_[bb->taken];
162 LIR* not_taken = &block_label_list_[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800164 RegStorage low_reg = rl_src1.reg.GetLow();
165 RegStorage high_reg = rl_src1.reg.GetHigh();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166
Vladimir Marko58af1f92013-12-19 13:31:15 +0000167 if (val == 0 && (ccode == kCondEq || ccode == kCondNe)) {
buzbee2700f7e2014-03-07 09:46:20 -0800168 RegStorage t_reg = AllocTemp();
169 NewLIR4(kThumb2OrrRRRs, t_reg.GetReg(), low_reg.GetReg(), high_reg.GetReg(), 0);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000170 FreeTemp(t_reg);
171 OpCondBranch(ccode, taken);
172 return;
173 }
174
Brian Carlstromdf629502013-07-17 22:39:56 -0700175 switch (ccode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 case kCondEq:
177 case kCondNe:
Vladimir Marko58af1f92013-12-19 13:31:15 +0000178 OpCmpImmBranch(kCondNe, high_reg, val_hi, (ccode == kCondEq) ? not_taken : taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700179 break;
180 case kCondLt:
181 OpCmpImmBranch(kCondLt, high_reg, val_hi, taken);
182 OpCmpImmBranch(kCondGt, high_reg, val_hi, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000183 ccode = kCondUlt;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184 break;
185 case kCondLe:
186 OpCmpImmBranch(kCondLt, high_reg, val_hi, taken);
187 OpCmpImmBranch(kCondGt, high_reg, val_hi, not_taken);
188 ccode = kCondLs;
189 break;
190 case kCondGt:
191 OpCmpImmBranch(kCondGt, high_reg, val_hi, taken);
192 OpCmpImmBranch(kCondLt, high_reg, val_hi, not_taken);
193 ccode = kCondHi;
194 break;
195 case kCondGe:
196 OpCmpImmBranch(kCondGt, high_reg, val_hi, taken);
197 OpCmpImmBranch(kCondLt, high_reg, val_hi, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000198 ccode = kCondUge;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700199 break;
200 default:
201 LOG(FATAL) << "Unexpected ccode: " << ccode;
202 }
203 OpCmpImmBranch(ccode, low_reg, val_lo, taken);
204}
205
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700206void ArmMir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700207 RegLocation rl_result;
208 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700210 // Avoid using float regs here.
211 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
212 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
213 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000214 ConditionCode ccode = mir->meta.ccode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700215 if (mir->ssa_rep->num_uses == 1) {
216 // CONST case
217 int true_val = mir->dalvikInsn.vB;
218 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700219 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000220 // Change kCondNe to kCondEq for the special cases below.
221 if (ccode == kCondNe) {
222 ccode = kCondEq;
223 std::swap(true_val, false_val);
224 }
225 bool cheap_false_val = InexpensiveConstantInt(false_val);
226 if (cheap_false_val && ccode == kCondEq && (true_val == 0 || true_val == -1)) {
buzbee2700f7e2014-03-07 09:46:20 -0800227 OpRegRegImm(kOpSub, rl_result.reg, rl_src.reg, -true_val);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100228 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700229 LIR* it = OpIT(true_val == 0 ? kCondNe : kCondUge, "");
buzbee2700f7e2014-03-07 09:46:20 -0800230 LoadConstant(rl_result.reg, false_val);
Dave Allison3da67a52014-04-02 17:03:45 -0700231 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Vladimir Markoa1a70742014-03-03 10:28:05 +0000232 } else if (cheap_false_val && ccode == kCondEq && true_val == 1) {
buzbee2700f7e2014-03-07 09:46:20 -0800233 OpRegRegImm(kOpRsub, rl_result.reg, rl_src.reg, 1);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100234 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700235 LIR* it = OpIT(kCondLs, "");
buzbee2700f7e2014-03-07 09:46:20 -0800236 LoadConstant(rl_result.reg, false_val);
Dave Allison3da67a52014-04-02 17:03:45 -0700237 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Vladimir Markoa1a70742014-03-03 10:28:05 +0000238 } else if (cheap_false_val && InexpensiveConstantInt(true_val)) {
buzbee2700f7e2014-03-07 09:46:20 -0800239 OpRegImm(kOpCmp, rl_src.reg, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700240 LIR* it = OpIT(ccode, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800241 LoadConstant(rl_result.reg, true_val);
242 LoadConstant(rl_result.reg, false_val);
Dave Allison3da67a52014-04-02 17:03:45 -0700243 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Brian Carlstrom7940e442013-07-12 13:46:57 -0700244 } else {
245 // Unlikely case - could be tuned.
buzbeea0cd2d72014-06-01 09:33:49 -0700246 RegStorage t_reg1 = AllocTypedTemp(false, result_reg_class);
247 RegStorage t_reg2 = AllocTypedTemp(false, result_reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248 LoadConstant(t_reg1, true_val);
249 LoadConstant(t_reg2, false_val);
buzbee2700f7e2014-03-07 09:46:20 -0800250 OpRegImm(kOpCmp, rl_src.reg, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700251 LIR* it = OpIT(ccode, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800252 OpRegCopy(rl_result.reg, t_reg1);
253 OpRegCopy(rl_result.reg, t_reg2);
Dave Allison3da67a52014-04-02 17:03:45 -0700254 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Brian Carlstrom7940e442013-07-12 13:46:57 -0700255 }
256 } else {
257 // MOVE case
258 RegLocation rl_true = mir_graph_->reg_location_[mir->ssa_rep->uses[1]];
259 RegLocation rl_false = mir_graph_->reg_location_[mir->ssa_rep->uses[2]];
buzbeea0cd2d72014-06-01 09:33:49 -0700260 rl_true = LoadValue(rl_true, result_reg_class);
261 rl_false = LoadValue(rl_false, result_reg_class);
262 rl_result = EvalLoc(rl_dest, result_reg_class, true);
buzbee2700f7e2014-03-07 09:46:20 -0800263 OpRegImm(kOpCmp, rl_src.reg, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700264 LIR* it = nullptr;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000265 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) { // Is the "true" case already in place?
Dave Allison3da67a52014-04-02 17:03:45 -0700266 it = OpIT(NegateComparison(ccode), "");
buzbee2700f7e2014-03-07 09:46:20 -0800267 OpRegCopy(rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000268 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) { // False case in place?
Dave Allison3da67a52014-04-02 17:03:45 -0700269 it = OpIT(ccode, "");
buzbee2700f7e2014-03-07 09:46:20 -0800270 OpRegCopy(rl_result.reg, rl_true.reg);
buzbee252254b2013-09-08 16:20:53 -0700271 } else { // Normal - select between the two.
Dave Allison3da67a52014-04-02 17:03:45 -0700272 it = OpIT(ccode, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800273 OpRegCopy(rl_result.reg, rl_true.reg);
274 OpRegCopy(rl_result.reg, rl_false.reg);
buzbee252254b2013-09-08 16:20:53 -0700275 }
Dave Allison3da67a52014-04-02 17:03:45 -0700276 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Brian Carlstrom7940e442013-07-12 13:46:57 -0700277 }
278 StoreValue(rl_dest, rl_result);
279}
280
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700281void ArmMir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700282 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
283 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
284 // Normalize such that if either operand is constant, src2 will be constant.
Vladimir Markoa8946072014-01-22 10:30:44 +0000285 ConditionCode ccode = mir->meta.ccode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700286 if (rl_src1.is_const) {
Vladimir Marko58af1f92013-12-19 13:31:15 +0000287 std::swap(rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700288 ccode = FlipComparisonOrder(ccode);
289 }
290 if (rl_src2.is_const) {
buzbee082833c2014-05-17 23:16:26 -0700291 rl_src2 = UpdateLocWide(rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700292 // Do special compare/branch against simple const operand if not already in registers.
293 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
buzbee082833c2014-05-17 23:16:26 -0700294 if ((rl_src2.location != kLocPhysReg) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -0700295 ((ModifiedImmediate(Low32Bits(val)) >= 0) && (ModifiedImmediate(High32Bits(val)) >= 0))) {
296 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
297 return;
298 }
299 }
buzbee0d829482013-10-11 15:24:55 -0700300 LIR* taken = &block_label_list_[bb->taken];
301 LIR* not_taken = &block_label_list_[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700302 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
303 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800304 OpRegReg(kOpCmp, rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstromdf629502013-07-17 22:39:56 -0700305 switch (ccode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700306 case kCondEq:
307 OpCondBranch(kCondNe, not_taken);
308 break;
309 case kCondNe:
310 OpCondBranch(kCondNe, taken);
311 break;
312 case kCondLt:
313 OpCondBranch(kCondLt, taken);
314 OpCondBranch(kCondGt, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000315 ccode = kCondUlt;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700316 break;
317 case kCondLe:
318 OpCondBranch(kCondLt, taken);
319 OpCondBranch(kCondGt, not_taken);
320 ccode = kCondLs;
321 break;
322 case kCondGt:
323 OpCondBranch(kCondGt, taken);
324 OpCondBranch(kCondLt, not_taken);
325 ccode = kCondHi;
326 break;
327 case kCondGe:
328 OpCondBranch(kCondGt, taken);
329 OpCondBranch(kCondLt, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000330 ccode = kCondUge;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700331 break;
332 default:
333 LOG(FATAL) << "Unexpected ccode: " << ccode;
334 }
buzbee2700f7e2014-03-07 09:46:20 -0800335 OpRegReg(kOpCmp, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 OpCondBranch(ccode, taken);
337}
338
339/*
340 * Generate a register comparison to an immediate and branch. Caller
341 * is responsible for setting branch target field.
342 */
buzbee2700f7e2014-03-07 09:46:20 -0800343LIR* ArmMir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700344 LIR* branch;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700345 ArmConditionCode arm_cond = ArmConditionEncoding(cond);
buzbeeb48819d2013-09-14 16:15:25 -0700346 /*
347 * A common use of OpCmpImmBranch is for null checks, and using the Thumb 16-bit
348 * compare-and-branch if zero is ideal if it will reach. However, because null checks
Mingyao Yang3a74d152014-04-21 15:39:44 -0700349 * branch forward to a slow path, they will frequently not reach - and thus have to
buzbeeb48819d2013-09-14 16:15:25 -0700350 * be converted to a long form during assembly (which will trigger another assembly
351 * pass). Here we estimate the branch distance for checks, and if large directly
352 * generate the long form in an attempt to avoid an extra assembly pass.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700353 * TODO: consider interspersing slowpaths in code following unconditional branches.
buzbeeb48819d2013-09-14 16:15:25 -0700354 */
355 bool skip = ((target != NULL) && (target->opcode == kPseudoThrowTarget));
356 skip &= ((cu_->code_item->insns_size_in_code_units_ - current_dalvik_offset_) > 64);
buzbee091cc402014-03-31 10:14:40 -0700357 if (!skip && reg.Low8() && (check_value == 0) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -0700358 ((arm_cond == kArmCondEq) || (arm_cond == kArmCondNe))) {
359 branch = NewLIR2((arm_cond == kArmCondEq) ? kThumb2Cbz : kThumb2Cbnz,
buzbee2700f7e2014-03-07 09:46:20 -0800360 reg.GetReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700361 } else {
Vladimir Marko22479842013-11-19 17:04:50 +0000362 OpRegImm(kOpCmp, reg, check_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700363 branch = NewLIR2(kThumbBCond, 0, arm_cond);
364 }
365 branch->target = target;
366 return branch;
367}
368
buzbee2700f7e2014-03-07 09:46:20 -0800369LIR* ArmMir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700370 LIR* res;
371 int opcode;
buzbee2700f7e2014-03-07 09:46:20 -0800372 // If src or dest is a pair, we'll be using low reg.
373 if (r_dest.IsPair()) {
374 r_dest = r_dest.GetLow();
375 }
376 if (r_src.IsPair()) {
377 r_src = r_src.GetLow();
378 }
buzbee091cc402014-03-31 10:14:40 -0700379 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700380 return OpFpRegCopy(r_dest, r_src);
buzbee091cc402014-03-31 10:14:40 -0700381 if (r_dest.Low8() && r_src.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700382 opcode = kThumbMovRR;
buzbee091cc402014-03-31 10:14:40 -0700383 else if (!r_dest.Low8() && !r_src.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700384 opcode = kThumbMovRR_H2H;
buzbee091cc402014-03-31 10:14:40 -0700385 else if (r_dest.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700386 opcode = kThumbMovRR_H2L;
387 else
388 opcode = kThumbMovRR_L2H;
buzbee2700f7e2014-03-07 09:46:20 -0800389 res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700390 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
391 res->flags.is_nop = true;
392 }
393 return res;
394}
395
buzbee7a11ab02014-04-28 20:02:38 -0700396void ArmMir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
397 if (r_dest != r_src) {
398 LIR* res = OpRegCopyNoInsert(r_dest, r_src);
399 AppendLIR(res);
400 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401}
402
buzbee2700f7e2014-03-07 09:46:20 -0800403void ArmMir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700404 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700405 bool dest_fp = r_dest.IsFloat();
406 bool src_fp = r_src.IsFloat();
407 DCHECK(r_dest.Is64Bit());
408 DCHECK(r_src.Is64Bit());
buzbee7a11ab02014-04-28 20:02:38 -0700409 if (dest_fp) {
410 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700411 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412 } else {
buzbee091cc402014-03-31 10:14:40 -0700413 NewLIR3(kThumb2Fmdrr, r_dest.GetReg(), r_src.GetLowReg(), r_src.GetHighReg());
buzbee7a11ab02014-04-28 20:02:38 -0700414 }
415 } else {
416 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700417 NewLIR3(kThumb2Fmrrd, r_dest.GetLowReg(), r_dest.GetHighReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700418 } else {
419 // Handle overlap
420 if (r_src.GetHighReg() == r_dest.GetLowReg()) {
421 DCHECK_NE(r_src.GetLowReg(), r_dest.GetHighReg());
422 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
423 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
424 } else {
425 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
426 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
427 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428 }
429 }
430 }
431}
432
433// Table of magic divisors
434struct MagicTable {
435 uint32_t magic;
436 uint32_t shift;
437 DividePattern pattern;
438};
439
440static const MagicTable magic_table[] = {
441 {0, 0, DivideNone}, // 0
442 {0, 0, DivideNone}, // 1
443 {0, 0, DivideNone}, // 2
444 {0x55555556, 0, Divide3}, // 3
445 {0, 0, DivideNone}, // 4
446 {0x66666667, 1, Divide5}, // 5
447 {0x2AAAAAAB, 0, Divide3}, // 6
448 {0x92492493, 2, Divide7}, // 7
449 {0, 0, DivideNone}, // 8
450 {0x38E38E39, 1, Divide5}, // 9
451 {0x66666667, 2, Divide5}, // 10
452 {0x2E8BA2E9, 1, Divide5}, // 11
453 {0x2AAAAAAB, 1, Divide5}, // 12
454 {0x4EC4EC4F, 2, Divide5}, // 13
455 {0x92492493, 3, Divide7}, // 14
456 {0x88888889, 3, Divide7}, // 15
457};
458
459// Integer division by constant via reciprocal multiply (Hacker's Delight, 10-4)
buzbee11b63d12013-08-27 07:34:17 -0700460bool ArmMir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700461 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700462 if ((lit < 0) || (lit >= static_cast<int>(sizeof(magic_table)/sizeof(magic_table[0])))) {
463 return false;
464 }
465 DividePattern pattern = magic_table[lit].pattern;
466 if (pattern == DivideNone) {
467 return false;
468 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700469
buzbee2700f7e2014-03-07 09:46:20 -0800470 RegStorage r_magic = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700471 LoadConstant(r_magic, magic_table[lit].magic);
472 rl_src = LoadValue(rl_src, kCoreReg);
473 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800474 RegStorage r_hi = AllocTemp();
475 RegStorage r_lo = AllocTemp();
Zheng Xuf9719f92014-04-02 13:31:31 +0100476
477 // rl_dest and rl_src might overlap.
478 // Reuse r_hi to save the div result for reminder case.
479 RegStorage r_div_result = is_div ? rl_result.reg : r_hi;
480
buzbee2700f7e2014-03-07 09:46:20 -0800481 NewLIR4(kThumb2Smull, r_lo.GetReg(), r_hi.GetReg(), r_magic.GetReg(), rl_src.reg.GetReg());
Brian Carlstromdf629502013-07-17 22:39:56 -0700482 switch (pattern) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700483 case Divide3:
Zheng Xuf9719f92014-04-02 13:31:31 +0100484 OpRegRegRegShift(kOpSub, r_div_result, r_hi, rl_src.reg, EncodeShift(kArmAsr, 31));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700485 break;
486 case Divide5:
buzbee2700f7e2014-03-07 09:46:20 -0800487 OpRegRegImm(kOpAsr, r_lo, rl_src.reg, 31);
Zheng Xuf9719f92014-04-02 13:31:31 +0100488 OpRegRegRegShift(kOpRsub, r_div_result, r_lo, r_hi,
Ian Rogerse2143c02014-03-28 08:47:16 -0700489 EncodeShift(kArmAsr, magic_table[lit].shift));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700490 break;
491 case Divide7:
buzbee2700f7e2014-03-07 09:46:20 -0800492 OpRegReg(kOpAdd, r_hi, rl_src.reg);
493 OpRegRegImm(kOpAsr, r_lo, rl_src.reg, 31);
Zheng Xuf9719f92014-04-02 13:31:31 +0100494 OpRegRegRegShift(kOpRsub, r_div_result, r_lo, r_hi,
Ian Rogerse2143c02014-03-28 08:47:16 -0700495 EncodeShift(kArmAsr, magic_table[lit].shift));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700496 break;
497 default:
498 LOG(FATAL) << "Unexpected pattern: " << pattern;
499 }
Zheng Xuf9719f92014-04-02 13:31:31 +0100500
501 if (!is_div) {
502 // div_result = src / lit
503 // tmp1 = div_result * lit
504 // dest = src - tmp1
505 RegStorage tmp1 = r_lo;
506 EasyMultiplyOp ops[2];
507
508 bool canEasyMultiply = GetEasyMultiplyTwoOps(lit, ops);
509 DCHECK_NE(canEasyMultiply, false);
510
511 GenEasyMultiplyTwoOps(tmp1, r_div_result, ops);
512 OpRegRegReg(kOpSub, rl_result.reg, rl_src.reg, tmp1);
513 }
514
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 StoreValue(rl_dest, rl_result);
516 return true;
517}
518
Ian Rogerse2143c02014-03-28 08:47:16 -0700519// Try to convert *lit to 1 RegRegRegShift/RegRegShift form.
520bool ArmMir2Lir::GetEasyMultiplyOp(int lit, ArmMir2Lir::EasyMultiplyOp* op) {
521 if (IsPowerOfTwo(lit)) {
522 op->op = kOpLsl;
523 op->shift = LowestSetBit(lit);
524 return true;
525 }
526
527 if (IsPowerOfTwo(lit - 1)) {
528 op->op = kOpAdd;
529 op->shift = LowestSetBit(lit - 1);
530 return true;
531 }
532
533 if (IsPowerOfTwo(lit + 1)) {
534 op->op = kOpRsub;
535 op->shift = LowestSetBit(lit + 1);
536 return true;
537 }
538
539 op->op = kOpInvalid;
Zheng Xuf9719f92014-04-02 13:31:31 +0100540 op->shift = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -0700541 return false;
542}
543
544// Try to convert *lit to 1~2 RegRegRegShift/RegRegShift forms.
545bool ArmMir2Lir::GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops) {
546 GetEasyMultiplyOp(lit, &ops[0]);
547 if (GetEasyMultiplyOp(lit, &ops[0])) {
548 ops[1].op = kOpInvalid;
Zheng Xuf9719f92014-04-02 13:31:31 +0100549 ops[1].shift = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -0700550 return true;
551 }
552
553 int lit1 = lit;
554 uint32_t shift = LowestSetBit(lit1);
555 if (GetEasyMultiplyOp(lit1 >> shift, &ops[0])) {
556 ops[1].op = kOpLsl;
557 ops[1].shift = shift;
558 return true;
559 }
560
561 lit1 = lit - 1;
562 shift = LowestSetBit(lit1);
563 if (GetEasyMultiplyOp(lit1 >> shift, &ops[0])) {
564 ops[1].op = kOpAdd;
565 ops[1].shift = shift;
566 return true;
567 }
568
569 lit1 = lit + 1;
570 shift = LowestSetBit(lit1);
571 if (GetEasyMultiplyOp(lit1 >> shift, &ops[0])) {
572 ops[1].op = kOpRsub;
573 ops[1].shift = shift;
574 return true;
575 }
576
577 return false;
578}
579
Zheng Xuf9719f92014-04-02 13:31:31 +0100580// Generate instructions to do multiply.
581// Additional temporary register is required,
582// if it need to generate 2 instructions and src/dest overlap.
Ian Rogerse2143c02014-03-28 08:47:16 -0700583void ArmMir2Lir::GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops) {
Zheng Xuf9719f92014-04-02 13:31:31 +0100584 // tmp1 = ( src << shift1) + [ src | -src | 0 ]
585 // dest = (tmp1 << shift2) + [ src | -src | 0 ]
586
587 RegStorage r_tmp1;
588 if (ops[1].op == kOpInvalid) {
589 r_tmp1 = r_dest;
590 } else if (r_dest.GetReg() != r_src.GetReg()) {
591 r_tmp1 = r_dest;
592 } else {
593 r_tmp1 = AllocTemp();
594 }
595
596 switch (ops[0].op) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700597 case kOpLsl:
Zheng Xuf9719f92014-04-02 13:31:31 +0100598 OpRegRegImm(kOpLsl, r_tmp1, r_src, ops[0].shift);
Ian Rogerse2143c02014-03-28 08:47:16 -0700599 break;
600 case kOpAdd:
Zheng Xuf9719f92014-04-02 13:31:31 +0100601 OpRegRegRegShift(kOpAdd, r_tmp1, r_src, r_src, EncodeShift(kArmLsl, ops[0].shift));
Ian Rogerse2143c02014-03-28 08:47:16 -0700602 break;
603 case kOpRsub:
Zheng Xuf9719f92014-04-02 13:31:31 +0100604 OpRegRegRegShift(kOpRsub, r_tmp1, r_src, r_src, EncodeShift(kArmLsl, ops[0].shift));
Ian Rogerse2143c02014-03-28 08:47:16 -0700605 break;
606 default:
Zheng Xuf9719f92014-04-02 13:31:31 +0100607 DCHECK_EQ(ops[0].op, kOpInvalid);
Ian Rogerse2143c02014-03-28 08:47:16 -0700608 break;
Zheng Xuf9719f92014-04-02 13:31:31 +0100609 }
610
611 switch (ops[1].op) {
612 case kOpInvalid:
613 return;
614 case kOpLsl:
615 OpRegRegImm(kOpLsl, r_dest, r_tmp1, ops[1].shift);
616 break;
617 case kOpAdd:
618 OpRegRegRegShift(kOpAdd, r_dest, r_src, r_tmp1, EncodeShift(kArmLsl, ops[1].shift));
619 break;
620 case kOpRsub:
621 OpRegRegRegShift(kOpRsub, r_dest, r_src, r_tmp1, EncodeShift(kArmLsl, ops[1].shift));
622 break;
623 default:
624 LOG(FATAL) << "Unexpected opcode passed to GenEasyMultiplyTwoOps";
625 break;
Ian Rogerse2143c02014-03-28 08:47:16 -0700626 }
627}
628
629bool ArmMir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
630 EasyMultiplyOp ops[2];
631
632 if (!GetEasyMultiplyTwoOps(lit, ops)) {
633 return false;
634 }
635
636 rl_src = LoadValue(rl_src, kCoreReg);
637 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
638
639 GenEasyMultiplyTwoOps(rl_result.reg, rl_src.reg, ops);
640 StoreValue(rl_dest, rl_result);
641 return true;
642}
643
Mark Mendell2bf31e62014-01-23 12:13:40 -0800644RegLocation ArmMir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
645 RegLocation rl_src2, bool is_div, bool check_zero) {
646 LOG(FATAL) << "Unexpected use of GenDivRem for Arm";
647 return rl_dest;
648}
649
650RegLocation ArmMir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div) {
651 LOG(FATAL) << "Unexpected use of GenDivRemLit for Arm";
652 return rl_dest;
653}
654
buzbee2700f7e2014-03-07 09:46:20 -0800655RegLocation ArmMir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg1, int lit, bool is_div) {
Dave Allison70202782013-10-22 17:52:19 -0700656 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
657
658 // Put the literal in a temp.
buzbee2700f7e2014-03-07 09:46:20 -0800659 RegStorage lit_temp = AllocTemp();
Dave Allison70202782013-10-22 17:52:19 -0700660 LoadConstant(lit_temp, lit);
661 // Use the generic case for div/rem with arg2 in a register.
662 // TODO: The literal temp can be freed earlier during a modulus to reduce reg pressure.
663 rl_result = GenDivRem(rl_result, reg1, lit_temp, is_div);
664 FreeTemp(lit_temp);
665
666 return rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667}
668
buzbee2700f7e2014-03-07 09:46:20 -0800669RegLocation ArmMir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg1, RegStorage reg2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700670 bool is_div) {
Dave Allison70202782013-10-22 17:52:19 -0700671 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
672 if (is_div) {
673 // Simple case, use sdiv instruction.
buzbee2700f7e2014-03-07 09:46:20 -0800674 OpRegRegReg(kOpDiv, rl_result.reg, reg1, reg2);
Dave Allison70202782013-10-22 17:52:19 -0700675 } else {
676 // Remainder case, use the following code:
677 // temp = reg1 / reg2 - integer division
678 // temp = temp * reg2
679 // dest = reg1 - temp
680
buzbee2700f7e2014-03-07 09:46:20 -0800681 RegStorage temp = AllocTemp();
Dave Allison70202782013-10-22 17:52:19 -0700682 OpRegRegReg(kOpDiv, temp, reg1, reg2);
683 OpRegReg(kOpMul, temp, reg2);
buzbee2700f7e2014-03-07 09:46:20 -0800684 OpRegRegReg(kOpSub, rl_result.reg, reg1, temp);
Dave Allison70202782013-10-22 17:52:19 -0700685 FreeTemp(temp);
686 }
687
688 return rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700689}
690
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700691bool ArmMir2Lir::GenInlinedMinMaxInt(CallInfo* info, bool is_min) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700692 DCHECK_EQ(cu_->instruction_set, kThumb2);
693 RegLocation rl_src1 = info->args[0];
694 RegLocation rl_src2 = info->args[1];
695 rl_src1 = LoadValue(rl_src1, kCoreReg);
696 rl_src2 = LoadValue(rl_src2, kCoreReg);
697 RegLocation rl_dest = InlineTarget(info);
698 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800699 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Dave Allison3da67a52014-04-02 17:03:45 -0700700 LIR* it = OpIT((is_min) ? kCondGt : kCondLt, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800701 OpRegReg(kOpMov, rl_result.reg, rl_src2.reg);
702 OpRegReg(kOpMov, rl_result.reg, rl_src1.reg);
Dave Allison3da67a52014-04-02 17:03:45 -0700703 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 StoreValue(rl_dest, rl_result);
705 return true;
706}
707
Vladimir Markoe508a202013-11-04 15:24:22 +0000708bool ArmMir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
709 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800710 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000711 RegLocation rl_dest = InlineTarget(info);
712 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
713 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -0700714 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000715 // Fake unaligned LDRD by two unaligned LDR instructions on ARMv7 with SCTLR.A set to 0.
buzbee2700f7e2014-03-07 09:46:20 -0800716 if (rl_address.reg.GetReg() != rl_result.reg.GetLowReg()) {
buzbee695d13a2014-04-19 13:32:20 -0700717 Load32Disp(rl_address.reg, 0, rl_result.reg.GetLow());
718 Load32Disp(rl_address.reg, 4, rl_result.reg.GetHigh());
Vladimir Markoe508a202013-11-04 15:24:22 +0000719 } else {
buzbee695d13a2014-04-19 13:32:20 -0700720 Load32Disp(rl_address.reg, 4, rl_result.reg.GetHigh());
721 Load32Disp(rl_address.reg, 0, rl_result.reg.GetLow());
Vladimir Markoe508a202013-11-04 15:24:22 +0000722 }
723 StoreValueWide(rl_dest, rl_result);
724 } else {
buzbee695d13a2014-04-19 13:32:20 -0700725 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000726 // Unaligned load with LDR and LDRSH is allowed on ARMv7 with SCTLR.A set to 0.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000727 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000728 StoreValue(rl_dest, rl_result);
729 }
730 return true;
731}
732
733bool ArmMir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
734 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800735 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000736 RegLocation rl_src_value = info->args[2]; // [size] value
737 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700738 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000739 // Fake unaligned STRD by two unaligned STR instructions on ARMv7 with SCTLR.A set to 0.
740 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000741 StoreBaseDisp(rl_address.reg, 0, rl_value.reg.GetLow(), k32, kNotVolatile);
742 StoreBaseDisp(rl_address.reg, 4, rl_value.reg.GetHigh(), k32, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000743 } else {
buzbee695d13a2014-04-19 13:32:20 -0700744 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000745 // Unaligned store with STR and STRSH is allowed on ARMv7 with SCTLR.A set to 0.
746 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000747 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000748 }
749 return true;
750}
751
buzbee2700f7e2014-03-07 09:46:20 -0800752void ArmMir2Lir::OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753 LOG(FATAL) << "Unexpected use of OpLea for Arm";
754}
755
Ian Rogersdd7624d2014-03-14 17:43:00 -0700756void ArmMir2Lir::OpTlsCmp(ThreadOffset<4> offset, int val) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 LOG(FATAL) << "Unexpected use of OpTlsCmp for Arm";
758}
759
Andreas Gampe2f244e92014-05-08 03:35:25 -0700760void ArmMir2Lir::OpTlsCmp(ThreadOffset<8> offset, int val) {
761 UNIMPLEMENTED(FATAL) << "Should not be called.";
762}
763
Vladimir Marko1c282e22013-11-21 14:49:47 +0000764bool ArmMir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700765 DCHECK_EQ(cu_->instruction_set, kThumb2);
766 // Unused - RegLocation rl_src_unsafe = info->args[0];
Vladimir Marko1c282e22013-11-21 14:49:47 +0000767 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
768 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800769 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Marko1c282e22013-11-21 14:49:47 +0000770 RegLocation rl_src_expected = info->args[4]; // int, long or Object
Vladimir Marko3e5af822013-11-21 15:01:20 +0000771 // If is_long, high half is in info->args[5]
772 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
773 // If is_long, high half is in info->args[7]
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 RegLocation rl_dest = InlineTarget(info); // boolean place for result
775
Vladimir Marko3e5af822013-11-21 15:01:20 +0000776 // We have only 5 temporary registers available and actually only 4 if the InlineTarget
777 // above locked one of the temps. For a straightforward CAS64 we need 7 registers:
778 // r_ptr (1), new_value (2), expected(2) and ldrexd result (2). If neither expected nor
779 // new_value is in a non-temp core register we shall reload them in the ldrex/strex loop
780 // into the same temps, reducing the number of required temps down to 5. We shall work
781 // around the potentially locked temp by using LR for r_ptr, unconditionally.
782 // TODO: Pass information about the need for more temps to the stack frame generation
783 // code so that we can rely on being able to allocate enough temps.
buzbee091cc402014-03-31 10:14:40 -0700784 DCHECK(!GetRegInfo(rs_rARM_LR)->IsTemp());
785 MarkTemp(rs_rARM_LR);
786 FreeTemp(rs_rARM_LR);
787 LockTemp(rs_rARM_LR);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000788 bool load_early = true;
789 if (is_long) {
buzbee091cc402014-03-31 10:14:40 -0700790 RegStorage expected_reg = rl_src_expected.reg.IsPair() ? rl_src_expected.reg.GetLow() :
791 rl_src_expected.reg;
792 RegStorage new_val_reg = rl_src_new_value.reg.IsPair() ? rl_src_new_value.reg.GetLow() :
793 rl_src_new_value.reg;
794 bool expected_is_core_reg = rl_src_expected.location == kLocPhysReg && !expected_reg.IsFloat();
795 bool new_value_is_core_reg = rl_src_new_value.location == kLocPhysReg && !new_val_reg.IsFloat();
buzbee2700f7e2014-03-07 09:46:20 -0800796 bool expected_is_good_reg = expected_is_core_reg && !IsTemp(expected_reg);
797 bool new_value_is_good_reg = new_value_is_core_reg && !IsTemp(new_val_reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000798
799 if (!expected_is_good_reg && !new_value_is_good_reg) {
800 // None of expected/new_value is non-temp reg, need to load both late
801 load_early = false;
802 // Make sure they are not in the temp regs and the load will not be skipped.
803 if (expected_is_core_reg) {
buzbee2700f7e2014-03-07 09:46:20 -0800804 FlushRegWide(rl_src_expected.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000805 ClobberSReg(rl_src_expected.s_reg_low);
806 ClobberSReg(GetSRegHi(rl_src_expected.s_reg_low));
807 rl_src_expected.location = kLocDalvikFrame;
808 }
809 if (new_value_is_core_reg) {
buzbee2700f7e2014-03-07 09:46:20 -0800810 FlushRegWide(rl_src_new_value.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000811 ClobberSReg(rl_src_new_value.s_reg_low);
812 ClobberSReg(GetSRegHi(rl_src_new_value.s_reg_low));
813 rl_src_new_value.location = kLocDalvikFrame;
814 }
815 }
816 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700817
818 // Release store semantics, get the barrier out of the way. TODO: revisit
819 GenMemBarrier(kStoreLoad);
820
buzbeea0cd2d72014-06-01 09:33:49 -0700821 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000822 RegLocation rl_new_value;
823 if (!is_long) {
buzbeea0cd2d72014-06-01 09:33:49 -0700824 rl_new_value = LoadValue(rl_src_new_value);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000825 } else if (load_early) {
826 rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
827 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828
Vladimir Marko1c282e22013-11-21 14:49:47 +0000829 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700830 // Mark card for object assuming new value is stored.
buzbee2700f7e2014-03-07 09:46:20 -0800831 MarkGCCard(rl_new_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832 }
833
834 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
835
buzbee2700f7e2014-03-07 09:46:20 -0800836 RegStorage r_ptr = rs_rARM_LR;
837 OpRegRegReg(kOpAdd, r_ptr, rl_object.reg, rl_offset.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700838
839 // Free now unneeded rl_object and rl_offset to give more temps.
840 ClobberSReg(rl_object.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -0700841 FreeTemp(rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 ClobberSReg(rl_offset.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -0700843 FreeTemp(rl_offset.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844
Vladimir Marko3e5af822013-11-21 15:01:20 +0000845 RegLocation rl_expected;
846 if (!is_long) {
buzbeea0cd2d72014-06-01 09:33:49 -0700847 rl_expected = LoadValue(rl_src_expected);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000848 } else if (load_early) {
849 rl_expected = LoadValueWide(rl_src_expected, kCoreReg);
850 } else {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000851 // NOTE: partially defined rl_expected & rl_new_value - but we just want the regs.
buzbee091cc402014-03-31 10:14:40 -0700852 RegStorage low_reg = AllocTemp();
853 RegStorage high_reg = AllocTemp();
854 rl_new_value.reg = RegStorage::MakeRegPair(low_reg, high_reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000855 rl_expected = rl_new_value;
Vladimir Marko3e5af822013-11-21 15:01:20 +0000856 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700857
Vladimir Marko3e5af822013-11-21 15:01:20 +0000858 // do {
859 // tmp = [r_ptr] - expected;
860 // } while (tmp == 0 && failure([r_ptr] <- r_new_value));
861 // result = tmp != 0;
862
buzbee2700f7e2014-03-07 09:46:20 -0800863 RegStorage r_tmp = AllocTemp();
Jeff Hao2de2aa12013-09-12 17:20:31 -0700864 LIR* target = NewLIR0(kPseudoTargetLabel);
Jeff Hao2de2aa12013-09-12 17:20:31 -0700865
Dave Allison3da67a52014-04-02 17:03:45 -0700866 LIR* it = nullptr;
Vladimir Marko3e5af822013-11-21 15:01:20 +0000867 if (is_long) {
buzbee2700f7e2014-03-07 09:46:20 -0800868 RegStorage r_tmp_high = AllocTemp();
Vladimir Marko3e5af822013-11-21 15:01:20 +0000869 if (!load_early) {
buzbee2700f7e2014-03-07 09:46:20 -0800870 LoadValueDirectWide(rl_src_expected, rl_expected.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000871 }
buzbee2700f7e2014-03-07 09:46:20 -0800872 NewLIR3(kThumb2Ldrexd, r_tmp.GetReg(), r_tmp_high.GetReg(), r_ptr.GetReg());
873 OpRegReg(kOpSub, r_tmp, rl_expected.reg.GetLow());
874 OpRegReg(kOpSub, r_tmp_high, rl_expected.reg.GetHigh());
Vladimir Marko3e5af822013-11-21 15:01:20 +0000875 if (!load_early) {
buzbee2700f7e2014-03-07 09:46:20 -0800876 LoadValueDirectWide(rl_src_new_value, rl_new_value.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000877 }
878 // Make sure we use ORR that sets the ccode
buzbee091cc402014-03-31 10:14:40 -0700879 if (r_tmp.Low8() && r_tmp_high.Low8()) {
buzbee2700f7e2014-03-07 09:46:20 -0800880 NewLIR2(kThumbOrr, r_tmp.GetReg(), r_tmp_high.GetReg());
Vladimir Marko3e5af822013-11-21 15:01:20 +0000881 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800882 NewLIR4(kThumb2OrrRRRs, r_tmp.GetReg(), r_tmp.GetReg(), r_tmp_high.GetReg(), 0);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000883 }
884 FreeTemp(r_tmp_high); // Now unneeded
885
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100886 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700887 it = OpIT(kCondEq, "T");
buzbee2700f7e2014-03-07 09:46:20 -0800888 NewLIR4(kThumb2Strexd /* eq */, r_tmp.GetReg(), rl_new_value.reg.GetLowReg(), rl_new_value.reg.GetHighReg(), r_ptr.GetReg());
Vladimir Marko3e5af822013-11-21 15:01:20 +0000889
890 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800891 NewLIR3(kThumb2Ldrex, r_tmp.GetReg(), r_ptr.GetReg(), 0);
892 OpRegReg(kOpSub, r_tmp, rl_expected.reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100893 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700894 it = OpIT(kCondEq, "T");
buzbee2700f7e2014-03-07 09:46:20 -0800895 NewLIR4(kThumb2Strex /* eq */, r_tmp.GetReg(), rl_new_value.reg.GetReg(), r_ptr.GetReg(), 0);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000896 }
897
898 // Still one conditional left from OpIT(kCondEq, "T") from either branch
899 OpRegImm(kOpCmp /* eq */, r_tmp, 1);
Dave Allison3da67a52014-04-02 17:03:45 -0700900 OpEndIT(it);
Dave Allison43a065c2014-04-01 15:14:46 -0700901
Jeff Hao2de2aa12013-09-12 17:20:31 -0700902 OpCondBranch(kCondEq, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700903
Vladimir Marko3e5af822013-11-21 15:01:20 +0000904 if (!load_early) {
buzbee2700f7e2014-03-07 09:46:20 -0800905 FreeTemp(rl_expected.reg); // Now unneeded.
Vladimir Marko3e5af822013-11-21 15:01:20 +0000906 }
907
908 // result := (tmp1 != 0) ? 0 : 1;
909 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800910 OpRegRegImm(kOpRsub, rl_result.reg, r_tmp, 1);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100911 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700912 it = OpIT(kCondUlt, "");
buzbee2700f7e2014-03-07 09:46:20 -0800913 LoadConstant(rl_result.reg, 0); /* cc */
Vladimir Marko3e5af822013-11-21 15:01:20 +0000914 FreeTemp(r_tmp); // Now unneeded.
Dave Allison3da67a52014-04-02 17:03:45 -0700915 OpEndIT(it); // Barrier to terminate OpIT.
Vladimir Marko3e5af822013-11-21 15:01:20 +0000916
Brian Carlstrom7940e442013-07-12 13:46:57 -0700917 StoreValue(rl_dest, rl_result);
918
Vladimir Marko3e5af822013-11-21 15:01:20 +0000919 // Now, restore lr to its non-temp status.
buzbee091cc402014-03-31 10:14:40 -0700920 Clobber(rs_rARM_LR);
921 UnmarkTemp(rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700922 return true;
923}
924
buzbee2700f7e2014-03-07 09:46:20 -0800925LIR* ArmMir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
926 return RawLIR(current_dalvik_offset_, kThumb2LdrPcRel12, reg.GetReg(), 0, 0, 0, 0, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927}
928
buzbee2700f7e2014-03-07 09:46:20 -0800929LIR* ArmMir2Lir::OpVldm(RegStorage r_base, int count) {
buzbee091cc402014-03-31 10:14:40 -0700930 return NewLIR3(kThumb2Vldms, r_base.GetReg(), rs_fr0.GetReg(), count);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700931}
932
buzbee2700f7e2014-03-07 09:46:20 -0800933LIR* ArmMir2Lir::OpVstm(RegStorage r_base, int count) {
buzbee091cc402014-03-31 10:14:40 -0700934 return NewLIR3(kThumb2Vstms, r_base.GetReg(), rs_fr0.GetReg(), count);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700935}
936
937void ArmMir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
938 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700939 int first_bit, int second_bit) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700940 OpRegRegRegShift(kOpAdd, rl_result.reg, rl_src.reg, rl_src.reg,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 EncodeShift(kArmLsl, second_bit - first_bit));
942 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800943 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700944 }
945}
946
Mingyao Yange643a172014-04-08 11:02:52 -0700947void ArmMir2Lir::GenDivZeroCheckWide(RegStorage reg) {
buzbee2700f7e2014-03-07 09:46:20 -0800948 DCHECK(reg.IsPair()); // TODO: support k64BitSolo.
949 RegStorage t_reg = AllocTemp();
950 NewLIR4(kThumb2OrrRRRs, t_reg.GetReg(), reg.GetLowReg(), reg.GetHighReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951 FreeTemp(t_reg);
Mingyao Yange643a172014-04-08 11:02:52 -0700952 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700953}
954
955// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700956LIR* ArmMir2Lir::OpTestSuspend(LIR* target) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700957#ifdef ARM_R4_SUSPEND_FLAG
buzbee091cc402014-03-31 10:14:40 -0700958 NewLIR2(kThumbSubRI8, rs_rARM_SUSPEND.GetReg(), 1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700959 return OpCondBranch((target == NULL) ? kCondEq : kCondNe, target);
Wei Jin04f4d8a2014-05-29 18:04:29 -0700960#else
961 RegStorage t_reg = AllocTemp();
962 LoadBaseDisp(rs_rARM_SELF, Thread::ThreadFlagsOffset<4>().Int32Value(),
963 t_reg, kUnsignedHalf);
964 LIR* cmp_branch = OpCmpImmBranch((target == NULL) ? kCondNe : kCondEq, t_reg,
965 0, target);
966 FreeTemp(t_reg);
967 return cmp_branch;
968#endif
Brian Carlstrom7940e442013-07-12 13:46:57 -0700969}
970
971// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -0800972LIR* ArmMir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700973 // Combine sub & test using sub setflags encoding here
Vladimir Markodbb8c492014-02-28 17:36:39 +0000974 OpRegRegImm(kOpSub, reg, reg, 1); // For value == 1, this should set flags.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100975 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700976 return OpCondBranch(c_code, target);
977}
978
Andreas Gampeb14329f2014-05-15 11:16:06 -0700979bool ArmMir2Lir::GenMemBarrier(MemBarrierKind barrier_kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980#if ANDROID_SMP != 0
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800981 // Start off with using the last LIR as the barrier. If it is not enough, then we will generate one.
982 LIR* barrier = last_lir_insn_;
983
Brian Carlstrom7940e442013-07-12 13:46:57 -0700984 int dmb_flavor;
985 // TODO: revisit Arm barrier kinds
986 switch (barrier_kind) {
Ian Rogersb122a4b2013-11-19 18:00:50 -0800987 case kLoadStore: dmb_flavor = kISH; break;
988 case kLoadLoad: dmb_flavor = kISH; break;
989 case kStoreStore: dmb_flavor = kISHST; break;
990 case kStoreLoad: dmb_flavor = kISH; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700991 default:
992 LOG(FATAL) << "Unexpected MemBarrierKind: " << barrier_kind;
993 dmb_flavor = kSY; // quiet gcc.
994 break;
995 }
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800996
Andreas Gampeb14329f2014-05-15 11:16:06 -0700997 bool ret = false;
998
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800999 // If the same barrier already exists, don't generate another.
1000 if (barrier == nullptr
1001 || (barrier != nullptr && (barrier->opcode != kThumb2Dmb || barrier->operands[0] != dmb_flavor))) {
1002 barrier = NewLIR1(kThumb2Dmb, dmb_flavor);
Andreas Gampeb14329f2014-05-15 11:16:06 -07001003 ret = true;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001004 }
1005
1006 // At this point we must have a memory barrier. Mark it as a scheduling barrier as well.
1007 DCHECK(!barrier->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001008 barrier->u.m.def_mask = &kEncodeAll;
Andreas Gampeb14329f2014-05-15 11:16:06 -07001009 return ret;
1010#else
1011 return false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001012#endif
1013}
1014
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001015void ArmMir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
1016 LOG(FATAL) << "Unexpected use GenNotLong()";
1017}
1018
1019void ArmMir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1020 RegLocation rl_src2, bool is_div) {
1021 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1022}
1023
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001024void ArmMir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001025 rl_src = LoadValueWide(rl_src, kCoreReg);
1026 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001027 RegStorage z_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001028 LoadConstantNoClobber(z_reg, 0);
1029 // Check for destructive overlap
buzbee2700f7e2014-03-07 09:46:20 -08001030 if (rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1031 RegStorage t_reg = AllocTemp();
1032 OpRegRegReg(kOpSub, rl_result.reg.GetLow(), z_reg, rl_src.reg.GetLow());
1033 OpRegRegReg(kOpSbc, rl_result.reg.GetHigh(), z_reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001034 FreeTemp(t_reg);
1035 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001036 OpRegRegReg(kOpSub, rl_result.reg.GetLow(), z_reg, rl_src.reg.GetLow());
1037 OpRegRegReg(kOpSbc, rl_result.reg.GetHigh(), z_reg, rl_src.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001038 }
1039 FreeTemp(z_reg);
1040 StoreValueWide(rl_dest, rl_result);
1041}
1042
Mark Mendelle02d48f2014-01-15 11:19:23 -08001043void ArmMir2Lir::GenMulLong(Instruction::Code opcode, RegLocation rl_dest,
1044 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001045 /*
Zheng Xud7f8e022014-03-13 13:40:30 +00001046 * tmp1 = src1.hi * src2.lo; // src1.hi is no longer needed
1047 * dest = src1.lo * src2.lo;
1048 * tmp1 += src1.lo * src2.hi;
1049 * dest.hi += tmp1;
1050 *
1051 * To pull off inline multiply, we have a worst-case requirement of 7 temporary
Brian Carlstrom7940e442013-07-12 13:46:57 -07001052 * registers. Normally for Arm, we get 5. We can get to 6 by including
1053 * lr in the temp set. The only problematic case is all operands and result are
1054 * distinct, and none have been promoted. In that case, we can succeed by aggressively
1055 * freeing operand temp registers after they are no longer needed. All other cases
1056 * can proceed normally. We'll just punt on the case of the result having a misaligned
1057 * overlap with either operand and send that case to a runtime handler.
1058 */
1059 RegLocation rl_result;
1060 if (BadOverlap(rl_src1, rl_dest) || (BadOverlap(rl_src2, rl_dest))) {
Ian Rogersdd7624d2014-03-14 17:43:00 -07001061 ThreadOffset<4> func_offset = QUICK_ENTRYPOINT_OFFSET(4, pLmul);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062 FlushAllRegs();
1063 CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_src2, false);
buzbeea0cd2d72014-06-01 09:33:49 -07001064 rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001065 StoreValueWide(rl_dest, rl_result);
1066 return;
1067 }
Zheng Xud7f8e022014-03-13 13:40:30 +00001068
1069 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1070 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1071
1072 int reg_status = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001073 RegStorage res_lo;
1074 RegStorage res_hi;
1075 bool dest_promoted = rl_dest.location == kLocPhysReg && rl_dest.reg.Valid() &&
buzbee091cc402014-03-31 10:14:40 -07001076 !IsTemp(rl_dest.reg.GetLow()) && !IsTemp(rl_dest.reg.GetHigh());
1077 bool src1_promoted = !IsTemp(rl_src1.reg.GetLow()) && !IsTemp(rl_src1.reg.GetHigh());
1078 bool src2_promoted = !IsTemp(rl_src2.reg.GetLow()) && !IsTemp(rl_src2.reg.GetHigh());
Zheng Xud7f8e022014-03-13 13:40:30 +00001079 // Check if rl_dest is *not* either operand and we have enough temp registers.
1080 if ((rl_dest.s_reg_low != rl_src1.s_reg_low && rl_dest.s_reg_low != rl_src2.s_reg_low) &&
1081 (dest_promoted || src1_promoted || src2_promoted)) {
1082 // In this case, we do not need to manually allocate temp registers for result.
1083 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001084 res_lo = rl_result.reg.GetLow();
1085 res_hi = rl_result.reg.GetHigh();
Zheng Xud7f8e022014-03-13 13:40:30 +00001086 } else {
1087 res_lo = AllocTemp();
1088 if ((rl_src1.s_reg_low == rl_src2.s_reg_low) || src1_promoted || src2_promoted) {
1089 // In this case, we have enough temp registers to be allocated for result.
1090 res_hi = AllocTemp();
1091 reg_status = 1;
1092 } else {
1093 // In this case, all temps are now allocated.
1094 // res_hi will be allocated after we can free src1_hi.
1095 reg_status = 2;
1096 }
1097 }
1098
Brian Carlstrom7940e442013-07-12 13:46:57 -07001099 // Temporarily add LR to the temp pool, and assign it to tmp1
buzbee091cc402014-03-31 10:14:40 -07001100 MarkTemp(rs_rARM_LR);
1101 FreeTemp(rs_rARM_LR);
buzbee2700f7e2014-03-07 09:46:20 -08001102 RegStorage tmp1 = rs_rARM_LR;
buzbee091cc402014-03-31 10:14:40 -07001103 LockTemp(rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001104
buzbee2700f7e2014-03-07 09:46:20 -08001105 if (rl_src1.reg == rl_src2.reg) {
1106 DCHECK(res_hi.Valid());
1107 DCHECK(res_lo.Valid());
1108 NewLIR3(kThumb2MulRRR, tmp1.GetReg(), rl_src1.reg.GetLowReg(), rl_src1.reg.GetHighReg());
1109 NewLIR4(kThumb2Umull, res_lo.GetReg(), res_hi.GetReg(), rl_src1.reg.GetLowReg(),
1110 rl_src1.reg.GetLowReg());
Ian Rogerse2143c02014-03-28 08:47:16 -07001111 OpRegRegRegShift(kOpAdd, res_hi, res_hi, tmp1, EncodeShift(kArmLsl, 1));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001112 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001113 NewLIR3(kThumb2MulRRR, tmp1.GetReg(), rl_src2.reg.GetLowReg(), rl_src1.reg.GetHighReg());
Zheng Xud7f8e022014-03-13 13:40:30 +00001114 if (reg_status == 2) {
buzbee2700f7e2014-03-07 09:46:20 -08001115 DCHECK(!res_hi.Valid());
1116 DCHECK_NE(rl_src1.reg.GetLowReg(), rl_src2.reg.GetLowReg());
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001117 DCHECK_NE(rl_src1.reg.GetHighReg(), rl_src2.reg.GetHighReg());
buzbee082833c2014-05-17 23:16:26 -07001118 // Will force free src1_hi, so must clobber.
1119 Clobber(rl_src1.reg);
buzbee091cc402014-03-31 10:14:40 -07001120 FreeTemp(rl_src1.reg.GetHigh());
Zheng Xud7f8e022014-03-13 13:40:30 +00001121 res_hi = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001122 }
buzbee2700f7e2014-03-07 09:46:20 -08001123 DCHECK(res_hi.Valid());
1124 DCHECK(res_lo.Valid());
1125 NewLIR4(kThumb2Umull, res_lo.GetReg(), res_hi.GetReg(), rl_src2.reg.GetLowReg(),
1126 rl_src1.reg.GetLowReg());
1127 NewLIR4(kThumb2Mla, tmp1.GetReg(), rl_src1.reg.GetLowReg(), rl_src2.reg.GetHighReg(),
1128 tmp1.GetReg());
1129 NewLIR4(kThumb2AddRRR, res_hi.GetReg(), tmp1.GetReg(), res_hi.GetReg(), 0);
Zheng Xud7f8e022014-03-13 13:40:30 +00001130 if (reg_status == 2) {
buzbee082833c2014-05-17 23:16:26 -07001131 FreeTemp(rl_src1.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001132 }
1133 }
Zheng Xud7f8e022014-03-13 13:40:30 +00001134
Brian Carlstrom7940e442013-07-12 13:46:57 -07001135 // Now, restore lr to its non-temp status.
Zheng Xud7f8e022014-03-13 13:40:30 +00001136 FreeTemp(tmp1);
buzbee091cc402014-03-31 10:14:40 -07001137 Clobber(rs_rARM_LR);
1138 UnmarkTemp(rs_rARM_LR);
Zheng Xud7f8e022014-03-13 13:40:30 +00001139
1140 if (reg_status != 0) {
1141 // We had manually allocated registers for rl_result.
1142 // Now construct a RegLocation.
buzbeea0cd2d72014-06-01 09:33:49 -07001143 rl_result = GetReturnWide(kCoreReg); // Just using as a template.
buzbee2700f7e2014-03-07 09:46:20 -08001144 rl_result.reg = RegStorage::MakeRegPair(res_lo, res_hi);
Zheng Xud7f8e022014-03-13 13:40:30 +00001145 }
1146
1147 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001148}
1149
Mark Mendelle02d48f2014-01-15 11:19:23 -08001150void ArmMir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001151 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001152 LOG(FATAL) << "Unexpected use of GenAddLong for Arm";
1153}
1154
Mark Mendelle02d48f2014-01-15 11:19:23 -08001155void ArmMir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001156 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001157 LOG(FATAL) << "Unexpected use of GenSubLong for Arm";
1158}
1159
Mark Mendelle02d48f2014-01-15 11:19:23 -08001160void ArmMir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001161 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001162 LOG(FATAL) << "Unexpected use of GenAndLong for Arm";
1163}
1164
Mark Mendelle02d48f2014-01-15 11:19:23 -08001165void ArmMir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001166 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001167 LOG(FATAL) << "Unexpected use of GenOrLong for Arm";
1168}
1169
Mark Mendelle02d48f2014-01-15 11:19:23 -08001170void ArmMir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001171 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001172 LOG(FATAL) << "Unexpected use of genXoLong for Arm";
1173}
1174
1175/*
1176 * Generate array load
1177 */
1178void ArmMir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001179 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001180 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001181 int len_offset = mirror::Array::LengthOffset().Int32Value();
1182 int data_offset;
1183 RegLocation rl_result;
1184 bool constant_index = rl_index.is_const;
buzbeea0cd2d72014-06-01 09:33:49 -07001185 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001186 if (!constant_index) {
1187 rl_index = LoadValue(rl_index, kCoreReg);
1188 }
1189
1190 if (rl_dest.wide) {
1191 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1192 } else {
1193 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1194 }
1195
1196 // If index is constant, just fold it into the data offset
1197 if (constant_index) {
1198 data_offset += mir_graph_->ConstantValue(rl_index) << scale;
1199 }
1200
1201 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001202 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001203
1204 bool needs_range_check = (!(opt_flags & MIR_IGNORE_RANGE_CHECK));
buzbee2700f7e2014-03-07 09:46:20 -08001205 RegStorage reg_len;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001206 if (needs_range_check) {
1207 reg_len = AllocTemp();
1208 /* Get len */
buzbee695d13a2014-04-19 13:32:20 -07001209 Load32Disp(rl_array.reg, len_offset, reg_len);
Dave Allisonb373e092014-02-20 16:06:36 -08001210 MarkPossibleNullPointerException(opt_flags);
1211 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001212 ForceImplicitNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001213 }
1214 if (rl_dest.wide || rl_dest.fp || constant_index) {
buzbee2700f7e2014-03-07 09:46:20 -08001215 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001216 if (constant_index) {
buzbee2700f7e2014-03-07 09:46:20 -08001217 reg_ptr = rl_array.reg; // NOTE: must not alter reg_ptr in constant case.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001218 } else {
1219 // No special indexed operation, lea + load w/ displacement
buzbeea0cd2d72014-06-01 09:33:49 -07001220 reg_ptr = AllocTempRef();
Ian Rogerse2143c02014-03-28 08:47:16 -07001221 OpRegRegRegShift(kOpAdd, reg_ptr, rl_array.reg, rl_index.reg, EncodeShift(kArmLsl, scale));
buzbee091cc402014-03-31 10:14:40 -07001222 FreeTemp(rl_index.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001223 }
1224 rl_result = EvalLoc(rl_dest, reg_class, true);
1225
1226 if (needs_range_check) {
1227 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001228 GenArrayBoundsCheck(mir_graph_->ConstantValue(rl_index), reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001230 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001231 }
1232 FreeTemp(reg_len);
1233 }
Andreas Gampe3c12c512014-06-24 18:46:29 +00001234 LoadBaseDisp(reg_ptr, data_offset, rl_result.reg, size, kNotVolatile);
Vladimir Marko455759b2014-05-06 20:49:36 +01001235 MarkPossibleNullPointerException(opt_flags);
1236 if (!constant_index) {
1237 FreeTemp(reg_ptr);
1238 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001239 if (rl_dest.wide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240 StoreValueWide(rl_dest, rl_result);
1241 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001242 StoreValue(rl_dest, rl_result);
1243 }
1244 } else {
1245 // Offset base, then use indexed load
buzbeea0cd2d72014-06-01 09:33:49 -07001246 RegStorage reg_ptr = AllocTempRef();
buzbee2700f7e2014-03-07 09:46:20 -08001247 OpRegRegImm(kOpAdd, reg_ptr, rl_array.reg, data_offset);
buzbee091cc402014-03-31 10:14:40 -07001248 FreeTemp(rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001249 rl_result = EvalLoc(rl_dest, reg_class, true);
1250
1251 if (needs_range_check) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001252 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001253 FreeTemp(reg_len);
1254 }
buzbee2700f7e2014-03-07 09:46:20 -08001255 LoadBaseIndexed(reg_ptr, rl_index.reg, rl_result.reg, scale, size);
Dave Allisonb373e092014-02-20 16:06:36 -08001256 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001257 FreeTemp(reg_ptr);
1258 StoreValue(rl_dest, rl_result);
1259 }
1260}
1261
1262/*
1263 * Generate array store
1264 *
1265 */
1266void ArmMir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001267 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001268 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001269 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001270 bool constant_index = rl_index.is_const;
1271
Ian Rogersa9a82542013-10-04 11:17:26 -07001272 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001273 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001274 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1275 } else {
1276 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1277 }
1278
1279 // If index is constant, just fold it into the data offset.
1280 if (constant_index) {
1281 data_offset += mir_graph_->ConstantValue(rl_index) << scale;
1282 }
1283
buzbeea0cd2d72014-06-01 09:33:49 -07001284 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001285 if (!constant_index) {
1286 rl_index = LoadValue(rl_index, kCoreReg);
1287 }
1288
buzbee2700f7e2014-03-07 09:46:20 -08001289 RegStorage reg_ptr;
Ian Rogers773aab12013-10-14 13:50:10 -07001290 bool allocated_reg_ptr_temp = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001291 if (constant_index) {
buzbee2700f7e2014-03-07 09:46:20 -08001292 reg_ptr = rl_array.reg;
buzbee091cc402014-03-31 10:14:40 -07001293 } else if (IsTemp(rl_array.reg) && !card_mark) {
1294 Clobber(rl_array.reg);
buzbee2700f7e2014-03-07 09:46:20 -08001295 reg_ptr = rl_array.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001296 } else {
Ian Rogers773aab12013-10-14 13:50:10 -07001297 allocated_reg_ptr_temp = true;
buzbeea0cd2d72014-06-01 09:33:49 -07001298 reg_ptr = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001299 }
1300
1301 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001302 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001303
1304 bool needs_range_check = (!(opt_flags & MIR_IGNORE_RANGE_CHECK));
buzbee2700f7e2014-03-07 09:46:20 -08001305 RegStorage reg_len;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001306 if (needs_range_check) {
1307 reg_len = AllocTemp();
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001308 // NOTE: max live temps(4) here.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001309 /* Get len */
buzbee695d13a2014-04-19 13:32:20 -07001310 Load32Disp(rl_array.reg, len_offset, reg_len);
Dave Allisonb373e092014-02-20 16:06:36 -08001311 MarkPossibleNullPointerException(opt_flags);
1312 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001313 ForceImplicitNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001314 }
1315 /* at this point, reg_ptr points to array, 2 live temps */
1316 if (rl_src.wide || rl_src.fp || constant_index) {
1317 if (rl_src.wide) {
1318 rl_src = LoadValueWide(rl_src, reg_class);
1319 } else {
1320 rl_src = LoadValue(rl_src, reg_class);
1321 }
1322 if (!constant_index) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001323 OpRegRegRegShift(kOpAdd, reg_ptr, rl_array.reg, rl_index.reg, EncodeShift(kArmLsl, scale));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001324 }
1325 if (needs_range_check) {
1326 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001327 GenArrayBoundsCheck(mir_graph_->ConstantValue(rl_index), reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001328 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001329 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001330 }
1331 FreeTemp(reg_len);
1332 }
1333
Andreas Gampe3c12c512014-06-24 18:46:29 +00001334 StoreBaseDisp(reg_ptr, data_offset, rl_src.reg, size, kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -08001335 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001336 } else {
1337 /* reg_ptr -> array data */
buzbee2700f7e2014-03-07 09:46:20 -08001338 OpRegRegImm(kOpAdd, reg_ptr, rl_array.reg, data_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001339 rl_src = LoadValue(rl_src, reg_class);
1340 if (needs_range_check) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001341 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001342 FreeTemp(reg_len);
1343 }
buzbee2700f7e2014-03-07 09:46:20 -08001344 StoreBaseIndexed(reg_ptr, rl_index.reg, rl_src.reg, scale, size);
Dave Allisonb373e092014-02-20 16:06:36 -08001345 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001346 }
Ian Rogers773aab12013-10-14 13:50:10 -07001347 if (allocated_reg_ptr_temp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001348 FreeTemp(reg_ptr);
1349 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001350 if (card_mark) {
buzbee2700f7e2014-03-07 09:46:20 -08001351 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001352 }
1353}
1354
Ian Rogersa9a82542013-10-04 11:17:26 -07001355
Brian Carlstrom7940e442013-07-12 13:46:57 -07001356void ArmMir2Lir::GenShiftImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001357 RegLocation rl_dest, RegLocation rl_src, RegLocation rl_shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001358 rl_src = LoadValueWide(rl_src, kCoreReg);
1359 // Per spec, we only care about low 6 bits of shift amount.
1360 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1361 if (shift_amount == 0) {
1362 StoreValueWide(rl_dest, rl_src);
1363 return;
1364 }
1365 if (BadOverlap(rl_src, rl_dest)) {
1366 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1367 return;
1368 }
1369 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Brian Carlstromdf629502013-07-17 22:39:56 -07001370 switch (opcode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001371 case Instruction::SHL_LONG:
1372 case Instruction::SHL_LONG_2ADDR:
1373 if (shift_amount == 1) {
buzbee2700f7e2014-03-07 09:46:20 -08001374 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), rl_src.reg.GetLow());
1375 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), rl_src.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376 } else if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001377 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg);
1378 LoadConstant(rl_result.reg.GetLow(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001379 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001380 OpRegRegImm(kOpLsl, rl_result.reg.GetHigh(), rl_src.reg.GetLow(), shift_amount - 32);
1381 LoadConstant(rl_result.reg.GetLow(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001382 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001383 OpRegRegImm(kOpLsl, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), shift_amount);
Ian Rogerse2143c02014-03-28 08:47:16 -07001384 OpRegRegRegShift(kOpOr, rl_result.reg.GetHigh(), rl_result.reg.GetHigh(), rl_src.reg.GetLow(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001385 EncodeShift(kArmLsr, 32 - shift_amount));
buzbee2700f7e2014-03-07 09:46:20 -08001386 OpRegRegImm(kOpLsl, rl_result.reg.GetLow(), rl_src.reg.GetLow(), shift_amount);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001387 }
1388 break;
1389 case Instruction::SHR_LONG:
1390 case Instruction::SHR_LONG_2ADDR:
1391 if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001392 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1393 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001394 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001395 OpRegRegImm(kOpAsr, rl_result.reg.GetLow(), rl_src.reg.GetHigh(), shift_amount - 32);
1396 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001397 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001398 RegStorage t_reg = AllocTemp();
1399 OpRegRegImm(kOpLsr, t_reg, rl_src.reg.GetLow(), shift_amount);
Ian Rogerse2143c02014-03-28 08:47:16 -07001400 OpRegRegRegShift(kOpOr, rl_result.reg.GetLow(), t_reg, rl_src.reg.GetHigh(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001401 EncodeShift(kArmLsl, 32 - shift_amount));
1402 FreeTemp(t_reg);
buzbee2700f7e2014-03-07 09:46:20 -08001403 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), shift_amount);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001404 }
1405 break;
1406 case Instruction::USHR_LONG:
1407 case Instruction::USHR_LONG_2ADDR:
1408 if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001409 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1410 LoadConstant(rl_result.reg.GetHigh(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001411 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001412 OpRegRegImm(kOpLsr, rl_result.reg.GetLow(), rl_src.reg.GetHigh(), shift_amount - 32);
1413 LoadConstant(rl_result.reg.GetHigh(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001414 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001415 RegStorage t_reg = AllocTemp();
1416 OpRegRegImm(kOpLsr, t_reg, rl_src.reg.GetLow(), shift_amount);
Ian Rogerse2143c02014-03-28 08:47:16 -07001417 OpRegRegRegShift(kOpOr, rl_result.reg.GetLow(), t_reg, rl_src.reg.GetHigh(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001418 EncodeShift(kArmLsl, 32 - shift_amount));
1419 FreeTemp(t_reg);
buzbee2700f7e2014-03-07 09:46:20 -08001420 OpRegRegImm(kOpLsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), shift_amount);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001421 }
1422 break;
1423 default:
1424 LOG(FATAL) << "Unexpected case";
1425 }
1426 StoreValueWide(rl_dest, rl_result);
1427}
1428
1429void ArmMir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001430 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001431 if ((opcode == Instruction::SUB_LONG_2ADDR) || (opcode == Instruction::SUB_LONG)) {
1432 if (!rl_src2.is_const) {
1433 // Don't bother with special handling for subtract from immediate.
1434 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1435 return;
1436 }
1437 } else {
1438 // Normalize
1439 if (!rl_src2.is_const) {
1440 DCHECK(rl_src1.is_const);
Vladimir Marko58af1f92013-12-19 13:31:15 +00001441 std::swap(rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001442 }
1443 }
1444 if (BadOverlap(rl_src1, rl_dest)) {
1445 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1446 return;
1447 }
1448 DCHECK(rl_src2.is_const);
1449 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1450 uint32_t val_lo = Low32Bits(val);
1451 uint32_t val_hi = High32Bits(val);
1452 int32_t mod_imm_lo = ModifiedImmediate(val_lo);
1453 int32_t mod_imm_hi = ModifiedImmediate(val_hi);
1454
1455 // Only a subset of add/sub immediate instructions set carry - so bail if we don't fit
Brian Carlstromdf629502013-07-17 22:39:56 -07001456 switch (opcode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001457 case Instruction::ADD_LONG:
1458 case Instruction::ADD_LONG_2ADDR:
1459 case Instruction::SUB_LONG:
1460 case Instruction::SUB_LONG_2ADDR:
1461 if ((mod_imm_lo < 0) || (mod_imm_hi < 0)) {
1462 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1463 return;
1464 }
1465 break;
1466 default:
1467 break;
1468 }
1469 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1470 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1471 // NOTE: once we've done the EvalLoc on dest, we can no longer bail.
1472 switch (opcode) {
1473 case Instruction::ADD_LONG:
1474 case Instruction::ADD_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001475 NewLIR3(kThumb2AddRRI8M, rl_result.reg.GetLowReg(), rl_src1.reg.GetLowReg(), mod_imm_lo);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001476 NewLIR3(kThumb2AdcRRI8M, rl_result.reg.GetHighReg(), rl_src1.reg.GetHighReg(), mod_imm_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001477 break;
1478 case Instruction::OR_LONG:
1479 case Instruction::OR_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001480 if ((val_lo != 0) || (rl_result.reg.GetLowReg() != rl_src1.reg.GetLowReg())) {
1481 OpRegRegImm(kOpOr, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001482 }
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001483 if ((val_hi != 0) || (rl_result.reg.GetHighReg() != rl_src1.reg.GetHighReg())) {
buzbee2700f7e2014-03-07 09:46:20 -08001484 OpRegRegImm(kOpOr, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001485 }
1486 break;
1487 case Instruction::XOR_LONG:
1488 case Instruction::XOR_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001489 OpRegRegImm(kOpXor, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), val_lo);
1490 OpRegRegImm(kOpXor, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001491 break;
1492 case Instruction::AND_LONG:
1493 case Instruction::AND_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001494 if ((val_lo != 0xffffffff) || (rl_result.reg.GetLowReg() != rl_src1.reg.GetLowReg())) {
1495 OpRegRegImm(kOpAnd, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001496 }
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001497 if ((val_hi != 0xffffffff) || (rl_result.reg.GetHighReg() != rl_src1.reg.GetHighReg())) {
buzbee2700f7e2014-03-07 09:46:20 -08001498 OpRegRegImm(kOpAnd, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001499 }
1500 break;
1501 case Instruction::SUB_LONG_2ADDR:
1502 case Instruction::SUB_LONG:
buzbee2700f7e2014-03-07 09:46:20 -08001503 NewLIR3(kThumb2SubRRI8M, rl_result.reg.GetLowReg(), rl_src1.reg.GetLowReg(), mod_imm_lo);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001504 NewLIR3(kThumb2SbcRRI8M, rl_result.reg.GetHighReg(), rl_src1.reg.GetHighReg(), mod_imm_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001505 break;
1506 default:
1507 LOG(FATAL) << "Unexpected opcode " << opcode;
1508 }
1509 StoreValueWide(rl_dest, rl_result);
1510}
1511
1512} // namespace art