Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
Andreas Gampe | 0b9203e | 2015-01-22 20:39:27 -0800 | [diff] [blame] | 17 | #include "codegen_x86.h" |
| 18 | |
Maxim Kazantsev | 6dccdc2 | 2014-08-18 18:43:55 +0700 | [diff] [blame] | 19 | #include <cstdarg> |
Nicolas Geoffray | f3e2cc4 | 2014-02-18 18:37:26 +0000 | [diff] [blame] | 20 | #include <inttypes.h> |
Maxim Kazantsev | 6dccdc2 | 2014-08-18 18:43:55 +0700 | [diff] [blame] | 21 | #include <string> |
Nicolas Geoffray | f3e2cc4 | 2014-02-18 18:37:26 +0000 | [diff] [blame] | 22 | |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 23 | #include "arch/x86/instruction_set_features_x86.h" |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 24 | #include "art_method.h" |
Andreas Gampe | 53c913b | 2014-08-12 23:19:23 -0700 | [diff] [blame] | 25 | #include "backend_x86.h" |
Andreas Gampe | 0b9203e | 2015-01-22 20:39:27 -0800 | [diff] [blame] | 26 | #include "base/logging.h" |
| 27 | #include "dex/compiler_ir.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 28 | #include "dex/quick/mir_to_lir-inl.h" |
buzbee | b5860fb | 2014-06-21 15:31:01 -0700 | [diff] [blame] | 29 | #include "dex/reg_storage_eq.h" |
Andreas Gampe | 0b9203e | 2015-01-22 20:39:27 -0800 | [diff] [blame] | 30 | #include "driver/compiler_driver.h" |
Ian Rogers | 7e70b00 | 2014-10-08 11:47:24 -0700 | [diff] [blame] | 31 | #include "mirror/array-inl.h" |
Mark Mendell | e19c91f | 2014-02-25 08:19:08 -0800 | [diff] [blame] | 32 | #include "mirror/string.h" |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 33 | #include "oat.h" |
Nicolas Geoffray | 524e7ea | 2015-10-16 17:13:34 +0100 | [diff] [blame] | 34 | #include "oat_quick_method_header.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 35 | #include "x86_lir.h" |
| 36 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 37 | namespace art { |
| 38 | |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 39 | static constexpr RegStorage core_regs_arr_32[] = { |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 40 | rs_rAX, rs_rCX, rs_rDX, rs_rBX, rs_rX86_SP_32, rs_rBP, rs_rSI, rs_rDI, |
| 41 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 42 | static constexpr RegStorage core_regs_arr_64[] = { |
Dmitry Petrochenko | 76af0d3 | 2014-06-05 21:15:08 +0700 | [diff] [blame] | 43 | rs_rAX, rs_rCX, rs_rDX, rs_rBX, rs_rX86_SP_32, rs_rBP, rs_rSI, rs_rDI, |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 44 | rs_r8, rs_r9, rs_r10, rs_r11, rs_r12, rs_r13, rs_r14, rs_r15 |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 45 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 46 | static constexpr RegStorage core_regs_arr_64q[] = { |
Dmitry Petrochenko | 0999a6f | 2014-05-22 12:26:50 +0700 | [diff] [blame] | 47 | rs_r0q, rs_r1q, rs_r2q, rs_r3q, rs_rX86_SP_64, rs_r5q, rs_r6q, rs_r7q, |
Dmitry Petrochenko | a20468c | 2014-04-30 13:40:19 +0700 | [diff] [blame] | 48 | rs_r8q, rs_r9q, rs_r10q, rs_r11q, rs_r12q, rs_r13q, rs_r14q, rs_r15q |
Dmitry Petrochenko | 0999a6f | 2014-05-22 12:26:50 +0700 | [diff] [blame] | 49 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 50 | static constexpr RegStorage sp_regs_arr_32[] = { |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 51 | rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7, |
| 52 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 53 | static constexpr RegStorage sp_regs_arr_64[] = { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 54 | rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7, |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 55 | rs_fr8, rs_fr9, rs_fr10, rs_fr11, rs_fr12, rs_fr13, rs_fr14, rs_fr15 |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 56 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 57 | static constexpr RegStorage dp_regs_arr_32[] = { |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 58 | rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7, |
| 59 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 60 | static constexpr RegStorage dp_regs_arr_64[] = { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 61 | rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7, |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 62 | rs_dr8, rs_dr9, rs_dr10, rs_dr11, rs_dr12, rs_dr13, rs_dr14, rs_dr15 |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 63 | }; |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 64 | static constexpr RegStorage xp_regs_arr_32[] = { |
| 65 | rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7, |
| 66 | }; |
| 67 | static constexpr RegStorage xp_regs_arr_64[] = { |
| 68 | rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7, |
| 69 | rs_xr8, rs_xr9, rs_xr10, rs_xr11, rs_xr12, rs_xr13, rs_xr14, rs_xr15 |
| 70 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 71 | static constexpr RegStorage reserved_regs_arr_32[] = {rs_rX86_SP_32}; |
Dmitry Petrochenko | 76af0d3 | 2014-06-05 21:15:08 +0700 | [diff] [blame] | 72 | static constexpr RegStorage reserved_regs_arr_64[] = {rs_rX86_SP_32}; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 73 | static constexpr RegStorage reserved_regs_arr_64q[] = {rs_rX86_SP_64}; |
| 74 | static constexpr RegStorage core_temps_arr_32[] = {rs_rAX, rs_rCX, rs_rDX, rs_rBX}; |
| 75 | static constexpr RegStorage core_temps_arr_64[] = { |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 76 | rs_rAX, rs_rCX, rs_rDX, rs_rSI, rs_rDI, |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 77 | rs_r8, rs_r9, rs_r10, rs_r11 |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 78 | }; |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 79 | |
| 80 | // How to add register to be available for promotion: |
| 81 | // 1) Remove register from array defining temp |
| 82 | // 2) Update ClobberCallerSave |
| 83 | // 3) Update JNI compiler ABI: |
| 84 | // 3.1) add reg in JniCallingConvention method |
| 85 | // 3.2) update CoreSpillMask/FpSpillMask |
| 86 | // 4) Update entrypoints |
| 87 | // 4.1) Update constants in asm_support_x86_64.h for new frame size |
| 88 | // 4.2) Remove entry in SmashCallerSaves |
| 89 | // 4.3) Update jni_entrypoints to spill/unspill new callee save reg |
| 90 | // 4.4) Update quick_entrypoints to spill/unspill new callee save reg |
| 91 | // 5) Update runtime ABI |
| 92 | // 5.1) Update quick_method_frame_info with new required spills |
| 93 | // 5.2) Update QuickArgumentVisitor with new offsets to gprs and xmms |
| 94 | // Note that you cannot use register corresponding to incoming args |
| 95 | // according to ABI and QCG needs one additional XMM temp for |
| 96 | // bulk copy in preparation to call. |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 97 | static constexpr RegStorage core_temps_arr_64q[] = { |
Dmitry Petrochenko | 0999a6f | 2014-05-22 12:26:50 +0700 | [diff] [blame] | 98 | rs_r0q, rs_r1q, rs_r2q, rs_r6q, rs_r7q, |
Dmitry Petrochenko | 0999a6f | 2014-05-22 12:26:50 +0700 | [diff] [blame] | 99 | rs_r8q, rs_r9q, rs_r10q, rs_r11q |
Dmitry Petrochenko | 0999a6f | 2014-05-22 12:26:50 +0700 | [diff] [blame] | 100 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 101 | static constexpr RegStorage sp_temps_arr_32[] = { |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 102 | rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7, |
| 103 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 104 | static constexpr RegStorage sp_temps_arr_64[] = { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 105 | rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7, |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 106 | rs_fr8, rs_fr9, rs_fr10, rs_fr11 |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 107 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 108 | static constexpr RegStorage dp_temps_arr_32[] = { |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 109 | rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7, |
| 110 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 111 | static constexpr RegStorage dp_temps_arr_64[] = { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 112 | rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7, |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 113 | rs_dr8, rs_dr9, rs_dr10, rs_dr11 |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 114 | }; |
| 115 | |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 116 | static constexpr RegStorage xp_temps_arr_32[] = { |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 117 | rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7, |
| 118 | }; |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 119 | static constexpr RegStorage xp_temps_arr_64[] = { |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 120 | rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7, |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 121 | rs_xr8, rs_xr9, rs_xr10, rs_xr11 |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 122 | }; |
| 123 | |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 124 | static constexpr ArrayRef<const RegStorage> empty_pool; |
| 125 | static constexpr ArrayRef<const RegStorage> core_regs_32(core_regs_arr_32); |
| 126 | static constexpr ArrayRef<const RegStorage> core_regs_64(core_regs_arr_64); |
| 127 | static constexpr ArrayRef<const RegStorage> core_regs_64q(core_regs_arr_64q); |
| 128 | static constexpr ArrayRef<const RegStorage> sp_regs_32(sp_regs_arr_32); |
| 129 | static constexpr ArrayRef<const RegStorage> sp_regs_64(sp_regs_arr_64); |
| 130 | static constexpr ArrayRef<const RegStorage> dp_regs_32(dp_regs_arr_32); |
| 131 | static constexpr ArrayRef<const RegStorage> dp_regs_64(dp_regs_arr_64); |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 132 | static constexpr ArrayRef<const RegStorage> xp_regs_32(xp_regs_arr_32); |
| 133 | static constexpr ArrayRef<const RegStorage> xp_regs_64(xp_regs_arr_64); |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 134 | static constexpr ArrayRef<const RegStorage> reserved_regs_32(reserved_regs_arr_32); |
| 135 | static constexpr ArrayRef<const RegStorage> reserved_regs_64(reserved_regs_arr_64); |
| 136 | static constexpr ArrayRef<const RegStorage> reserved_regs_64q(reserved_regs_arr_64q); |
| 137 | static constexpr ArrayRef<const RegStorage> core_temps_32(core_temps_arr_32); |
| 138 | static constexpr ArrayRef<const RegStorage> core_temps_64(core_temps_arr_64); |
| 139 | static constexpr ArrayRef<const RegStorage> core_temps_64q(core_temps_arr_64q); |
| 140 | static constexpr ArrayRef<const RegStorage> sp_temps_32(sp_temps_arr_32); |
| 141 | static constexpr ArrayRef<const RegStorage> sp_temps_64(sp_temps_arr_64); |
| 142 | static constexpr ArrayRef<const RegStorage> dp_temps_32(dp_temps_arr_32); |
| 143 | static constexpr ArrayRef<const RegStorage> dp_temps_64(dp_temps_arr_64); |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 144 | |
Vladimir Marko | 089142c | 2014-06-05 10:57:05 +0100 | [diff] [blame] | 145 | static constexpr ArrayRef<const RegStorage> xp_temps_32(xp_temps_arr_32); |
| 146 | static constexpr ArrayRef<const RegStorage> xp_temps_64(xp_temps_arr_64); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 147 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 148 | RegLocation X86Mir2Lir::LocCReturn() { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 149 | return x86_loc_c_return; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 150 | } |
| 151 | |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 152 | RegLocation X86Mir2Lir::LocCReturnRef() { |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 153 | return cu_->target64 ? x86_64_loc_c_return_ref : x86_loc_c_return_ref; |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 154 | } |
| 155 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 156 | RegLocation X86Mir2Lir::LocCReturnWide() { |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 157 | return cu_->target64 ? x86_64_loc_c_return_wide : x86_loc_c_return_wide; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 158 | } |
| 159 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 160 | RegLocation X86Mir2Lir::LocCReturnFloat() { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 161 | return x86_loc_c_return_float; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 162 | } |
| 163 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 164 | RegLocation X86Mir2Lir::LocCReturnDouble() { |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 165 | return x86_loc_c_return_double; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 166 | } |
| 167 | |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 168 | // 32-bit reg storage locations for 32-bit targets. |
| 169 | static const RegStorage RegStorage32FromSpecialTargetRegister_Target32[] { |
| 170 | RegStorage::InvalidReg(), // kSelf - Thread pointer. |
| 171 | RegStorage::InvalidReg(), // kSuspend - Used to reduce suspend checks for some targets. |
| 172 | RegStorage::InvalidReg(), // kLr - no register as the return address is pushed on entry. |
| 173 | RegStorage::InvalidReg(), // kPc - not exposed on X86 see kX86StartOfMethod. |
| 174 | rs_rX86_SP_32, // kSp |
| 175 | rs_rAX, // kArg0 |
| 176 | rs_rCX, // kArg1 |
| 177 | rs_rDX, // kArg2 |
| 178 | rs_rBX, // kArg3 |
| 179 | RegStorage::InvalidReg(), // kArg4 |
| 180 | RegStorage::InvalidReg(), // kArg5 |
| 181 | RegStorage::InvalidReg(), // kArg6 |
| 182 | RegStorage::InvalidReg(), // kArg7 |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 183 | rs_fr0, // kFArg0 |
| 184 | rs_fr1, // kFArg1 |
| 185 | rs_fr2, // kFArg2 |
| 186 | rs_fr3, // kFArg3 |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 187 | RegStorage::InvalidReg(), // kFArg4 |
| 188 | RegStorage::InvalidReg(), // kFArg5 |
| 189 | RegStorage::InvalidReg(), // kFArg6 |
| 190 | RegStorage::InvalidReg(), // kFArg7 |
| 191 | RegStorage::InvalidReg(), // kFArg8 |
| 192 | RegStorage::InvalidReg(), // kFArg9 |
| 193 | RegStorage::InvalidReg(), // kFArg10 |
| 194 | RegStorage::InvalidReg(), // kFArg11 |
| 195 | RegStorage::InvalidReg(), // kFArg12 |
| 196 | RegStorage::InvalidReg(), // kFArg13 |
| 197 | RegStorage::InvalidReg(), // kFArg14 |
| 198 | RegStorage::InvalidReg(), // kFArg15 |
| 199 | rs_rAX, // kRet0 |
| 200 | rs_rDX, // kRet1 |
| 201 | rs_rAX, // kInvokeTgt |
| 202 | rs_rAX, // kHiddenArg - used to hold the method index before copying to fr0. |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 203 | rs_fr7, // kHiddenFpArg |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 204 | rs_rCX, // kCount |
| 205 | }; |
| 206 | |
| 207 | // 32-bit reg storage locations for 64-bit targets. |
| 208 | static const RegStorage RegStorage32FromSpecialTargetRegister_Target64[] { |
| 209 | RegStorage::InvalidReg(), // kSelf - Thread pointer. |
| 210 | RegStorage::InvalidReg(), // kSuspend - Used to reduce suspend checks for some targets. |
| 211 | RegStorage::InvalidReg(), // kLr - no register as the return address is pushed on entry. |
Mark Mendell | 27dee8b | 2014-12-01 19:06:12 -0500 | [diff] [blame] | 212 | RegStorage(kRIPReg), // kPc |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 213 | rs_rX86_SP_32, // kSp |
| 214 | rs_rDI, // kArg0 |
| 215 | rs_rSI, // kArg1 |
| 216 | rs_rDX, // kArg2 |
| 217 | rs_rCX, // kArg3 |
| 218 | rs_r8, // kArg4 |
| 219 | rs_r9, // kArg5 |
| 220 | RegStorage::InvalidReg(), // kArg6 |
| 221 | RegStorage::InvalidReg(), // kArg7 |
| 222 | rs_fr0, // kFArg0 |
| 223 | rs_fr1, // kFArg1 |
| 224 | rs_fr2, // kFArg2 |
| 225 | rs_fr3, // kFArg3 |
| 226 | rs_fr4, // kFArg4 |
| 227 | rs_fr5, // kFArg5 |
| 228 | rs_fr6, // kFArg6 |
| 229 | rs_fr7, // kFArg7 |
| 230 | RegStorage::InvalidReg(), // kFArg8 |
| 231 | RegStorage::InvalidReg(), // kFArg9 |
| 232 | RegStorage::InvalidReg(), // kFArg10 |
| 233 | RegStorage::InvalidReg(), // kFArg11 |
| 234 | RegStorage::InvalidReg(), // kFArg12 |
| 235 | RegStorage::InvalidReg(), // kFArg13 |
| 236 | RegStorage::InvalidReg(), // kFArg14 |
| 237 | RegStorage::InvalidReg(), // kFArg15 |
| 238 | rs_rAX, // kRet0 |
| 239 | rs_rDX, // kRet1 |
| 240 | rs_rAX, // kInvokeTgt |
| 241 | rs_rAX, // kHiddenArg |
| 242 | RegStorage::InvalidReg(), // kHiddenFpArg |
| 243 | rs_rCX, // kCount |
| 244 | }; |
| 245 | static_assert(arraysize(RegStorage32FromSpecialTargetRegister_Target32) == |
| 246 | arraysize(RegStorage32FromSpecialTargetRegister_Target64), |
| 247 | "Mismatch in RegStorage array sizes"); |
| 248 | |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 249 | // Return a target-dependent special register for 32-bit. |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 250 | RegStorage X86Mir2Lir::TargetReg32(SpecialTargetRegister reg) const { |
| 251 | DCHECK_EQ(RegStorage32FromSpecialTargetRegister_Target32[kCount], rs_rCX); |
| 252 | DCHECK_EQ(RegStorage32FromSpecialTargetRegister_Target64[kCount], rs_rCX); |
| 253 | DCHECK_LT(reg, arraysize(RegStorage32FromSpecialTargetRegister_Target32)); |
| 254 | return cu_->target64 ? RegStorage32FromSpecialTargetRegister_Target64[reg] |
| 255 | : RegStorage32FromSpecialTargetRegister_Target32[reg]; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 256 | } |
| 257 | |
Roland Levillain | 4b8f1ec | 2015-08-26 18:34:03 +0100 | [diff] [blame] | 258 | RegStorage X86Mir2Lir::TargetReg(SpecialTargetRegister reg ATTRIBUTE_UNUSED) { |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 259 | LOG(FATAL) << "Do not use this function!!!"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 260 | UNREACHABLE(); |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 261 | } |
| 262 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 263 | /* |
| 264 | * Decode the register id. |
| 265 | */ |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 266 | ResourceMask X86Mir2Lir::GetRegMaskCommon(const RegStorage& reg) const { |
| 267 | /* Double registers in x86 are just a single FP register. This is always just a single bit. */ |
| 268 | return ResourceMask::Bit( |
| 269 | /* FP register starts at bit position 16 */ |
| 270 | ((reg.IsFloat() || reg.StorageSize() > 8) ? kX86FPReg0 : 0) + reg.GetRegNum()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 271 | } |
| 272 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 273 | ResourceMask X86Mir2Lir::GetPCUseDefEncoding() const { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 274 | return kEncodeNone; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 275 | } |
| 276 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 277 | void X86Mir2Lir::SetupTargetResourceMasks(LIR* lir, uint64_t flags, |
| 278 | ResourceMask* use_mask, ResourceMask* def_mask) { |
Dmitry Petrochenko | 6a58cb1 | 2014-04-02 17:27:59 +0700 | [diff] [blame] | 279 | DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 280 | DCHECK(!lir->flags.use_def_invalid); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 281 | |
| 282 | // X86-specific resource map setup here. |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 283 | if (flags & REG_USE_SP) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 284 | use_mask->SetBit(kX86RegSP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | if (flags & REG_DEF_SP) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 288 | def_mask->SetBit(kX86RegSP); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 289 | } |
| 290 | |
| 291 | if (flags & REG_DEFA) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 292 | SetupRegMask(def_mask, rs_rAX.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 293 | } |
| 294 | |
| 295 | if (flags & REG_DEFD) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 296 | SetupRegMask(def_mask, rs_rDX.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 297 | } |
| 298 | if (flags & REG_USEA) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 299 | SetupRegMask(use_mask, rs_rAX.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 300 | } |
| 301 | |
| 302 | if (flags & REG_USEC) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 303 | SetupRegMask(use_mask, rs_rCX.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 304 | } |
| 305 | |
| 306 | if (flags & REG_USED) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 307 | SetupRegMask(use_mask, rs_rDX.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 308 | } |
Vladimir Marko | 70b797d | 2013-12-03 15:25:24 +0000 | [diff] [blame] | 309 | |
| 310 | if (flags & REG_USEB) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 311 | SetupRegMask(use_mask, rs_rBX.GetReg()); |
Vladimir Marko | 70b797d | 2013-12-03 15:25:24 +0000 | [diff] [blame] | 312 | } |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 313 | |
| 314 | // Fixup hard to describe instruction: Uses rAX, rCX, rDI; sets rDI. |
| 315 | if (lir->opcode == kX86RepneScasw) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 316 | SetupRegMask(use_mask, rs_rAX.GetReg()); |
| 317 | SetupRegMask(use_mask, rs_rCX.GetReg()); |
| 318 | SetupRegMask(use_mask, rs_rDI.GetReg()); |
| 319 | SetupRegMask(def_mask, rs_rDI.GetReg()); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 320 | } |
Serguei Katkov | e90501d | 2014-03-12 15:56:54 +0700 | [diff] [blame] | 321 | |
| 322 | if (flags & USE_FP_STACK) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 323 | use_mask->SetBit(kX86FPStack); |
| 324 | def_mask->SetBit(kX86FPStack); |
Serguei Katkov | e90501d | 2014-03-12 15:56:54 +0700 | [diff] [blame] | 325 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 326 | } |
| 327 | |
| 328 | /* For dumping instructions */ |
| 329 | static const char* x86RegName[] = { |
| 330 | "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi", |
| 331 | "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15" |
| 332 | }; |
| 333 | |
| 334 | static const char* x86CondName[] = { |
| 335 | "O", |
| 336 | "NO", |
| 337 | "B/NAE/C", |
| 338 | "NB/AE/NC", |
| 339 | "Z/EQ", |
| 340 | "NZ/NE", |
| 341 | "BE/NA", |
| 342 | "NBE/A", |
| 343 | "S", |
| 344 | "NS", |
| 345 | "P/PE", |
| 346 | "NP/PO", |
| 347 | "L/NGE", |
| 348 | "NL/GE", |
| 349 | "LE/NG", |
| 350 | "NLE/G" |
| 351 | }; |
| 352 | |
| 353 | /* |
| 354 | * Interpret a format string and build a string no longer than size |
| 355 | * See format key in Assemble.cc. |
| 356 | */ |
| 357 | std::string X86Mir2Lir::BuildInsnString(const char *fmt, LIR *lir, unsigned char* base_addr) { |
| 358 | std::string buf; |
| 359 | size_t i = 0; |
| 360 | size_t fmt_len = strlen(fmt); |
| 361 | while (i < fmt_len) { |
| 362 | if (fmt[i] != '!') { |
| 363 | buf += fmt[i]; |
| 364 | i++; |
| 365 | } else { |
| 366 | i++; |
| 367 | DCHECK_LT(i, fmt_len); |
| 368 | char operand_number_ch = fmt[i]; |
| 369 | i++; |
| 370 | if (operand_number_ch == '!') { |
| 371 | buf += "!"; |
| 372 | } else { |
| 373 | int operand_number = operand_number_ch - '0'; |
| 374 | DCHECK_LT(operand_number, 6); // Expect upto 6 LIR operands. |
| 375 | DCHECK_LT(i, fmt_len); |
| 376 | int operand = lir->operands[operand_number]; |
| 377 | switch (fmt[i]) { |
| 378 | case 'c': |
| 379 | DCHECK_LT(static_cast<size_t>(operand), sizeof(x86CondName)); |
| 380 | buf += x86CondName[operand]; |
| 381 | break; |
| 382 | case 'd': |
| 383 | buf += StringPrintf("%d", operand); |
| 384 | break; |
Yixin Shou | 5192cbb | 2014-07-01 13:48:17 -0400 | [diff] [blame] | 385 | case 'q': { |
| 386 | int64_t value = static_cast<int64_t>(static_cast<int64_t>(operand) << 32 | |
| 387 | static_cast<uint32_t>(lir->operands[operand_number+1])); |
| 388 | buf +=StringPrintf("%" PRId64, value); |
Haitao Feng | e70f179 | 2014-08-09 08:31:02 +0800 | [diff] [blame] | 389 | break; |
Yixin Shou | 5192cbb | 2014-07-01 13:48:17 -0400 | [diff] [blame] | 390 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 391 | case 'p': { |
Vladimir Marko | f6737f7 | 2015-03-23 17:05:14 +0000 | [diff] [blame] | 392 | const EmbeddedData* tab_rec = UnwrapPointer<EmbeddedData>(operand); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 393 | buf += StringPrintf("0x%08x", tab_rec->offset); |
| 394 | break; |
| 395 | } |
| 396 | case 'r': |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 397 | if (RegStorage::IsFloat(operand)) { |
| 398 | int fp_reg = RegStorage::RegNum(operand); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 399 | buf += StringPrintf("xmm%d", fp_reg); |
| 400 | } else { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 401 | int reg_num = RegStorage::RegNum(operand); |
| 402 | DCHECK_LT(static_cast<size_t>(reg_num), sizeof(x86RegName)); |
| 403 | buf += x86RegName[reg_num]; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 404 | } |
| 405 | break; |
| 406 | case 't': |
Ian Rogers | 107c31e | 2014-01-23 20:55:29 -0800 | [diff] [blame] | 407 | buf += StringPrintf("0x%08" PRIxPTR " (L%p)", |
| 408 | reinterpret_cast<uintptr_t>(base_addr) + lir->offset + operand, |
| 409 | lir->target); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 410 | break; |
| 411 | default: |
| 412 | buf += StringPrintf("DecodeError '%c'", fmt[i]); |
| 413 | break; |
| 414 | } |
| 415 | i++; |
| 416 | } |
| 417 | } |
| 418 | } |
| 419 | return buf; |
| 420 | } |
| 421 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 422 | void X86Mir2Lir::DumpResourceMask(LIR *x86LIR, const ResourceMask& mask, const char *prefix) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 423 | char buf[256]; |
| 424 | buf[0] = 0; |
| 425 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 426 | if (mask.Equals(kEncodeAll)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 427 | strcpy(buf, "all"); |
| 428 | } else { |
| 429 | char num[8]; |
| 430 | int i; |
| 431 | |
| 432 | for (i = 0; i < kX86RegEnd; i++) { |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 433 | if (mask.HasBit(i)) { |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 434 | snprintf(num, arraysize(num), "%d ", i); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 435 | strcat(buf, num); |
| 436 | } |
| 437 | } |
| 438 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 439 | if (mask.HasBit(ResourceMask::kCCode)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 440 | strcat(buf, "cc "); |
| 441 | } |
| 442 | /* Memory bits */ |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 443 | if (x86LIR && (mask.HasBit(ResourceMask::kDalvikReg))) { |
Ian Rogers | 988e6ea | 2014-01-08 11:30:50 -0800 | [diff] [blame] | 444 | snprintf(buf + strlen(buf), arraysize(buf) - strlen(buf), "dr%d%s", |
| 445 | DECODE_ALIAS_INFO_REG(x86LIR->flags.alias_info), |
| 446 | (DECODE_ALIAS_INFO_WIDE(x86LIR->flags.alias_info)) ? "(+1)" : ""); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 447 | } |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 448 | if (mask.HasBit(ResourceMask::kLiteral)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 449 | strcat(buf, "lit "); |
| 450 | } |
| 451 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 452 | if (mask.HasBit(ResourceMask::kHeapRef)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 453 | strcat(buf, "heap "); |
| 454 | } |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 455 | if (mask.HasBit(ResourceMask::kMustNotAlias)) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 456 | strcat(buf, "noalias "); |
| 457 | } |
| 458 | } |
| 459 | if (buf[0]) { |
| 460 | LOG(INFO) << prefix << ": " << buf; |
| 461 | } |
| 462 | } |
| 463 | |
| 464 | void X86Mir2Lir::AdjustSpillMask() { |
| 465 | // Adjustment for LR spilling, x86 has no LR so nothing to do here |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 466 | core_spill_mask_ |= (1 << rs_rRET.GetRegNum()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 467 | num_core_spills_++; |
| 468 | } |
| 469 | |
Mark Mendell | e87f9b5 | 2014-04-30 14:13:18 -0400 | [diff] [blame] | 470 | RegStorage X86Mir2Lir::AllocateByteRegister() { |
Chao-ying Fu | 7e399fd | 2014-06-10 18:11:11 -0700 | [diff] [blame] | 471 | RegStorage reg = AllocTypedTemp(false, kCoreReg); |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 472 | if (!cu_->target64) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 473 | DCHECK_LT(reg.GetRegNum(), rs_rX86_SP_32.GetRegNum()); |
Chao-ying Fu | 7e399fd | 2014-06-10 18:11:11 -0700 | [diff] [blame] | 474 | } |
| 475 | return reg; |
| 476 | } |
| 477 | |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 478 | RegStorage X86Mir2Lir::Get128BitRegister(RegStorage reg) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 479 | return GetRegInfo(reg)->Master()->GetReg(); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 480 | } |
| 481 | |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 482 | bool X86Mir2Lir::IsByteRegister(RegStorage reg) const { |
| 483 | return cu_->target64 || reg.GetRegNum() < rs_rX86_SP_32.GetRegNum(); |
Mark Mendell | e87f9b5 | 2014-04-30 14:13:18 -0400 | [diff] [blame] | 484 | } |
| 485 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 486 | /* Clobber all regs that might be used by an external C call */ |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 487 | void X86Mir2Lir::ClobberCallerSave() { |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 488 | if (cu_->target64) { |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 489 | Clobber(rs_rAX); |
| 490 | Clobber(rs_rCX); |
| 491 | Clobber(rs_rDX); |
| 492 | Clobber(rs_rSI); |
| 493 | Clobber(rs_rDI); |
| 494 | |
Chao-ying Fu | 35ec2b5 | 2014-06-16 16:40:31 -0700 | [diff] [blame] | 495 | Clobber(rs_r8); |
| 496 | Clobber(rs_r9); |
| 497 | Clobber(rs_r10); |
| 498 | Clobber(rs_r11); |
| 499 | |
| 500 | Clobber(rs_fr8); |
| 501 | Clobber(rs_fr9); |
| 502 | Clobber(rs_fr10); |
| 503 | Clobber(rs_fr11); |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 504 | } else { |
| 505 | Clobber(rs_rAX); |
| 506 | Clobber(rs_rCX); |
| 507 | Clobber(rs_rDX); |
| 508 | Clobber(rs_rBX); |
Chao-ying Fu | 35ec2b5 | 2014-06-16 16:40:31 -0700 | [diff] [blame] | 509 | } |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 510 | |
| 511 | Clobber(rs_fr0); |
| 512 | Clobber(rs_fr1); |
| 513 | Clobber(rs_fr2); |
| 514 | Clobber(rs_fr3); |
| 515 | Clobber(rs_fr4); |
| 516 | Clobber(rs_fr5); |
| 517 | Clobber(rs_fr6); |
| 518 | Clobber(rs_fr7); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 519 | } |
| 520 | |
| 521 | RegLocation X86Mir2Lir::GetReturnWideAlt() { |
| 522 | RegLocation res = LocCReturnWide(); |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 523 | DCHECK_EQ(res.reg.GetLowReg(), rs_rAX.GetReg()); |
| 524 | DCHECK_EQ(res.reg.GetHighReg(), rs_rDX.GetReg()); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 525 | Clobber(rs_rAX); |
| 526 | Clobber(rs_rDX); |
| 527 | MarkInUse(rs_rAX); |
| 528 | MarkInUse(rs_rDX); |
| 529 | MarkWide(res.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 530 | return res; |
| 531 | } |
| 532 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 533 | RegLocation X86Mir2Lir::GetReturnAlt() { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 534 | RegLocation res = LocCReturn(); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 535 | res.reg.SetReg(rs_rDX.GetReg()); |
| 536 | Clobber(rs_rDX); |
| 537 | MarkInUse(rs_rDX); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 538 | return res; |
| 539 | } |
| 540 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 541 | /* To be used when explicitly managing register use */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 542 | void X86Mir2Lir::LockCallTemps() { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 543 | LockTemp(TargetReg32(kArg0)); |
| 544 | LockTemp(TargetReg32(kArg1)); |
| 545 | LockTemp(TargetReg32(kArg2)); |
| 546 | LockTemp(TargetReg32(kArg3)); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 547 | LockTemp(TargetReg32(kFArg0)); |
| 548 | LockTemp(TargetReg32(kFArg1)); |
| 549 | LockTemp(TargetReg32(kFArg2)); |
| 550 | LockTemp(TargetReg32(kFArg3)); |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 551 | if (cu_->target64) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 552 | LockTemp(TargetReg32(kArg4)); |
| 553 | LockTemp(TargetReg32(kArg5)); |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 554 | LockTemp(TargetReg32(kFArg4)); |
| 555 | LockTemp(TargetReg32(kFArg5)); |
| 556 | LockTemp(TargetReg32(kFArg6)); |
| 557 | LockTemp(TargetReg32(kFArg7)); |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 558 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 559 | } |
| 560 | |
| 561 | /* To be used when explicitly managing register use */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 562 | void X86Mir2Lir::FreeCallTemps() { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 563 | FreeTemp(TargetReg32(kArg0)); |
| 564 | FreeTemp(TargetReg32(kArg1)); |
| 565 | FreeTemp(TargetReg32(kArg2)); |
| 566 | FreeTemp(TargetReg32(kArg3)); |
Vladimir Marko | bfe400b | 2014-12-19 19:27:26 +0000 | [diff] [blame] | 567 | FreeTemp(TargetReg32(kHiddenArg)); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 568 | FreeTemp(TargetReg32(kFArg0)); |
| 569 | FreeTemp(TargetReg32(kFArg1)); |
| 570 | FreeTemp(TargetReg32(kFArg2)); |
| 571 | FreeTemp(TargetReg32(kFArg3)); |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 572 | if (cu_->target64) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 573 | FreeTemp(TargetReg32(kArg4)); |
| 574 | FreeTemp(TargetReg32(kArg5)); |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 575 | FreeTemp(TargetReg32(kFArg4)); |
| 576 | FreeTemp(TargetReg32(kFArg5)); |
| 577 | FreeTemp(TargetReg32(kFArg6)); |
| 578 | FreeTemp(TargetReg32(kFArg7)); |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 579 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 580 | } |
| 581 | |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 582 | bool X86Mir2Lir::ProvidesFullMemoryBarrier(X86OpCode opcode) { |
| 583 | switch (opcode) { |
| 584 | case kX86LockCmpxchgMR: |
| 585 | case kX86LockCmpxchgAR: |
Ian Rogers | 0f9b9c5 | 2014-06-09 01:32:12 -0700 | [diff] [blame] | 586 | case kX86LockCmpxchg64M: |
| 587 | case kX86LockCmpxchg64A: |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 588 | case kX86LockCmpxchg64AR: |
| 589 | case kX86LockAdd32MI8: |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 590 | case kX86XchgMR: |
| 591 | case kX86Mfence: |
| 592 | // Atomic memory instructions provide full barrier. |
| 593 | return true; |
| 594 | default: |
| 595 | break; |
| 596 | } |
| 597 | |
| 598 | // Conservative if cannot prove it provides full barrier. |
| 599 | return false; |
| 600 | } |
| 601 | |
Andreas Gampe | b14329f | 2014-05-15 11:16:06 -0700 | [diff] [blame] | 602 | bool X86Mir2Lir::GenMemBarrier(MemBarrierKind barrier_kind) { |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 603 | const X86InstructionSetFeatures* features = |
| 604 | cu_->compiler_driver->GetInstructionSetFeatures()->AsX86InstructionSetFeatures(); |
| 605 | if (!features->IsSmp()) { |
Elliott Hughes | 8366ca0 | 2014-11-17 12:02:05 -0800 | [diff] [blame] | 606 | return false; |
| 607 | } |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 608 | // Start off with using the last LIR as the barrier. If it is not enough, then we will update it. |
| 609 | LIR* mem_barrier = last_lir_insn_; |
| 610 | |
Andreas Gampe | b14329f | 2014-05-15 11:16:06 -0700 | [diff] [blame] | 611 | bool ret = false; |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 612 | /* |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 613 | * According to the JSR-133 Cookbook, for x86 only StoreLoad/AnyAny barriers need memory fence. |
| 614 | * All other barriers (LoadAny, AnyStore, StoreStore) are nops due to the x86 memory model. |
| 615 | * For those cases, all we need to ensure is that there is a scheduling barrier in place. |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 616 | */ |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 617 | const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32; |
| 618 | bool use_locked_add = features->PrefersLockedAddSynchronization(); |
Hans Boehm | 48f5c47 | 2014-06-27 14:50:10 -0700 | [diff] [blame] | 619 | if (barrier_kind == kAnyAny) { |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 620 | // If no LIR exists already that can be used a barrier, then generate a barrier. |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 621 | if (mem_barrier == nullptr) { |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 622 | if (use_locked_add) { |
| 623 | mem_barrier = NewLIR3(kX86LockAdd32MI8, rs_rSP.GetReg(), 0, 0); |
| 624 | } else { |
| 625 | mem_barrier = NewLIR0(kX86Mfence); |
| 626 | } |
Andreas Gampe | b14329f | 2014-05-15 11:16:06 -0700 | [diff] [blame] | 627 | ret = true; |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 628 | } |
| 629 | |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 630 | // If last instruction does not provide full barrier, then insert a barrier. |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 631 | if (ProvidesFullMemoryBarrier(static_cast<X86OpCode>(mem_barrier->opcode)) == false) { |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 632 | if (use_locked_add) { |
| 633 | mem_barrier = NewLIR3(kX86LockAdd32MI8, rs_rSP.GetReg(), 0, 0); |
| 634 | } else { |
| 635 | mem_barrier = NewLIR0(kX86Mfence); |
| 636 | } |
Andreas Gampe | b14329f | 2014-05-15 11:16:06 -0700 | [diff] [blame] | 637 | ret = true; |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 638 | } |
Jean Christophe Beyler | b5bce7c | 2014-07-25 12:32:18 -0700 | [diff] [blame] | 639 | } else if (barrier_kind == kNTStoreStore) { |
Mark P Mendell | 17077d8 | 2015-12-16 19:15:59 +0000 | [diff] [blame] | 640 | if (use_locked_add) { |
| 641 | mem_barrier = NewLIR3(kX86LockAdd32MI8, rs_rSP.GetReg(), 0, 0); |
| 642 | } else { |
| 643 | mem_barrier = NewLIR0(kX86Sfence); |
| 644 | } |
Jean Christophe Beyler | b5bce7c | 2014-07-25 12:32:18 -0700 | [diff] [blame] | 645 | ret = true; |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | // Now ensure that a scheduling barrier is in place. |
| 649 | if (mem_barrier == nullptr) { |
| 650 | GenBarrier(); |
| 651 | } else { |
| 652 | // Mark as a scheduling barrier. |
| 653 | DCHECK(!mem_barrier->flags.use_def_invalid); |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 654 | mem_barrier->u.m.def_mask = &kEncodeAll; |
Razvan A Lupusoru | 99ad723 | 2014-02-25 17:41:08 -0800 | [diff] [blame] | 655 | } |
Andreas Gampe | b14329f | 2014-05-15 11:16:06 -0700 | [diff] [blame] | 656 | return ret; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 657 | } |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 658 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 659 | void X86Mir2Lir::CompilerInitializeRegAlloc() { |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 660 | if (cu_->target64) { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 661 | reg_pool_.reset(new (arena_) RegisterPool(this, arena_, core_regs_64, core_regs_64q, sp_regs_64, |
| 662 | dp_regs_64, reserved_regs_64, reserved_regs_64q, |
| 663 | core_temps_64, core_temps_64q, |
| 664 | sp_temps_64, dp_temps_64)); |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 665 | } else { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 666 | reg_pool_.reset(new (arena_) RegisterPool(this, arena_, core_regs_32, empty_pool, sp_regs_32, |
| 667 | dp_regs_32, reserved_regs_32, empty_pool, |
| 668 | core_temps_32, empty_pool, |
| 669 | sp_temps_32, dp_temps_32)); |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 670 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 671 | |
| 672 | // Target-specific adjustments. |
| 673 | |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 674 | // Add in XMM registers. |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 675 | const ArrayRef<const RegStorage> *xp_regs = cu_->target64 ? &xp_regs_64 : &xp_regs_32; |
| 676 | for (RegStorage reg : *xp_regs) { |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 677 | RegisterInfo* info = new (arena_) RegisterInfo(reg, GetRegMaskCommon(reg)); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 678 | reginfo_map_[reg.GetReg()] = info; |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 679 | } |
| 680 | const ArrayRef<const RegStorage> *xp_temps = cu_->target64 ? &xp_temps_64 : &xp_temps_32; |
| 681 | for (RegStorage reg : *xp_temps) { |
| 682 | RegisterInfo* xp_reg_info = GetRegInfo(reg); |
| 683 | xp_reg_info->SetIsTemp(true); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 684 | } |
| 685 | |
Mark Mendell | 27dee8b | 2014-12-01 19:06:12 -0500 | [diff] [blame] | 686 | // Special Handling for x86_64 RIP addressing. |
| 687 | if (cu_->target64) { |
| 688 | RegisterInfo* info = new (arena_) RegisterInfo(RegStorage(kRIPReg), kEncodeNone); |
| 689 | reginfo_map_[kRIPReg] = info; |
| 690 | } |
| 691 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 692 | // Alias single precision xmm to double xmms. |
| 693 | // TODO: as needed, add larger vector sizes - alias all to the largest. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 694 | for (RegisterInfo* info : reg_pool_->sp_regs_) { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 695 | int sp_reg_num = info->GetReg().GetRegNum(); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 696 | RegStorage xp_reg = RegStorage::Solo128(sp_reg_num); |
| 697 | RegisterInfo* xp_reg_info = GetRegInfo(xp_reg); |
| 698 | // 128-bit xmm vector register's master storage should refer to itself. |
| 699 | DCHECK_EQ(xp_reg_info, xp_reg_info->Master()); |
| 700 | |
| 701 | // Redirect 32-bit vector's master storage to 128-bit vector. |
| 702 | info->SetMaster(xp_reg_info); |
| 703 | |
Dmitry Petrochenko | 76af0d3 | 2014-06-05 21:15:08 +0700 | [diff] [blame] | 704 | RegStorage dp_reg = RegStorage::FloatSolo64(sp_reg_num); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 705 | RegisterInfo* dp_reg_info = GetRegInfo(dp_reg); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 706 | // Redirect 64-bit vector's master storage to 128-bit vector. |
| 707 | dp_reg_info->SetMaster(xp_reg_info); |
Dmitry Petrochenko | 76af0d3 | 2014-06-05 21:15:08 +0700 | [diff] [blame] | 708 | // Singles should show a single 32-bit mask bit, at first referring to the low half. |
| 709 | DCHECK_EQ(info->StorageMask(), 0x1U); |
| 710 | } |
| 711 | |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 712 | if (cu_->target64) { |
Dmitry Petrochenko | 76af0d3 | 2014-06-05 21:15:08 +0700 | [diff] [blame] | 713 | // Alias 32bit W registers to corresponding 64bit X registers. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 714 | for (RegisterInfo* info : reg_pool_->core_regs_) { |
Dmitry Petrochenko | 76af0d3 | 2014-06-05 21:15:08 +0700 | [diff] [blame] | 715 | int x_reg_num = info->GetReg().GetRegNum(); |
| 716 | RegStorage x_reg = RegStorage::Solo64(x_reg_num); |
| 717 | RegisterInfo* x_reg_info = GetRegInfo(x_reg); |
| 718 | // 64bit X register's master storage should refer to itself. |
| 719 | DCHECK_EQ(x_reg_info, x_reg_info->Master()); |
| 720 | // Redirect 32bit W master storage to 64bit X. |
| 721 | info->SetMaster(x_reg_info); |
| 722 | // 32bit W should show a single 32-bit mask bit, at first referring to the low half. |
| 723 | DCHECK_EQ(info->StorageMask(), 0x1U); |
| 724 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 725 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 726 | |
| 727 | // Don't start allocating temps at r0/s0/d0 or you may clobber return regs in early-exit methods. |
| 728 | // TODO: adjust for x86/hard float calling convention. |
| 729 | reg_pool_->next_core_reg_ = 2; |
| 730 | reg_pool_->next_sp_reg_ = 2; |
| 731 | reg_pool_->next_dp_reg_ = 1; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 732 | } |
| 733 | |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 734 | int X86Mir2Lir::VectorRegisterSize() { |
| 735 | return 128; |
| 736 | } |
| 737 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 738 | int X86Mir2Lir::NumReservableVectorRegisters(bool long_or_fp) { |
| 739 | int num_vector_temps = cu_->target64 ? xp_temps_64.size() : xp_temps_32.size(); |
| 740 | |
| 741 | // Leave a few temps for use by backend as scratch. |
| 742 | return long_or_fp ? num_vector_temps - 2 : num_vector_temps - 1; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 743 | } |
| 744 | |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 745 | static dwarf::Reg DwarfCoreReg(bool is_x86_64, int num) { |
| 746 | return is_x86_64 ? dwarf::Reg::X86_64Core(num) : dwarf::Reg::X86Core(num); |
| 747 | } |
| 748 | |
| 749 | static dwarf::Reg DwarfFpReg(bool is_x86_64, int num) { |
| 750 | return is_x86_64 ? dwarf::Reg::X86_64Fp(num) : dwarf::Reg::X86Fp(num); |
| 751 | } |
| 752 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 753 | void X86Mir2Lir::SpillCoreRegs() { |
| 754 | if (num_core_spills_ == 0) { |
| 755 | return; |
| 756 | } |
| 757 | // Spill mask not including fake return address register |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 758 | uint32_t mask = core_spill_mask_ & ~(1 << rs_rRET.GetRegNum()); |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 759 | int offset = |
| 760 | frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * num_core_spills_); |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 761 | OpSize size = cu_->target64 ? k64 : k32; |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 762 | const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32; |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 763 | for (int reg = 0; mask != 0u; mask >>= 1, reg++) { |
| 764 | if ((mask & 0x1) != 0u) { |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 765 | DCHECK_NE(offset, 0) << "offset 0 should be for method"; |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 766 | RegStorage r_src = cu_->target64 ? RegStorage::Solo64(reg) : RegStorage::Solo32(reg); |
| 767 | StoreBaseDisp(rs_rSP, offset, r_src, size, kNotVolatile); |
| 768 | cfi_.RelOffset(DwarfCoreReg(cu_->target64, reg), offset); |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 769 | offset += GetInstructionSetPointerSize(cu_->instruction_set); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 770 | } |
| 771 | } |
| 772 | } |
| 773 | |
| 774 | void X86Mir2Lir::UnSpillCoreRegs() { |
| 775 | if (num_core_spills_ == 0) { |
| 776 | return; |
| 777 | } |
| 778 | // Spill mask not including fake return address register |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 779 | uint32_t mask = core_spill_mask_ & ~(1 << rs_rRET.GetRegNum()); |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 780 | int offset = frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * num_core_spills_); |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 781 | OpSize size = cu_->target64 ? k64 : k32; |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 782 | const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32; |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 783 | for (int reg = 0; mask != 0u; mask >>= 1, reg++) { |
| 784 | if ((mask & 0x1) != 0u) { |
| 785 | RegStorage r_dest = cu_->target64 ? RegStorage::Solo64(reg) : RegStorage::Solo32(reg); |
| 786 | LoadBaseDisp(rs_rSP, offset, r_dest, size, kNotVolatile); |
| 787 | cfi_.Restore(DwarfCoreReg(cu_->target64, reg)); |
Dmitry Petrochenko | 9ee801f | 2014-05-12 11:31:37 +0700 | [diff] [blame] | 788 | offset += GetInstructionSetPointerSize(cu_->instruction_set); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 789 | } |
| 790 | } |
| 791 | } |
| 792 | |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 793 | void X86Mir2Lir::SpillFPRegs() { |
| 794 | if (num_fp_spills_ == 0) { |
| 795 | return; |
| 796 | } |
| 797 | uint32_t mask = fp_spill_mask_; |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 798 | int offset = frame_size_ - |
| 799 | (GetInstructionSetPointerSize(cu_->instruction_set) * (num_fp_spills_ + num_core_spills_)); |
| 800 | const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32; |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 801 | for (int reg = 0; mask != 0u; mask >>= 1, reg++) { |
| 802 | if ((mask & 0x1) != 0u) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 803 | StoreBaseDisp(rs_rSP, offset, RegStorage::FloatSolo64(reg), k64, kNotVolatile); |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 804 | cfi_.RelOffset(DwarfFpReg(cu_->target64, reg), offset); |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 805 | offset += sizeof(double); |
| 806 | } |
| 807 | } |
| 808 | } |
| 809 | void X86Mir2Lir::UnSpillFPRegs() { |
| 810 | if (num_fp_spills_ == 0) { |
| 811 | return; |
| 812 | } |
| 813 | uint32_t mask = fp_spill_mask_; |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 814 | int offset = frame_size_ - |
| 815 | (GetInstructionSetPointerSize(cu_->instruction_set) * (num_fp_spills_ + num_core_spills_)); |
| 816 | const RegStorage rs_rSP = cu_->target64 ? rs_rX86_SP_64 : rs_rX86_SP_32; |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 817 | for (int reg = 0; mask != 0u; mask >>= 1, reg++) { |
| 818 | if ((mask & 0x1) != 0u) { |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 819 | LoadBaseDisp(rs_rSP, offset, RegStorage::FloatSolo64(reg), |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 820 | k64, kNotVolatile); |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 821 | cfi_.Restore(DwarfFpReg(cu_->target64, reg)); |
Serguei Katkov | c380191 | 2014-07-08 17:21:53 +0700 | [diff] [blame] | 822 | offset += sizeof(double); |
| 823 | } |
| 824 | } |
| 825 | } |
| 826 | |
| 827 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 828 | bool X86Mir2Lir::IsUnconditionalBranch(LIR* lir) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 829 | return (lir->opcode == kX86Jmp8 || lir->opcode == kX86Jmp32); |
| 830 | } |
| 831 | |
Vladimir Marko | 674744e | 2014-04-24 15:18:26 +0100 | [diff] [blame] | 832 | RegisterClass X86Mir2Lir::RegClassForFieldLoadStore(OpSize size, bool is_volatile) { |
Mark Mendell | ca54134 | 2014-10-15 16:59:49 -0400 | [diff] [blame] | 833 | // Prefer XMM registers. Fixes a problem with iget/iput to a FP when cached temporary |
| 834 | // with same VR is a Core register. |
| 835 | if (size == kSingle || size == kDouble) { |
| 836 | return kFPReg; |
| 837 | } |
| 838 | |
Chao-ying Fu | e0ccdc0 | 2014-06-06 17:32:37 -0700 | [diff] [blame] | 839 | // X86_64 can handle any size. |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 840 | if (cu_->target64) { |
Chao-ying Fu | 06839f8 | 2014-08-14 15:59:17 -0700 | [diff] [blame] | 841 | return RegClassBySize(size); |
Chao-ying Fu | e0ccdc0 | 2014-06-06 17:32:37 -0700 | [diff] [blame] | 842 | } |
| 843 | |
Vladimir Marko | 674744e | 2014-04-24 15:18:26 +0100 | [diff] [blame] | 844 | if (UNLIKELY(is_volatile)) { |
| 845 | // On x86, atomic 64-bit load/store requires an fp register. |
| 846 | // Smaller aligned load/store is atomic for both core and fp registers. |
| 847 | if (size == k64 || size == kDouble) { |
| 848 | return kFPReg; |
| 849 | } |
| 850 | } |
| 851 | return RegClassBySize(size); |
| 852 | } |
| 853 | |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 854 | X86Mir2Lir::X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena) |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 855 | : Mir2Lir(cu, mir_graph, arena), |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 856 | in_to_reg_storage_x86_64_mapper_(this), in_to_reg_storage_x86_mapper_(this), |
Vladimir Marko | 1961b60 | 2015-04-08 20:51:48 +0100 | [diff] [blame] | 857 | pc_rel_base_reg_(RegStorage::InvalidReg()), |
| 858 | pc_rel_base_reg_used_(false), |
| 859 | setup_pc_rel_base_reg_(nullptr), |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 860 | method_address_insns_(arena->Adapter()), |
| 861 | class_type_address_insns_(arena->Adapter()), |
| 862 | call_method_insns_(arena->Adapter()), |
Vladimir Marko | dc56cc5 | 2015-03-27 18:18:36 +0000 | [diff] [blame] | 863 | dex_cache_access_insns_(arena->Adapter()), |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 864 | const_vectors_(nullptr) { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 865 | method_address_insns_.reserve(100); |
| 866 | class_type_address_insns_.reserve(100); |
| 867 | call_method_insns_.reserve(100); |
Vladimir Marko | 1961b60 | 2015-04-08 20:51:48 +0100 | [diff] [blame] | 868 | for (int i = 0; i < kX86Last; i++) { |
| 869 | DCHECK_EQ(X86Mir2Lir::EncodingMap[i].opcode, i) |
| 870 | << "Encoding order for " << X86Mir2Lir::EncodingMap[i].name |
| 871 | << " is wrong: expecting " << i << ", seeing " |
| 872 | << static_cast<int>(X86Mir2Lir::EncodingMap[i].opcode); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 873 | } |
| 874 | } |
| 875 | |
| 876 | Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph, |
| 877 | ArenaAllocator* const arena) { |
Elena Sayapina | dd64450 | 2014-07-01 18:39:52 +0700 | [diff] [blame] | 878 | return new X86Mir2Lir(cu, mir_graph, arena); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 879 | } |
| 880 | |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 881 | // Not used in x86(-64) |
Roland Levillain | 4b8f1ec | 2015-08-26 18:34:03 +0100 | [diff] [blame] | 882 | RegStorage X86Mir2Lir::LoadHelper(QuickEntrypointEnum trampoline ATTRIBUTE_UNUSED) { |
Andreas Gampe | 2f244e9 | 2014-05-08 03:35:25 -0700 | [diff] [blame] | 883 | LOG(FATAL) << "Unexpected use of LoadHelper in x86"; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 884 | UNREACHABLE(); |
Andreas Gampe | 2f244e9 | 2014-05-08 03:35:25 -0700 | [diff] [blame] | 885 | } |
| 886 | |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 887 | LIR* X86Mir2Lir::CheckSuspendUsingLoad() { |
Dave Allison | 69dfe51 | 2014-07-11 17:11:58 +0000 | [diff] [blame] | 888 | // First load the pointer in fs:[suspend-trigger] into eax |
| 889 | // Then use a test instruction to indirect via that address. |
Dave Allison | dfd3b47 | 2014-07-16 16:04:32 -0700 | [diff] [blame] | 890 | if (cu_->target64) { |
| 891 | NewLIR2(kX86Mov64RT, rs_rAX.GetReg(), |
| 892 | Thread::ThreadSuspendTriggerOffset<8>().Int32Value()); |
| 893 | } else { |
| 894 | NewLIR2(kX86Mov32RT, rs_rAX.GetReg(), |
| 895 | Thread::ThreadSuspendTriggerOffset<4>().Int32Value()); |
| 896 | } |
Dave Allison | 69dfe51 | 2014-07-11 17:11:58 +0000 | [diff] [blame] | 897 | return NewLIR3(kX86Test32RM, rs_rAX.GetReg(), rs_rAX.GetReg(), 0); |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 898 | } |
| 899 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 900 | uint64_t X86Mir2Lir::GetTargetInstFlags(int opcode) { |
buzbee | 409fe94 | 2013-10-11 10:49:56 -0700 | [diff] [blame] | 901 | DCHECK(!IsPseudoLirOp(opcode)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 902 | return X86Mir2Lir::EncodingMap[opcode].flags; |
| 903 | } |
| 904 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 905 | const char* X86Mir2Lir::GetTargetInstName(int opcode) { |
buzbee | 409fe94 | 2013-10-11 10:49:56 -0700 | [diff] [blame] | 906 | DCHECK(!IsPseudoLirOp(opcode)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 907 | return X86Mir2Lir::EncodingMap[opcode].name; |
| 908 | } |
| 909 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 910 | const char* X86Mir2Lir::GetTargetInstFmt(int opcode) { |
buzbee | 409fe94 | 2013-10-11 10:49:56 -0700 | [diff] [blame] | 911 | DCHECK(!IsPseudoLirOp(opcode)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 912 | return X86Mir2Lir::EncodingMap[opcode].fmt; |
| 913 | } |
| 914 | |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 915 | void X86Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) { |
| 916 | // Can we do this directly to memory? |
| 917 | rl_dest = UpdateLocWide(rl_dest); |
| 918 | if ((rl_dest.location == kLocDalvikFrame) || |
| 919 | (rl_dest.location == kLocCompilerTemp)) { |
| 920 | int32_t val_lo = Low32Bits(value); |
| 921 | int32_t val_hi = High32Bits(value); |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 922 | int r_base = rs_rX86_SP_32.GetReg(); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 923 | int displacement = SRegOffset(rl_dest.s_reg_low); |
| 924 | |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 925 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 926 | LIR * store = NewLIR3(kX86Mov32MI, r_base, displacement + LOWORD_OFFSET, val_lo); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 927 | AnnotateDalvikRegAccess(store, (displacement + LOWORD_OFFSET) >> 2, |
| 928 | false /* is_load */, true /* is64bit */); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 929 | store = NewLIR3(kX86Mov32MI, r_base, displacement + HIWORD_OFFSET, val_hi); |
Bill Buzbee | d61ba4b | 2014-01-13 21:44:01 +0000 | [diff] [blame] | 930 | AnnotateDalvikRegAccess(store, (displacement + HIWORD_OFFSET) >> 2, |
| 931 | false /* is_load */, true /* is64bit */); |
| 932 | return; |
| 933 | } |
| 934 | |
| 935 | // Just use the standard code to do the generation. |
| 936 | Mir2Lir::GenConstWide(rl_dest, value); |
| 937 | } |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 938 | |
| 939 | // TODO: Merge with existing RegLocation dumper in vreg_analysis.cc |
| 940 | void X86Mir2Lir::DumpRegLocation(RegLocation loc) { |
| 941 | LOG(INFO) << "location: " << loc.location << ',' |
| 942 | << (loc.wide ? " w" : " ") |
| 943 | << (loc.defined ? " D" : " ") |
| 944 | << (loc.is_const ? " c" : " ") |
| 945 | << (loc.fp ? " F" : " ") |
| 946 | << (loc.core ? " C" : " ") |
| 947 | << (loc.ref ? " r" : " ") |
| 948 | << (loc.high_word ? " h" : " ") |
| 949 | << (loc.home ? " H" : " ") |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 950 | << ", low: " << static_cast<int>(loc.reg.GetLowReg()) |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 951 | << ", high: " << static_cast<int>(loc.reg.GetHighReg()) |
Mark Mendell | e02d48f | 2014-01-15 11:19:23 -0800 | [diff] [blame] | 952 | << ", s_reg: " << loc.s_reg_low |
| 953 | << ", orig: " << loc.orig_sreg; |
| 954 | } |
| 955 | |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 956 | void X86Mir2Lir::LoadMethodAddress(const MethodReference& target_method, InvokeType type, |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 957 | SpecialTargetRegister symbolic_reg) { |
| 958 | /* |
| 959 | * For x86, just generate a 32 bit move immediate instruction, that will be filled |
| 960 | * in at 'link time'. For now, put a unique value based on target to ensure that |
| 961 | * code deduplication works. |
| 962 | */ |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 963 | int target_method_idx = target_method.dex_method_index; |
| 964 | const DexFile* target_dex_file = target_method.dex_file; |
| 965 | const DexFile::MethodId& target_method_id = target_dex_file->GetMethodId(target_method_idx); |
| 966 | uintptr_t target_method_id_ptr = reinterpret_cast<uintptr_t>(&target_method_id); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 967 | |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 968 | // Generate the move instruction with the unique pointer and save index, dex_file, and type. |
Andreas Gampe | ccc6026 | 2014-07-04 18:02:38 -0700 | [diff] [blame] | 969 | LIR *move = RawLIR(current_dalvik_offset_, kX86Mov32RI, |
| 970 | TargetReg(symbolic_reg, kNotWide).GetReg(), |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 971 | static_cast<int>(target_method_id_ptr), target_method_idx, |
| 972 | WrapPointer(const_cast<DexFile*>(target_dex_file)), type); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 973 | AppendLIR(move); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 974 | method_address_insns_.push_back(move); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 975 | } |
| 976 | |
Fred Shih | e7f82e2 | 2014-08-06 10:46:37 -0700 | [diff] [blame] | 977 | void X86Mir2Lir::LoadClassType(const DexFile& dex_file, uint32_t type_idx, |
| 978 | SpecialTargetRegister symbolic_reg) { |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 979 | /* |
| 980 | * For x86, just generate a 32 bit move immediate instruction, that will be filled |
| 981 | * in at 'link time'. For now, put a unique value based on target to ensure that |
| 982 | * code deduplication works. |
| 983 | */ |
Fred Shih | e7f82e2 | 2014-08-06 10:46:37 -0700 | [diff] [blame] | 984 | const DexFile::TypeId& id = dex_file.GetTypeId(type_idx); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 985 | uintptr_t ptr = reinterpret_cast<uintptr_t>(&id); |
| 986 | |
| 987 | // Generate the move instruction with the unique pointer and save index and type. |
Andreas Gampe | ccc6026 | 2014-07-04 18:02:38 -0700 | [diff] [blame] | 988 | LIR *move = RawLIR(current_dalvik_offset_, kX86Mov32RI, |
| 989 | TargetReg(symbolic_reg, kNotWide).GetReg(), |
Fred Shih | e7f82e2 | 2014-08-06 10:46:37 -0700 | [diff] [blame] | 990 | static_cast<int>(ptr), type_idx, |
| 991 | WrapPointer(const_cast<DexFile*>(&dex_file))); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 992 | AppendLIR(move); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 993 | class_type_address_insns_.push_back(move); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 994 | } |
| 995 | |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 996 | LIR* X86Mir2Lir::CallWithLinkerFixup(const MethodReference& target_method, InvokeType type) { |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 997 | /* |
| 998 | * For x86, just generate a 32 bit call relative instruction, that will be filled |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 999 | * in at 'link time'. |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1000 | */ |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 1001 | int target_method_idx = target_method.dex_method_index; |
| 1002 | const DexFile* target_dex_file = target_method.dex_file; |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1003 | |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 1004 | // Generate the call instruction with the unique pointer and save index, dex_file, and type. |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 1005 | // NOTE: Method deduplication takes linker patches into account, so we can just pass 0 |
| 1006 | // as a placeholder for the offset. |
| 1007 | LIR* call = RawLIR(current_dalvik_offset_, kX86CallI, 0, |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 1008 | target_method_idx, WrapPointer(const_cast<DexFile*>(target_dex_file)), type); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1009 | AppendLIR(call); |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 1010 | call_method_insns_.push_back(call); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1011 | return call; |
| 1012 | } |
| 1013 | |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 1014 | static LIR* GenInvokeNoInlineCall(Mir2Lir* mir_to_lir, InvokeType type) { |
| 1015 | QuickEntrypointEnum trampoline; |
| 1016 | switch (type) { |
| 1017 | case kInterface: |
| 1018 | trampoline = kQuickInvokeInterfaceTrampolineWithAccessCheck; |
| 1019 | break; |
| 1020 | case kDirect: |
| 1021 | trampoline = kQuickInvokeDirectTrampolineWithAccessCheck; |
| 1022 | break; |
| 1023 | case kStatic: |
| 1024 | trampoline = kQuickInvokeStaticTrampolineWithAccessCheck; |
| 1025 | break; |
| 1026 | case kSuper: |
| 1027 | trampoline = kQuickInvokeSuperTrampolineWithAccessCheck; |
| 1028 | break; |
| 1029 | case kVirtual: |
| 1030 | trampoline = kQuickInvokeVirtualTrampolineWithAccessCheck; |
| 1031 | break; |
| 1032 | default: |
| 1033 | LOG(FATAL) << "Unexpected invoke type"; |
| 1034 | trampoline = kQuickInvokeInterfaceTrampolineWithAccessCheck; |
| 1035 | } |
| 1036 | return mir_to_lir->InvokeTrampoline(kOpBlx, RegStorage::InvalidReg(), trampoline); |
| 1037 | } |
| 1038 | |
| 1039 | LIR* X86Mir2Lir::GenCallInsn(const MirMethodLoweringInfo& method_info) { |
| 1040 | LIR* call_insn; |
| 1041 | if (method_info.FastPath()) { |
| 1042 | if (method_info.DirectCode() == static_cast<uintptr_t>(-1)) { |
| 1043 | // We can have the linker fixup a call relative. |
| 1044 | call_insn = CallWithLinkerFixup(method_info.GetTargetMethod(), method_info.GetSharpType()); |
| 1045 | } else { |
| 1046 | call_insn = OpMem(kOpBlx, TargetReg(kArg0, kRef), |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1047 | ArtMethod::EntryPointFromQuickCompiledCodeOffset( |
Mathieu Chartier | 2d72101 | 2014-11-10 11:08:06 -0800 | [diff] [blame] | 1048 | cu_->target64 ? 8 : 4).Int32Value()); |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 1049 | } |
| 1050 | } else { |
| 1051 | call_insn = GenInvokeNoInlineCall(this, method_info.GetSharpType()); |
| 1052 | } |
| 1053 | return call_insn; |
| 1054 | } |
| 1055 | |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1056 | void X86Mir2Lir::InstallLiteralPools() { |
| 1057 | // These are handled differently for x86. |
| 1058 | DCHECK(code_literal_list_ == nullptr); |
| 1059 | DCHECK(method_literal_list_ == nullptr); |
| 1060 | DCHECK(class_literal_list_ == nullptr); |
| 1061 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1062 | |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1063 | if (const_vectors_ != nullptr) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1064 | // Vector literals must be 16-byte aligned. The header that is placed |
| 1065 | // in the code section causes misalignment so we take it into account. |
| 1066 | // Otherwise, we are sure that for x86 method is aligned to 16. |
| 1067 | DCHECK_EQ(GetInstructionSetAlignment(cu_->instruction_set), 16u); |
| 1068 | uint32_t bytes_to_fill = (0x10 - ((code_buffer_.size() + sizeof(OatQuickMethodHeader)) & 0xF)) & 0xF; |
| 1069 | while (bytes_to_fill > 0) { |
| 1070 | code_buffer_.push_back(0); |
| 1071 | bytes_to_fill--; |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1072 | } |
| 1073 | |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1074 | for (LIR *p = const_vectors_; p != nullptr; p = p->next) { |
Vladimir Marko | 80b96d1 | 2015-02-19 15:50:28 +0000 | [diff] [blame] | 1075 | Push32(&code_buffer_, p->operands[0]); |
| 1076 | Push32(&code_buffer_, p->operands[1]); |
| 1077 | Push32(&code_buffer_, p->operands[2]); |
| 1078 | Push32(&code_buffer_, p->operands[3]); |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1079 | } |
| 1080 | } |
| 1081 | |
Vladimir Marko | dc56cc5 | 2015-03-27 18:18:36 +0000 | [diff] [blame] | 1082 | patches_.reserve(method_address_insns_.size() + class_type_address_insns_.size() + |
| 1083 | call_method_insns_.size() + dex_cache_access_insns_.size()); |
| 1084 | |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1085 | // Handle the fixups for methods. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 1086 | for (LIR* p : method_address_insns_) { |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1087 | DCHECK_EQ(p->opcode, kX86Mov32RI); |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 1088 | uint32_t target_method_idx = p->operands[2]; |
Vladimir Marko | f6737f7 | 2015-03-23 17:05:14 +0000 | [diff] [blame] | 1089 | const DexFile* target_dex_file = UnwrapPointer<DexFile>(p->operands[3]); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1090 | |
| 1091 | // The offset to patch is the last 4 bytes of the instruction. |
| 1092 | int patch_offset = p->offset + p->flags.size - 4; |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 1093 | patches_.push_back(LinkerPatch::MethodPatch(patch_offset, |
| 1094 | target_dex_file, target_method_idx)); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1095 | } |
| 1096 | |
| 1097 | // Handle the fixups for class types. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 1098 | for (LIR* p : class_type_address_insns_) { |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1099 | DCHECK_EQ(p->opcode, kX86Mov32RI); |
Fred Shih | e7f82e2 | 2014-08-06 10:46:37 -0700 | [diff] [blame] | 1100 | |
Vladimir Marko | f6737f7 | 2015-03-23 17:05:14 +0000 | [diff] [blame] | 1101 | const DexFile* class_dex_file = UnwrapPointer<DexFile>(p->operands[3]); |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 1102 | uint32_t target_type_idx = p->operands[2]; |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1103 | |
| 1104 | // The offset to patch is the last 4 bytes of the instruction. |
| 1105 | int patch_offset = p->offset + p->flags.size - 4; |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 1106 | patches_.push_back(LinkerPatch::TypePatch(patch_offset, |
| 1107 | class_dex_file, target_type_idx)); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1108 | } |
| 1109 | |
| 1110 | // And now the PC-relative calls to methods. |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 1111 | for (LIR* p : call_method_insns_) { |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1112 | DCHECK_EQ(p->opcode, kX86CallI); |
Jeff Hao | 49161ce | 2014-03-12 11:05:25 -0700 | [diff] [blame] | 1113 | uint32_t target_method_idx = p->operands[1]; |
Vladimir Marko | f6737f7 | 2015-03-23 17:05:14 +0000 | [diff] [blame] | 1114 | const DexFile* target_dex_file = UnwrapPointer<DexFile>(p->operands[2]); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1115 | |
| 1116 | // The offset to patch is the last 4 bytes of the instruction. |
| 1117 | int patch_offset = p->offset + p->flags.size - 4; |
Vladimir Marko | f4da675 | 2014-08-01 19:04:18 +0100 | [diff] [blame] | 1118 | patches_.push_back(LinkerPatch::RelativeCodePatch(patch_offset, |
| 1119 | target_dex_file, target_method_idx)); |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1120 | } |
| 1121 | |
Vladimir Marko | dc56cc5 | 2015-03-27 18:18:36 +0000 | [diff] [blame] | 1122 | // PC-relative references to dex cache arrays. |
| 1123 | for (LIR* p : dex_cache_access_insns_) { |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1124 | DCHECK(p->opcode == kX86Mov32RM || p->opcode == kX86Mov64RM); |
Vladimir Marko | dc56cc5 | 2015-03-27 18:18:36 +0000 | [diff] [blame] | 1125 | const DexFile* dex_file = UnwrapPointer<DexFile>(p->operands[3]); |
| 1126 | uint32_t offset = p->operands[4]; |
| 1127 | // The offset to patch is the last 4 bytes of the instruction. |
| 1128 | int patch_offset = p->offset + p->flags.size - 4; |
| 1129 | DCHECK(!p->flags.is_nop); |
Vladimir Marko | 1961b60 | 2015-04-08 20:51:48 +0100 | [diff] [blame] | 1130 | patches_.push_back(LinkerPatch::DexCacheArrayPatch(patch_offset, dex_file, |
| 1131 | p->target->offset, offset)); |
Vladimir Marko | dc56cc5 | 2015-03-27 18:18:36 +0000 | [diff] [blame] | 1132 | } |
| 1133 | |
Mark Mendell | 55d0eac | 2014-02-06 11:02:52 -0800 | [diff] [blame] | 1134 | // And do the normal processing. |
| 1135 | Mir2Lir::InstallLiteralPools(); |
| 1136 | } |
| 1137 | |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1138 | bool X86Mir2Lir::GenInlinedArrayCopyCharArray(CallInfo* info) { |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1139 | RegLocation rl_src = info->args[0]; |
| 1140 | RegLocation rl_srcPos = info->args[1]; |
| 1141 | RegLocation rl_dst = info->args[2]; |
| 1142 | RegLocation rl_dstPos = info->args[3]; |
| 1143 | RegLocation rl_length = info->args[4]; |
| 1144 | if (rl_srcPos.is_const && (mir_graph_->ConstantValue(rl_srcPos) < 0)) { |
| 1145 | return false; |
| 1146 | } |
| 1147 | if (rl_dstPos.is_const && (mir_graph_->ConstantValue(rl_dstPos) < 0)) { |
| 1148 | return false; |
| 1149 | } |
| 1150 | ClobberCallerSave(); |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1151 | LockCallTemps(); // Using fixed registers. |
| 1152 | RegStorage tmp_reg = cu_->target64 ? rs_r11 : rs_rBX; |
| 1153 | LoadValueDirectFixed(rl_src, rs_rAX); |
| 1154 | LoadValueDirectFixed(rl_dst, rs_rCX); |
| 1155 | LIR* src_dst_same = OpCmpBranch(kCondEq, rs_rAX, rs_rCX, nullptr); |
| 1156 | LIR* src_null_branch = OpCmpImmBranch(kCondEq, rs_rAX, 0, nullptr); |
| 1157 | LIR* dst_null_branch = OpCmpImmBranch(kCondEq, rs_rCX, 0, nullptr); |
| 1158 | LoadValueDirectFixed(rl_length, rs_rDX); |
| 1159 | // If the length of the copy is > 128 characters (256 bytes) or negative then go slow path. |
| 1160 | LIR* len_too_big = OpCmpImmBranch(kCondHi, rs_rDX, 128, nullptr); |
| 1161 | LoadValueDirectFixed(rl_src, rs_rAX); |
| 1162 | LoadWordDisp(rs_rAX, mirror::Array::LengthOffset().Int32Value(), rs_rAX); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1163 | LIR* src_bad_len = nullptr; |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1164 | LIR* src_bad_off = nullptr; |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1165 | LIR* srcPos_negative = nullptr; |
| 1166 | if (!rl_srcPos.is_const) { |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1167 | LoadValueDirectFixed(rl_srcPos, tmp_reg); |
| 1168 | srcPos_negative = OpCmpImmBranch(kCondLt, tmp_reg, 0, nullptr); |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1169 | // src_pos < src_len |
| 1170 | src_bad_off = OpCmpBranch(kCondLt, rs_rAX, tmp_reg, nullptr); |
| 1171 | // src_len - src_pos < copy_len |
| 1172 | OpRegRegReg(kOpSub, tmp_reg, rs_rAX, tmp_reg); |
| 1173 | src_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1174 | } else { |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1175 | int32_t pos_val = mir_graph_->ConstantValue(rl_srcPos.orig_sreg); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1176 | if (pos_val == 0) { |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1177 | src_bad_len = OpCmpBranch(kCondLt, rs_rAX, rs_rDX, nullptr); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1178 | } else { |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1179 | // src_pos < src_len |
| 1180 | src_bad_off = OpCmpImmBranch(kCondLt, rs_rAX, pos_val, nullptr); |
| 1181 | // src_len - src_pos < copy_len |
| 1182 | OpRegRegImm(kOpSub, tmp_reg, rs_rAX, pos_val); |
| 1183 | src_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1184 | } |
| 1185 | } |
| 1186 | LIR* dstPos_negative = nullptr; |
| 1187 | LIR* dst_bad_len = nullptr; |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1188 | LIR* dst_bad_off = nullptr; |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1189 | LoadValueDirectFixed(rl_dst, rs_rAX); |
| 1190 | LoadWordDisp(rs_rAX, mirror::Array::LengthOffset().Int32Value(), rs_rAX); |
| 1191 | if (!rl_dstPos.is_const) { |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1192 | LoadValueDirectFixed(rl_dstPos, tmp_reg); |
| 1193 | dstPos_negative = OpCmpImmBranch(kCondLt, tmp_reg, 0, nullptr); |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1194 | // dst_pos < dst_len |
| 1195 | dst_bad_off = OpCmpBranch(kCondLt, rs_rAX, tmp_reg, nullptr); |
| 1196 | // dst_len - dst_pos < copy_len |
| 1197 | OpRegRegReg(kOpSub, tmp_reg, rs_rAX, tmp_reg); |
| 1198 | dst_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1199 | } else { |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1200 | int32_t pos_val = mir_graph_->ConstantValue(rl_dstPos.orig_sreg); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1201 | if (pos_val == 0) { |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1202 | dst_bad_len = OpCmpBranch(kCondLt, rs_rAX, rs_rDX, nullptr); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1203 | } else { |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1204 | // dst_pos < dst_len |
| 1205 | dst_bad_off = OpCmpImmBranch(kCondLt, rs_rAX, pos_val, nullptr); |
| 1206 | // dst_len - dst_pos < copy_len |
| 1207 | OpRegRegImm(kOpSub, tmp_reg, rs_rAX, pos_val); |
| 1208 | dst_bad_len = OpCmpBranch(kCondLt, tmp_reg, rs_rDX, nullptr); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1209 | } |
| 1210 | } |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1211 | // Everything is checked now. |
| 1212 | LoadValueDirectFixed(rl_src, rs_rAX); |
| 1213 | LoadValueDirectFixed(rl_dst, tmp_reg); |
| 1214 | LoadValueDirectFixed(rl_srcPos, rs_rCX); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1215 | NewLIR5(kX86Lea32RA, rs_rAX.GetReg(), rs_rAX.GetReg(), |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1216 | rs_rCX.GetReg(), 1, mirror::Array::DataOffset(2).Int32Value()); |
| 1217 | // RAX now holds the address of the first src element to be copied. |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1218 | |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1219 | LoadValueDirectFixed(rl_dstPos, rs_rCX); |
| 1220 | NewLIR5(kX86Lea32RA, tmp_reg.GetReg(), tmp_reg.GetReg(), |
| 1221 | rs_rCX.GetReg(), 1, mirror::Array::DataOffset(2).Int32Value() ); |
| 1222 | // RBX now holds the address of the first dst element to be copied. |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1223 | |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1224 | // Check if the number of elements to be copied is odd or even. If odd |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1225 | // then copy the first element (so that the remaining number of elements |
| 1226 | // is even). |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1227 | LoadValueDirectFixed(rl_length, rs_rCX); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1228 | OpRegImm(kOpAnd, rs_rCX, 1); |
| 1229 | LIR* jmp_to_begin_loop = OpCmpImmBranch(kCondEq, rs_rCX, 0, nullptr); |
| 1230 | OpRegImm(kOpSub, rs_rDX, 1); |
| 1231 | LoadBaseIndexedDisp(rs_rAX, rs_rDX, 1, 0, rs_rCX, kSignedHalf); |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1232 | StoreBaseIndexedDisp(tmp_reg, rs_rDX, 1, 0, rs_rCX, kSignedHalf); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1233 | |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1234 | // Since the remaining number of elements is even, we will copy by |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1235 | // two elements at a time. |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1236 | LIR* beginLoop = NewLIR0(kPseudoTargetLabel); |
| 1237 | LIR* jmp_to_ret = OpCmpImmBranch(kCondEq, rs_rDX, 0, nullptr); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1238 | OpRegImm(kOpSub, rs_rDX, 2); |
| 1239 | LoadBaseIndexedDisp(rs_rAX, rs_rDX, 1, 0, rs_rCX, kSingle); |
DaniilSokolov | 5a5e856 | 2014-07-17 18:58:15 -0700 | [diff] [blame] | 1240 | StoreBaseIndexedDisp(tmp_reg, rs_rDX, 1, 0, rs_rCX, kSingle); |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1241 | OpUnconditionalBranch(beginLoop); |
| 1242 | LIR *check_failed = NewLIR0(kPseudoTargetLabel); |
| 1243 | LIR* launchpad_branch = OpUnconditionalBranch(nullptr); |
| 1244 | LIR *return_point = NewLIR0(kPseudoTargetLabel); |
| 1245 | jmp_to_ret->target = return_point; |
| 1246 | jmp_to_begin_loop->target = beginLoop; |
| 1247 | src_dst_same->target = check_failed; |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1248 | len_too_big->target = check_failed; |
| 1249 | src_null_branch->target = check_failed; |
| 1250 | if (srcPos_negative != nullptr) |
| 1251 | srcPos_negative ->target = check_failed; |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1252 | if (src_bad_off != nullptr) |
| 1253 | src_bad_off->target = check_failed; |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1254 | if (src_bad_len != nullptr) |
| 1255 | src_bad_len->target = check_failed; |
| 1256 | dst_null_branch->target = check_failed; |
| 1257 | if (dstPos_negative != nullptr) |
| 1258 | dstPos_negative->target = check_failed; |
avignate | f9f0ed4 | 2014-09-17 22:35:07 +0700 | [diff] [blame] | 1259 | if (dst_bad_off != nullptr) |
| 1260 | dst_bad_off->target = check_failed; |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1261 | if (dst_bad_len != nullptr) |
| 1262 | dst_bad_len->target = check_failed; |
| 1263 | AddIntrinsicSlowPath(info, launchpad_branch, return_point); |
Serguei Katkov | 9863daf | 2014-09-04 15:21:32 +0700 | [diff] [blame] | 1264 | ClobberCallerSave(); // We must clobber everything because slow path will return here |
DaniilSokolov | 70c4f06 | 2014-06-24 17:34:00 -0700 | [diff] [blame] | 1265 | return true; |
| 1266 | } |
| 1267 | |
| 1268 | |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1269 | /* |
| 1270 | * Fast string.index_of(I) & (II). Inline check for simple case of char <= 0xffff, |
| 1271 | * otherwise bails to standard library code. |
| 1272 | */ |
| 1273 | bool X86Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) { |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1274 | RegLocation rl_obj = info->args[0]; |
| 1275 | RegLocation rl_char = info->args[1]; |
buzbee | a44d4f5 | 2014-03-05 11:26:39 -0800 | [diff] [blame] | 1276 | RegLocation rl_start; // Note: only present in III flavor or IndexOf. |
nikolay serdjuk | 8bd698f | 2014-08-01 09:24:06 +0700 | [diff] [blame] | 1277 | // RBX is promotable in 64-bit mode. |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1278 | RegStorage rs_tmp = cu_->target64 ? rs_r11 : rs_rBX; |
| 1279 | int start_value = -1; |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1280 | |
| 1281 | uint32_t char_value = |
| 1282 | rl_char.is_const ? mir_graph_->ConstantValue(rl_char.orig_sreg) : 0; |
| 1283 | |
| 1284 | if (char_value > 0xFFFF) { |
| 1285 | // We have to punt to the real String.indexOf. |
| 1286 | return false; |
| 1287 | } |
| 1288 | |
| 1289 | // Okay, we are commited to inlining this. |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1290 | // EAX: 16 bit character being searched. |
| 1291 | // ECX: count: number of words to be searched. |
| 1292 | // EDI: String being searched. |
| 1293 | // EDX: temporary during execution. |
| 1294 | // EBX or R11: temporary during execution (depending on mode). |
| 1295 | // REP SCASW: search instruction. |
| 1296 | |
nikolay serdjuk | 8bd698f | 2014-08-01 09:24:06 +0700 | [diff] [blame] | 1297 | FlushAllRegs(); |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1298 | |
buzbee | a0cd2d7 | 2014-06-01 09:33:49 -0700 | [diff] [blame] | 1299 | RegLocation rl_return = GetReturn(kCoreReg); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1300 | RegLocation rl_dest = InlineTarget(info); |
| 1301 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 1302 | // Is the string non-null? |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1303 | LoadValueDirectFixed(rl_obj, rs_rDX); |
| 1304 | GenNullCheck(rs_rDX, info->opt_flags); |
Vladimir Marko | 3bc8615 | 2014-03-13 14:11:28 +0000 | [diff] [blame] | 1305 | info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked. |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1306 | |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1307 | LIR *slowpath_branch = nullptr, *length_compare = nullptr; |
| 1308 | |
| 1309 | // We need the value in EAX. |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1310 | if (rl_char.is_const) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1311 | LoadConstantNoClobber(rs_rAX, char_value); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1312 | } else { |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1313 | // Does the character fit in 16 bits? Compare it at runtime. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1314 | LoadValueDirectFixed(rl_char, rs_rAX); |
Mingyao Yang | 3a74d15 | 2014-04-21 15:39:44 -0700 | [diff] [blame] | 1315 | slowpath_branch = OpCmpImmBranch(kCondGt, rs_rAX, 0xFFFF, nullptr); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1316 | } |
| 1317 | |
| 1318 | // From here down, we know that we are looking for a char that fits in 16 bits. |
Mark Mendell | e19c91f | 2014-02-25 08:19:08 -0800 | [diff] [blame] | 1319 | // Location of reference to data array within the String object. |
| 1320 | int value_offset = mirror::String::ValueOffset().Int32Value(); |
| 1321 | // Location of count within the String object. |
| 1322 | int count_offset = mirror::String::CountOffset().Int32Value(); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1323 | |
Dave Allison | 69dfe51 | 2014-07-11 17:11:58 +0000 | [diff] [blame] | 1324 | // Compute the number of words to search in to rCX. |
| 1325 | Load32Disp(rs_rDX, count_offset, rs_rCX); |
| 1326 | |
Dave Allison | dfd3b47 | 2014-07-16 16:04:32 -0700 | [diff] [blame] | 1327 | // Possible signal here due to null pointer dereference. |
| 1328 | // Note that the signal handler will expect the top word of |
| 1329 | // the stack to be the ArtMethod*. If the PUSH edi instruction |
| 1330 | // below is ahead of the load above then this will not be true |
| 1331 | // and the signal handler will not work. |
| 1332 | MarkPossibleNullPointerException(0); |
Dave Allison | 69dfe51 | 2014-07-11 17:11:58 +0000 | [diff] [blame] | 1333 | |
Dave Allison | dfd3b47 | 2014-07-16 16:04:32 -0700 | [diff] [blame] | 1334 | if (!cu_->target64) { |
nikolay serdjuk | 8bd698f | 2014-08-01 09:24:06 +0700 | [diff] [blame] | 1335 | // EDI is promotable in 32-bit mode. |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1336 | NewLIR1(kX86Push32R, rs_rDI.GetReg()); |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 1337 | cfi_.AdjustCFAOffset(4); |
| 1338 | // Record cfi only if it is not already spilled. |
| 1339 | if (!CoreSpillMaskContains(rs_rDI.GetReg())) { |
| 1340 | cfi_.RelOffset(DwarfCoreReg(cu_->target64, rs_rDI.GetReg()), 0); |
| 1341 | } |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1342 | } |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1343 | |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1344 | if (zero_based) { |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1345 | // Start index is not present. |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1346 | // We have to handle an empty string. Use special instruction JECXZ. |
| 1347 | length_compare = NewLIR0(kX86Jecxz8); |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1348 | |
| 1349 | // Copy the number of words to search in a temporary register. |
| 1350 | // We will use the register at the end to calculate result. |
| 1351 | OpRegReg(kOpMov, rs_tmp, rs_rCX); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1352 | } else { |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1353 | // Start index is present. |
buzbee | a44d4f5 | 2014-03-05 11:26:39 -0800 | [diff] [blame] | 1354 | rl_start = info->args[2]; |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1355 | |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1356 | // We have to offset by the start index. |
| 1357 | if (rl_start.is_const) { |
| 1358 | start_value = mir_graph_->ConstantValue(rl_start.orig_sreg); |
| 1359 | start_value = std::max(start_value, 0); |
| 1360 | |
| 1361 | // Is the start > count? |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1362 | length_compare = OpCmpImmBranch(kCondLe, rs_rCX, start_value, nullptr); |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1363 | OpRegImm(kOpMov, rs_rDI, start_value); |
| 1364 | |
| 1365 | // Copy the number of words to search in a temporary register. |
| 1366 | // We will use the register at the end to calculate result. |
| 1367 | OpRegReg(kOpMov, rs_tmp, rs_rCX); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1368 | |
| 1369 | if (start_value != 0) { |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1370 | // Decrease the number of words to search by the start index. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1371 | OpRegImm(kOpSub, rs_rCX, start_value); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1372 | } |
| 1373 | } else { |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1374 | // Handle "start index < 0" case. |
| 1375 | if (!cu_->target64 && rl_start.location != kLocPhysReg) { |
Alexei Zavjalov | a1758d8 | 2014-04-17 01:55:43 +0700 | [diff] [blame] | 1376 | // Load the start index from stack, remembering that we pushed EDI. |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1377 | int displacement = SRegOffset(rl_start.s_reg_low) + sizeof(uint32_t); |
Vladimir Marko | 74de63b | 2014-08-19 15:00:34 +0100 | [diff] [blame] | 1378 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
Ian Rogers | b28c1c0 | 2014-11-08 11:21:21 -0800 | [diff] [blame] | 1379 | Load32Disp(rs_rX86_SP_32, displacement, rs_rDI); |
Vladimir Marko | 74de63b | 2014-08-19 15:00:34 +0100 | [diff] [blame] | 1380 | // Dalvik register annotation in LoadBaseIndexedDisp() used wrong offset. Fix it. |
| 1381 | DCHECK(!DECODE_ALIAS_INFO_WIDE(last_lir_insn_->flags.alias_info)); |
| 1382 | int reg_id = DECODE_ALIAS_INFO_REG(last_lir_insn_->flags.alias_info) - 1; |
| 1383 | AnnotateDalvikRegAccess(last_lir_insn_, reg_id, true, false); |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1384 | } else { |
| 1385 | LoadValueDirectFixed(rl_start, rs_rDI); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1386 | } |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1387 | OpRegReg(kOpXor, rs_tmp, rs_tmp); |
| 1388 | OpRegReg(kOpCmp, rs_rDI, rs_tmp); |
| 1389 | OpCondRegReg(kOpCmov, kCondLt, rs_rDI, rs_tmp); |
| 1390 | |
| 1391 | // The length of the string should be greater than the start index. |
| 1392 | length_compare = OpCmpBranch(kCondLe, rs_rCX, rs_rDI, nullptr); |
| 1393 | |
| 1394 | // Copy the number of words to search in a temporary register. |
| 1395 | // We will use the register at the end to calculate result. |
| 1396 | OpRegReg(kOpMov, rs_tmp, rs_rCX); |
| 1397 | |
| 1398 | // Decrease the number of words to search by the start index. |
| 1399 | OpRegReg(kOpSub, rs_rCX, rs_rDI); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1400 | } |
| 1401 | } |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1402 | |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1403 | // Load the address of the string into EDI. |
| 1404 | // In case of start index we have to add the address to existing value in EDI. |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1405 | if (zero_based || (!zero_based && rl_start.is_const && start_value == 0)) { |
Jeff Hao | 848f70a | 2014-01-15 13:49:50 -0800 | [diff] [blame] | 1406 | OpRegRegImm(kOpAdd, rs_rDI, rs_rDX, value_offset); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1407 | } else { |
Jeff Hao | 848f70a | 2014-01-15 13:49:50 -0800 | [diff] [blame] | 1408 | OpRegImm(kOpLsl, rs_rDI, 1); |
| 1409 | OpRegReg(kOpAdd, rs_rDI, rs_rDX); |
| 1410 | OpRegImm(kOpAdd, rs_rDI, value_offset); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1411 | } |
| 1412 | |
| 1413 | // EDI now contains the start of the string to be searched. |
| 1414 | // We are all prepared to do the search for the character. |
| 1415 | NewLIR0(kX86RepneScasw); |
| 1416 | |
| 1417 | // Did we find a match? |
| 1418 | LIR* failed_branch = OpCondBranch(kCondNe, nullptr); |
| 1419 | |
| 1420 | // yes, we matched. Compute the index of the result. |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1421 | OpRegReg(kOpSub, rs_tmp, rs_rCX); |
| 1422 | NewLIR3(kX86Lea32RM, rl_return.reg.GetReg(), rs_tmp.GetReg(), -1); |
| 1423 | |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1424 | LIR *all_done = NewLIR1(kX86Jmp8, 0); |
| 1425 | |
| 1426 | // Failed to match; return -1. |
| 1427 | LIR *not_found = NewLIR0(kPseudoTargetLabel); |
| 1428 | length_compare->target = not_found; |
| 1429 | failed_branch->target = not_found; |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 1430 | LoadConstantNoClobber(rl_return.reg, -1); |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1431 | |
| 1432 | // And join up at the end. |
| 1433 | all_done->target = NewLIR0(kPseudoTargetLabel); |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1434 | |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 1435 | if (!cu_->target64) { |
nikolay serdjuk | c3561ae | 2014-07-18 12:35:46 +0700 | [diff] [blame] | 1436 | NewLIR1(kX86Pop32R, rs_rDI.GetReg()); |
David Srbecky | 1109fb3 | 2015-04-07 20:21:06 +0100 | [diff] [blame] | 1437 | cfi_.AdjustCFAOffset(-4); |
| 1438 | if (!CoreSpillMaskContains(rs_rDI.GetReg())) { |
| 1439 | cfi_.Restore(DwarfCoreReg(cu_->target64, rs_rDI.GetReg())); |
| 1440 | } |
| 1441 | } |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1442 | |
| 1443 | // Out of line code returns here. |
Mingyao Yang | 3a74d15 | 2014-04-21 15:39:44 -0700 | [diff] [blame] | 1444 | if (slowpath_branch != nullptr) { |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1445 | LIR *return_point = NewLIR0(kPseudoTargetLabel); |
Mingyao Yang | 3a74d15 | 2014-04-21 15:39:44 -0700 | [diff] [blame] | 1446 | AddIntrinsicSlowPath(info, slowpath_branch, return_point); |
Serguei Katkov | 9863daf | 2014-09-04 15:21:32 +0700 | [diff] [blame] | 1447 | ClobberCallerSave(); // We must clobber everything because slow path will return here |
Mark Mendell | 4028a6c | 2014-02-19 20:06:20 -0800 | [diff] [blame] | 1448 | } |
| 1449 | |
| 1450 | StoreValue(rl_dest, rl_return); |
| 1451 | return true; |
| 1452 | } |
| 1453 | |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1454 | void X86Mir2Lir::GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) { |
| 1455 | switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1456 | case kMirOpReserveVectorRegisters: |
| 1457 | ReserveVectorRegisters(mir); |
| 1458 | break; |
| 1459 | case kMirOpReturnVectorRegisters: |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1460 | ReturnVectorRegisters(mir); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1461 | break; |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1462 | case kMirOpConstVector: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1463 | GenConst128(mir); |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1464 | break; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1465 | case kMirOpMoveVector: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1466 | GenMoveVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1467 | break; |
| 1468 | case kMirOpPackedMultiply: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1469 | GenMultiplyVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1470 | break; |
| 1471 | case kMirOpPackedAddition: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1472 | GenAddVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1473 | break; |
| 1474 | case kMirOpPackedSubtract: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1475 | GenSubtractVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1476 | break; |
| 1477 | case kMirOpPackedShiftLeft: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1478 | GenShiftLeftVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1479 | break; |
| 1480 | case kMirOpPackedSignedShiftRight: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1481 | GenSignedShiftRightVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1482 | break; |
| 1483 | case kMirOpPackedUnsignedShiftRight: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1484 | GenUnsignedShiftRightVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1485 | break; |
| 1486 | case kMirOpPackedAnd: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1487 | GenAndVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1488 | break; |
| 1489 | case kMirOpPackedOr: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1490 | GenOrVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1491 | break; |
| 1492 | case kMirOpPackedXor: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1493 | GenXorVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1494 | break; |
| 1495 | case kMirOpPackedAddReduce: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1496 | GenAddReduceVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1497 | break; |
| 1498 | case kMirOpPackedReduce: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1499 | GenReduceVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1500 | break; |
| 1501 | case kMirOpPackedSet: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1502 | GenSetVector(mir); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1503 | break; |
Jean Christophe Beyler | b5bce7c | 2014-07-25 12:32:18 -0700 | [diff] [blame] | 1504 | case kMirOpMemBarrier: |
| 1505 | GenMemBarrier(static_cast<MemBarrierKind>(mir->dalvikInsn.vA)); |
| 1506 | break; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1507 | case kMirOpPackedArrayGet: |
| 1508 | GenPackedArrayGet(bb, mir); |
| 1509 | break; |
| 1510 | case kMirOpPackedArrayPut: |
| 1511 | GenPackedArrayPut(bb, mir); |
| 1512 | break; |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1513 | default: |
| 1514 | break; |
| 1515 | } |
| 1516 | } |
| 1517 | |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1518 | void X86Mir2Lir::ReserveVectorRegisters(MIR* mir) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1519 | for (uint32_t i = mir->dalvikInsn.vA; i <= mir->dalvikInsn.vB; i++) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1520 | RegStorage xp_reg = RegStorage::Solo128(i); |
| 1521 | RegisterInfo *xp_reg_info = GetRegInfo(xp_reg); |
| 1522 | Clobber(xp_reg); |
| 1523 | |
| 1524 | for (RegisterInfo *info = xp_reg_info->GetAliasChain(); |
| 1525 | info != nullptr; |
| 1526 | info = info->GetAliasChain()) { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 1527 | ArenaVector<RegisterInfo*>* regs = |
| 1528 | info->GetReg().IsSingle() ? ®_pool_->sp_regs_ : ®_pool_->dp_regs_; |
| 1529 | auto it = std::find(regs->begin(), regs->end(), info); |
| 1530 | DCHECK(it != regs->end()); |
| 1531 | regs->erase(it); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1532 | } |
| 1533 | } |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1534 | } |
| 1535 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1536 | void X86Mir2Lir::ReturnVectorRegisters(MIR* mir) { |
| 1537 | for (uint32_t i = mir->dalvikInsn.vA; i <= mir->dalvikInsn.vB; i++) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1538 | RegStorage xp_reg = RegStorage::Solo128(i); |
| 1539 | RegisterInfo *xp_reg_info = GetRegInfo(xp_reg); |
| 1540 | |
| 1541 | for (RegisterInfo *info = xp_reg_info->GetAliasChain(); |
| 1542 | info != nullptr; |
| 1543 | info = info->GetAliasChain()) { |
| 1544 | if (info->GetReg().IsSingle()) { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 1545 | reg_pool_->sp_regs_.push_back(info); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1546 | } else { |
Vladimir Marko | e39c54e | 2014-09-22 14:50:02 +0100 | [diff] [blame] | 1547 | reg_pool_->dp_regs_.push_back(info); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1548 | } |
| 1549 | } |
| 1550 | } |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1551 | } |
| 1552 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1553 | void X86Mir2Lir::GenConst128(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1554 | RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1555 | Clobber(rs_dest); |
| 1556 | |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1557 | uint32_t *args = mir->dalvikInsn.arg; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1558 | int reg = rs_dest.GetReg(); |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1559 | // Check for all 0 case. |
| 1560 | if (args[0] == 0 && args[1] == 0 && args[2] == 0 && args[3] == 0) { |
| 1561 | NewLIR2(kX86XorpsRR, reg, reg); |
| 1562 | return; |
| 1563 | } |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1564 | |
| 1565 | // Append the mov const vector to reg opcode. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1566 | AppendOpcodeWithConst(kX86MovdqaRM, reg, mir); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1567 | } |
| 1568 | |
| 1569 | void X86Mir2Lir::AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1570 | // To deal with correct memory ordering, reverse order of constants. |
| 1571 | int32_t constants[4]; |
| 1572 | constants[3] = mir->dalvikInsn.arg[0]; |
| 1573 | constants[2] = mir->dalvikInsn.arg[1]; |
| 1574 | constants[1] = mir->dalvikInsn.arg[2]; |
| 1575 | constants[0] = mir->dalvikInsn.arg[3]; |
| 1576 | |
| 1577 | // Search if there is already a constant in pool with this value. |
| 1578 | LIR *data_target = ScanVectorLiteral(constants); |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1579 | if (data_target == nullptr) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1580 | data_target = AddVectorLiteral(constants); |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1581 | } |
| 1582 | |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1583 | // Load the proper value from the literal area. |
| 1584 | // We don't know the proper offset for the value, so pick one that will force |
Mark Mendell | 27dee8b | 2014-12-01 19:06:12 -0500 | [diff] [blame] | 1585 | // 4 byte offset. We will fix this up in the assembler later to have the |
| 1586 | // right value. |
| 1587 | LIR* load; |
Vladimir Marko | 8dea81c | 2014-06-06 14:50:36 +0100 | [diff] [blame] | 1588 | ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral); |
Mark Mendell | 27dee8b | 2014-12-01 19:06:12 -0500 | [diff] [blame] | 1589 | if (cu_->target64) { |
Vladimir Marko | 1961b60 | 2015-04-08 20:51:48 +0100 | [diff] [blame] | 1590 | load = NewLIR3(opcode, reg, kRIPReg, kDummy32BitOffset); |
Mark Mendell | 27dee8b | 2014-12-01 19:06:12 -0500 | [diff] [blame] | 1591 | } else { |
Vladimir Marko | 1961b60 | 2015-04-08 20:51:48 +0100 | [diff] [blame] | 1592 | // Get the PC to a register and get the anchor. |
| 1593 | LIR* anchor; |
| 1594 | RegStorage r_pc = GetPcAndAnchor(&anchor); |
| 1595 | |
| 1596 | load = NewLIR3(opcode, reg, r_pc.GetReg(), kDummy32BitOffset); |
| 1597 | load->operands[4] = WrapPointer(anchor); |
| 1598 | if (IsTemp(r_pc)) { |
| 1599 | FreeTemp(r_pc); |
Mark Mendell | 27dee8b | 2014-12-01 19:06:12 -0500 | [diff] [blame] | 1600 | } |
Mark Mendell | 27dee8b | 2014-12-01 19:06:12 -0500 | [diff] [blame] | 1601 | } |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1602 | load->flags.fixup = kFixupLoad; |
| 1603 | load->target = data_target; |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 1604 | } |
| 1605 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1606 | void X86Mir2Lir::GenMoveVector(MIR* mir) { |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1607 | // We only support 128 bit registers. |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1608 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1609 | RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1610 | Clobber(rs_dest); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1611 | RegStorage rs_src = RegStorage::Solo128(mir->dalvikInsn.vB); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1612 | NewLIR2(kX86MovdqaRR, rs_dest.GetReg(), rs_src.GetReg()); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1613 | } |
| 1614 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1615 | void X86Mir2Lir::GenMultiplyVectorSignedByte(RegStorage rs_dest_src1, RegStorage rs_src2) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1616 | /* |
| 1617 | * Emulate the behavior of a kSignedByte by separating out the 16 values in the two XMM |
| 1618 | * and multiplying 8 at a time before recombining back into one XMM register. |
| 1619 | * |
| 1620 | * let xmm1, xmm2 be real srcs (keep low bits of 16bit lanes) |
| 1621 | * xmm3 is tmp (operate on high bits of 16bit lanes) |
| 1622 | * |
| 1623 | * xmm3 = xmm1 |
| 1624 | * xmm1 = xmm1 .* xmm2 |
| 1625 | * xmm1 = xmm1 & 0x00ff00ff00ff00ff00ff00ff00ff00ff // xmm1 now has low bits |
| 1626 | * xmm3 = xmm3 .>> 8 |
| 1627 | * xmm2 = xmm2 & 0xff00ff00ff00ff00ff00ff00ff00ff00 |
| 1628 | * xmm2 = xmm2 .* xmm3 // xmm2 now has high bits |
| 1629 | * xmm1 = xmm1 | xmm2 // combine results |
| 1630 | */ |
| 1631 | |
| 1632 | // Copy xmm1. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1633 | RegStorage rs_src1_high_tmp = Get128BitRegister(AllocTempDouble()); |
| 1634 | RegStorage rs_dest_high_tmp = Get128BitRegister(AllocTempDouble()); |
| 1635 | NewLIR2(kX86MovdqaRR, rs_src1_high_tmp.GetReg(), rs_src2.GetReg()); |
| 1636 | NewLIR2(kX86MovdqaRR, rs_dest_high_tmp.GetReg(), rs_dest_src1.GetReg()); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1637 | |
| 1638 | // Multiply low bits. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1639 | // x7 *= x3 |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1640 | NewLIR2(kX86PmullwRR, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1641 | |
| 1642 | // xmm1 now has low bits. |
| 1643 | AndMaskVectorRegister(rs_dest_src1, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF); |
| 1644 | |
| 1645 | // Prepare high bits for multiplication. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1646 | NewLIR2(kX86PsrlwRI, rs_src1_high_tmp.GetReg(), 0x8); |
| 1647 | AndMaskVectorRegister(rs_dest_high_tmp, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1648 | |
| 1649 | // Multiply high bits and xmm2 now has high bits. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1650 | NewLIR2(kX86PmullwRR, rs_src1_high_tmp.GetReg(), rs_dest_high_tmp.GetReg()); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1651 | |
| 1652 | // Combine back into dest XMM register. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1653 | NewLIR2(kX86PorRR, rs_dest_src1.GetReg(), rs_src1_high_tmp.GetReg()); |
| 1654 | } |
| 1655 | |
| 1656 | void X86Mir2Lir::GenMultiplyVectorLong(RegStorage rs_dest_src1, RegStorage rs_src2) { |
| 1657 | /* |
| 1658 | * We need to emulate the packed long multiply. |
| 1659 | * For kMirOpPackedMultiply xmm1, xmm0: |
| 1660 | * - xmm1 is src/dest |
| 1661 | * - xmm0 is src |
| 1662 | * - Get xmm2 and xmm3 as temp |
| 1663 | * - Idea is to multiply the lower 32 of each operand with the higher 32 of the other. |
| 1664 | * - Then add the two results. |
| 1665 | * - Move it to the upper 32 of the destination |
| 1666 | * - Then multiply the lower 32-bits of the operands and add the result to the destination. |
| 1667 | * |
| 1668 | * (op dest src ) |
| 1669 | * movdqa %xmm2, %xmm1 |
| 1670 | * movdqa %xmm3, %xmm0 |
| 1671 | * psrlq %xmm3, $0x20 |
| 1672 | * pmuludq %xmm3, %xmm2 |
| 1673 | * psrlq %xmm1, $0x20 |
| 1674 | * pmuludq %xmm1, %xmm0 |
| 1675 | * paddq %xmm1, %xmm3 |
| 1676 | * psllq %xmm1, $0x20 |
| 1677 | * pmuludq %xmm2, %xmm0 |
| 1678 | * paddq %xmm1, %xmm2 |
| 1679 | * |
| 1680 | * When both the operands are the same, then we need to calculate the lower-32 * higher-32 |
| 1681 | * calculation only once. Thus we don't need the xmm3 temp above. That sequence becomes: |
| 1682 | * |
| 1683 | * (op dest src ) |
| 1684 | * movdqa %xmm2, %xmm1 |
| 1685 | * psrlq %xmm1, $0x20 |
| 1686 | * pmuludq %xmm1, %xmm0 |
| 1687 | * paddq %xmm1, %xmm1 |
| 1688 | * psllq %xmm1, $0x20 |
| 1689 | * pmuludq %xmm2, %xmm0 |
| 1690 | * paddq %xmm1, %xmm2 |
| 1691 | * |
| 1692 | */ |
| 1693 | |
| 1694 | bool both_operands_same = (rs_dest_src1.GetReg() == rs_src2.GetReg()); |
| 1695 | |
| 1696 | RegStorage rs_tmp_vector_1; |
| 1697 | RegStorage rs_tmp_vector_2; |
| 1698 | rs_tmp_vector_1 = Get128BitRegister(AllocTempDouble()); |
| 1699 | NewLIR2(kX86MovdqaRR, rs_tmp_vector_1.GetReg(), rs_dest_src1.GetReg()); |
| 1700 | |
| 1701 | if (both_operands_same == false) { |
| 1702 | rs_tmp_vector_2 = Get128BitRegister(AllocTempDouble()); |
| 1703 | NewLIR2(kX86MovdqaRR, rs_tmp_vector_2.GetReg(), rs_src2.GetReg()); |
| 1704 | NewLIR2(kX86PsrlqRI, rs_tmp_vector_2.GetReg(), 0x20); |
| 1705 | NewLIR2(kX86PmuludqRR, rs_tmp_vector_2.GetReg(), rs_tmp_vector_1.GetReg()); |
| 1706 | } |
| 1707 | |
| 1708 | NewLIR2(kX86PsrlqRI, rs_dest_src1.GetReg(), 0x20); |
| 1709 | NewLIR2(kX86PmuludqRR, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1710 | |
| 1711 | if (both_operands_same == false) { |
| 1712 | NewLIR2(kX86PaddqRR, rs_dest_src1.GetReg(), rs_tmp_vector_2.GetReg()); |
| 1713 | } else { |
| 1714 | NewLIR2(kX86PaddqRR, rs_dest_src1.GetReg(), rs_dest_src1.GetReg()); |
| 1715 | } |
| 1716 | |
| 1717 | NewLIR2(kX86PsllqRI, rs_dest_src1.GetReg(), 0x20); |
| 1718 | NewLIR2(kX86PmuludqRR, rs_tmp_vector_1.GetReg(), rs_src2.GetReg()); |
| 1719 | NewLIR2(kX86PaddqRR, rs_dest_src1.GetReg(), rs_tmp_vector_1.GetReg()); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1720 | } |
| 1721 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1722 | void X86Mir2Lir::GenMultiplyVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1723 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1724 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 1725 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1726 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1727 | RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1728 | int opcode = 0; |
| 1729 | switch (opsize) { |
| 1730 | case k32: |
| 1731 | opcode = kX86PmulldRR; |
| 1732 | break; |
| 1733 | case kSignedHalf: |
| 1734 | opcode = kX86PmullwRR; |
| 1735 | break; |
| 1736 | case kSingle: |
| 1737 | opcode = kX86MulpsRR; |
| 1738 | break; |
| 1739 | case kDouble: |
| 1740 | opcode = kX86MulpdRR; |
| 1741 | break; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1742 | case kSignedByte: |
| 1743 | // HW doesn't support 16x16 byte multiplication so emulate it. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1744 | GenMultiplyVectorSignedByte(rs_dest_src1, rs_src2); |
| 1745 | return; |
| 1746 | case k64: |
| 1747 | GenMultiplyVectorLong(rs_dest_src1, rs_src2); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1748 | return; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1749 | default: |
| 1750 | LOG(FATAL) << "Unsupported vector multiply " << opsize; |
| 1751 | break; |
| 1752 | } |
| 1753 | NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1754 | } |
| 1755 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1756 | void X86Mir2Lir::GenAddVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1757 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1758 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 1759 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1760 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1761 | RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1762 | int opcode = 0; |
| 1763 | switch (opsize) { |
| 1764 | case k32: |
| 1765 | opcode = kX86PadddRR; |
| 1766 | break; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1767 | case k64: |
| 1768 | opcode = kX86PaddqRR; |
| 1769 | break; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1770 | case kSignedHalf: |
| 1771 | case kUnsignedHalf: |
| 1772 | opcode = kX86PaddwRR; |
| 1773 | break; |
| 1774 | case kUnsignedByte: |
| 1775 | case kSignedByte: |
| 1776 | opcode = kX86PaddbRR; |
| 1777 | break; |
| 1778 | case kSingle: |
| 1779 | opcode = kX86AddpsRR; |
| 1780 | break; |
| 1781 | case kDouble: |
| 1782 | opcode = kX86AddpdRR; |
| 1783 | break; |
| 1784 | default: |
| 1785 | LOG(FATAL) << "Unsupported vector addition " << opsize; |
| 1786 | break; |
| 1787 | } |
| 1788 | NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1789 | } |
| 1790 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1791 | void X86Mir2Lir::GenSubtractVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1792 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1793 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 1794 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1795 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1796 | RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1797 | int opcode = 0; |
| 1798 | switch (opsize) { |
| 1799 | case k32: |
| 1800 | opcode = kX86PsubdRR; |
| 1801 | break; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1802 | case k64: |
| 1803 | opcode = kX86PsubqRR; |
| 1804 | break; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1805 | case kSignedHalf: |
| 1806 | case kUnsignedHalf: |
| 1807 | opcode = kX86PsubwRR; |
| 1808 | break; |
| 1809 | case kUnsignedByte: |
| 1810 | case kSignedByte: |
| 1811 | opcode = kX86PsubbRR; |
| 1812 | break; |
| 1813 | case kSingle: |
| 1814 | opcode = kX86SubpsRR; |
| 1815 | break; |
| 1816 | case kDouble: |
| 1817 | opcode = kX86SubpdRR; |
| 1818 | break; |
| 1819 | default: |
| 1820 | LOG(FATAL) << "Unsupported vector subtraction " << opsize; |
| 1821 | break; |
| 1822 | } |
| 1823 | NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1824 | } |
| 1825 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1826 | void X86Mir2Lir::GenShiftByteVector(MIR* mir) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1827 | // Destination does not need clobbered because it has already been as part |
| 1828 | // of the general packed shift handler (caller of this method). |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1829 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1830 | |
| 1831 | int opcode = 0; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1832 | switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) { |
| 1833 | case kMirOpPackedShiftLeft: |
| 1834 | opcode = kX86PsllwRI; |
| 1835 | break; |
| 1836 | case kMirOpPackedSignedShiftRight: |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1837 | case kMirOpPackedUnsignedShiftRight: |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1838 | // TODO Add support for emulated byte shifts. |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1839 | default: |
| 1840 | LOG(FATAL) << "Unsupported shift operation on byte vector " << opcode; |
| 1841 | break; |
| 1842 | } |
| 1843 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1844 | // Clear xmm register and return if shift more than byte length. |
| 1845 | int imm = mir->dalvikInsn.vB; |
| 1846 | if (imm >= 8) { |
| 1847 | NewLIR2(kX86PxorRR, rs_dest_src1.GetReg(), rs_dest_src1.GetReg()); |
| 1848 | return; |
| 1849 | } |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1850 | |
| 1851 | // Shift lower values. |
| 1852 | NewLIR2(opcode, rs_dest_src1.GetReg(), imm); |
| 1853 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1854 | /* |
| 1855 | * The above shift will shift the whole word, but that means |
| 1856 | * both the bytes will shift as well. To emulate a byte level |
| 1857 | * shift, we can just throw away the lower (8 - N) bits of the |
| 1858 | * upper byte, and we are done. |
| 1859 | */ |
| 1860 | uint8_t byte_mask = 0xFF << imm; |
| 1861 | uint32_t int_mask = byte_mask; |
| 1862 | int_mask = int_mask << 8 | byte_mask; |
| 1863 | int_mask = int_mask << 8 | byte_mask; |
| 1864 | int_mask = int_mask << 8 | byte_mask; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1865 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1866 | // And the destination with the mask |
| 1867 | AndMaskVectorRegister(rs_dest_src1, int_mask, int_mask, int_mask, int_mask); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1868 | } |
| 1869 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1870 | void X86Mir2Lir::GenShiftLeftVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1871 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1872 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 1873 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1874 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1875 | int imm = mir->dalvikInsn.vB; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1876 | int opcode = 0; |
| 1877 | switch (opsize) { |
| 1878 | case k32: |
| 1879 | opcode = kX86PslldRI; |
| 1880 | break; |
| 1881 | case k64: |
| 1882 | opcode = kX86PsllqRI; |
| 1883 | break; |
| 1884 | case kSignedHalf: |
| 1885 | case kUnsignedHalf: |
| 1886 | opcode = kX86PsllwRI; |
| 1887 | break; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1888 | case kSignedByte: |
| 1889 | case kUnsignedByte: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1890 | GenShiftByteVector(mir); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1891 | return; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1892 | default: |
| 1893 | LOG(FATAL) << "Unsupported vector shift left " << opsize; |
| 1894 | break; |
| 1895 | } |
| 1896 | NewLIR2(opcode, rs_dest_src1.GetReg(), imm); |
| 1897 | } |
| 1898 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1899 | void X86Mir2Lir::GenSignedShiftRightVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1900 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1901 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 1902 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1903 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1904 | int imm = mir->dalvikInsn.vB; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1905 | int opcode = 0; |
| 1906 | switch (opsize) { |
| 1907 | case k32: |
| 1908 | opcode = kX86PsradRI; |
| 1909 | break; |
| 1910 | case kSignedHalf: |
| 1911 | case kUnsignedHalf: |
| 1912 | opcode = kX86PsrawRI; |
| 1913 | break; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1914 | case kSignedByte: |
| 1915 | case kUnsignedByte: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1916 | GenShiftByteVector(mir); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1917 | return; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1918 | case k64: |
| 1919 | // TODO Implement emulated shift algorithm. |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1920 | default: |
| 1921 | LOG(FATAL) << "Unsupported vector signed shift right " << opsize; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1922 | UNREACHABLE(); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1923 | } |
| 1924 | NewLIR2(opcode, rs_dest_src1.GetReg(), imm); |
| 1925 | } |
| 1926 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1927 | void X86Mir2Lir::GenUnsignedShiftRightVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1928 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1929 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 1930 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1931 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1932 | int imm = mir->dalvikInsn.vB; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1933 | int opcode = 0; |
| 1934 | switch (opsize) { |
| 1935 | case k32: |
| 1936 | opcode = kX86PsrldRI; |
| 1937 | break; |
| 1938 | case k64: |
| 1939 | opcode = kX86PsrlqRI; |
| 1940 | break; |
| 1941 | case kSignedHalf: |
| 1942 | case kUnsignedHalf: |
| 1943 | opcode = kX86PsrlwRI; |
| 1944 | break; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1945 | case kSignedByte: |
| 1946 | case kUnsignedByte: |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1947 | GenShiftByteVector(mir); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1948 | return; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1949 | default: |
| 1950 | LOG(FATAL) << "Unsupported vector unsigned shift right " << opsize; |
| 1951 | break; |
| 1952 | } |
| 1953 | NewLIR2(opcode, rs_dest_src1.GetReg(), imm); |
| 1954 | } |
| 1955 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1956 | void X86Mir2Lir::GenAndVector(MIR* mir) { |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1957 | // We only support 128 bit registers. |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1958 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1959 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1960 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1961 | RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1962 | NewLIR2(kX86PandRR, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1963 | } |
| 1964 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1965 | void X86Mir2Lir::GenOrVector(MIR* mir) { |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1966 | // We only support 128 bit registers. |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1967 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1968 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1969 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1970 | RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1971 | NewLIR2(kX86PorRR, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1972 | } |
| 1973 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 1974 | void X86Mir2Lir::GenXorVector(MIR* mir) { |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1975 | // We only support 128 bit registers. |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1976 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 1977 | RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 1978 | Clobber(rs_dest_src1); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1979 | RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 1980 | NewLIR2(kX86PxorRR, rs_dest_src1.GetReg(), rs_src2.GetReg()); |
| 1981 | } |
| 1982 | |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 1983 | void X86Mir2Lir::AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3, uint32_t m4) { |
| 1984 | MaskVectorRegister(kX86PandRM, rs_src1, m1, m2, m3, m4); |
| 1985 | } |
| 1986 | |
| 1987 | void X86Mir2Lir::MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m0, uint32_t m1, uint32_t m2, uint32_t m3) { |
| 1988 | // Create temporary MIR as container for 128-bit binary mask. |
| 1989 | MIR const_mir; |
| 1990 | MIR* const_mirp = &const_mir; |
| 1991 | const_mirp->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpConstVector); |
| 1992 | const_mirp->dalvikInsn.arg[0] = m0; |
| 1993 | const_mirp->dalvikInsn.arg[1] = m1; |
| 1994 | const_mirp->dalvikInsn.arg[2] = m2; |
| 1995 | const_mirp->dalvikInsn.arg[3] = m3; |
| 1996 | |
| 1997 | // Mask vector with const from literal pool. |
| 1998 | AppendOpcodeWithConst(opcode, rs_src1.GetReg(), const_mirp); |
| 1999 | } |
| 2000 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 2001 | void X86Mir2Lir::GenAddReduceVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2002 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2003 | RegStorage vector_src = RegStorage::Solo128(mir->dalvikInsn.vB); |
| 2004 | bool is_wide = opsize == k64 || opsize == kDouble; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2005 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2006 | // Get the location of the virtual register. Since this bytecode is overloaded |
| 2007 | // for different types (and sizes), we need different logic for each path. |
| 2008 | // The design of bytecode uses same VR for source and destination. |
| 2009 | RegLocation rl_src, rl_dest, rl_result; |
| 2010 | if (is_wide) { |
| 2011 | rl_src = mir_graph_->GetSrcWide(mir, 0); |
| 2012 | rl_dest = mir_graph_->GetDestWide(mir); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2013 | } else { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2014 | rl_src = mir_graph_->GetSrc(mir, 0); |
| 2015 | rl_dest = mir_graph_->GetDest(mir); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2016 | } |
| 2017 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2018 | // We need a temp for byte and short values |
| 2019 | RegStorage temp; |
| 2020 | |
| 2021 | // There is a different path depending on type and size. |
| 2022 | if (opsize == kSingle) { |
| 2023 | // Handle float case. |
| 2024 | // TODO Add support for fast math (not value safe) and do horizontal add in that case. |
| 2025 | |
| 2026 | rl_src = LoadValue(rl_src, kFPReg); |
| 2027 | rl_result = EvalLoc(rl_dest, kFPReg, true); |
| 2028 | |
| 2029 | // Since we are doing an add-reduce, we move the reg holding the VR |
| 2030 | // into the result so we include it in result. |
| 2031 | OpRegCopy(rl_result.reg, rl_src.reg); |
| 2032 | NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg()); |
| 2033 | |
| 2034 | // Since FP must keep order of operation for value safety, we shift to low |
| 2035 | // 32-bits and add to result. |
| 2036 | for (int i = 0; i < 3; i++) { |
| 2037 | NewLIR3(kX86ShufpsRRI, vector_src.GetReg(), vector_src.GetReg(), 0x39); |
| 2038 | NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg()); |
| 2039 | } |
| 2040 | |
| 2041 | StoreValue(rl_dest, rl_result); |
| 2042 | } else if (opsize == kDouble) { |
| 2043 | // Handle double case. |
| 2044 | rl_src = LoadValueWide(rl_src, kFPReg); |
| 2045 | rl_result = EvalLocWide(rl_dest, kFPReg, true); |
| 2046 | LOG(FATAL) << "Unsupported vector add reduce for double."; |
| 2047 | } else if (opsize == k64) { |
| 2048 | /* |
| 2049 | * Handle long case: |
| 2050 | * 1) Reduce the vector register to lower half (with addition). |
| 2051 | * 1-1) Get an xmm temp and fill it with vector register. |
| 2052 | * 1-2) Shift the xmm temp by 8-bytes. |
| 2053 | * 1-3) Add the xmm temp to vector register that is being reduced. |
| 2054 | * 2) Allocate temp GP / GP pair. |
| 2055 | * 2-1) In 64-bit case, use movq to move result to a 64-bit GP. |
| 2056 | * 2-2) In 32-bit case, use movd twice to move to 32-bit GP pair. |
| 2057 | * 3) Finish the add reduction by doing what add-long/2addr does, |
| 2058 | * but instead of having a VR as one of the sources, we have our temp GP. |
| 2059 | */ |
| 2060 | RegStorage rs_tmp_vector = Get128BitRegister(AllocTempDouble()); |
| 2061 | NewLIR2(kX86MovdqaRR, rs_tmp_vector.GetReg(), vector_src.GetReg()); |
| 2062 | NewLIR2(kX86PsrldqRI, rs_tmp_vector.GetReg(), 8); |
| 2063 | NewLIR2(kX86PaddqRR, vector_src.GetReg(), rs_tmp_vector.GetReg()); |
| 2064 | FreeTemp(rs_tmp_vector); |
| 2065 | |
| 2066 | // We would like to be able to reuse the add-long implementation, so set up a fake |
| 2067 | // register location to pass it. |
| 2068 | RegLocation temp_loc = mir_graph_->GetBadLoc(); |
| 2069 | temp_loc.core = 1; |
| 2070 | temp_loc.wide = 1; |
| 2071 | temp_loc.location = kLocPhysReg; |
| 2072 | temp_loc.reg = AllocTempWide(); |
| 2073 | |
| 2074 | if (cu_->target64) { |
| 2075 | DCHECK(!temp_loc.reg.IsPair()); |
| 2076 | NewLIR2(kX86MovqrxRR, temp_loc.reg.GetReg(), vector_src.GetReg()); |
| 2077 | } else { |
| 2078 | NewLIR2(kX86MovdrxRR, temp_loc.reg.GetLowReg(), vector_src.GetReg()); |
| 2079 | NewLIR2(kX86PsrlqRI, vector_src.GetReg(), 0x20); |
| 2080 | NewLIR2(kX86MovdrxRR, temp_loc.reg.GetHighReg(), vector_src.GetReg()); |
| 2081 | } |
| 2082 | |
Razvan A Lupusoru | 5c5676b | 2014-09-29 16:42:11 -0700 | [diff] [blame] | 2083 | GenArithOpLong(Instruction::ADD_LONG_2ADDR, rl_dest, temp_loc, temp_loc, mir->optimization_flags); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2084 | } else if (opsize == kSignedByte || opsize == kUnsignedByte) { |
| 2085 | RegStorage rs_tmp = Get128BitRegister(AllocTempDouble()); |
| 2086 | NewLIR2(kX86PxorRR, rs_tmp.GetReg(), rs_tmp.GetReg()); |
| 2087 | NewLIR2(kX86PsadbwRR, vector_src.GetReg(), rs_tmp.GetReg()); |
| 2088 | NewLIR3(kX86PshufdRRI, rs_tmp.GetReg(), vector_src.GetReg(), 0x4e); |
| 2089 | NewLIR2(kX86PaddbRR, vector_src.GetReg(), rs_tmp.GetReg()); |
| 2090 | // Move to a GPR |
| 2091 | temp = AllocTemp(); |
| 2092 | NewLIR2(kX86MovdrxRR, temp.GetReg(), vector_src.GetReg()); |
| 2093 | } else { |
| 2094 | // Handle and the int and short cases together |
| 2095 | |
| 2096 | // Initialize as if we were handling int case. Below we update |
| 2097 | // the opcode if handling byte or short. |
| 2098 | int vec_bytes = (mir->dalvikInsn.vC & 0xFFFF) / 8; |
| 2099 | int vec_unit_size; |
| 2100 | int horizontal_add_opcode; |
| 2101 | int extract_opcode; |
| 2102 | |
| 2103 | if (opsize == kSignedHalf || opsize == kUnsignedHalf) { |
| 2104 | extract_opcode = kX86PextrwRRI; |
| 2105 | horizontal_add_opcode = kX86PhaddwRR; |
| 2106 | vec_unit_size = 2; |
| 2107 | } else if (opsize == k32) { |
| 2108 | vec_unit_size = 4; |
| 2109 | horizontal_add_opcode = kX86PhadddRR; |
| 2110 | extract_opcode = kX86PextrdRRI; |
| 2111 | } else { |
| 2112 | LOG(FATAL) << "Unsupported vector add reduce " << opsize; |
| 2113 | return; |
| 2114 | } |
| 2115 | |
| 2116 | int elems = vec_bytes / vec_unit_size; |
| 2117 | |
| 2118 | while (elems > 1) { |
| 2119 | NewLIR2(horizontal_add_opcode, vector_src.GetReg(), vector_src.GetReg()); |
| 2120 | elems >>= 1; |
| 2121 | } |
| 2122 | |
| 2123 | // Handle this as arithmetic unary case. |
| 2124 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
| 2125 | |
| 2126 | // Extract to a GP register because this is integral typed. |
| 2127 | temp = AllocTemp(); |
| 2128 | NewLIR3(extract_opcode, temp.GetReg(), vector_src.GetReg(), 0); |
| 2129 | } |
| 2130 | |
| 2131 | if (opsize != k64 && opsize != kSingle && opsize != kDouble) { |
| 2132 | // The logic below looks very similar to the handling of ADD_INT_2ADDR |
| 2133 | // except the rhs is not a VR but a physical register allocated above. |
| 2134 | // No load of source VR is done because it assumes that rl_result will |
| 2135 | // share physical register / memory location. |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 2136 | rl_result = UpdateLocTyped(rl_dest); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2137 | if (rl_result.location == kLocPhysReg) { |
| 2138 | // Ensure res is in a core reg. |
| 2139 | rl_result = EvalLoc(rl_dest, kCoreReg, true); |
| 2140 | OpRegReg(kOpAdd, rl_result.reg, temp); |
| 2141 | StoreFinalValue(rl_dest, rl_result); |
| 2142 | } else { |
| 2143 | // Do the addition directly to memory. |
Maxim Kazantsev | 085b733 | 2015-02-24 15:07:55 +0600 | [diff] [blame] | 2144 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2145 | OpMemReg(kOpAdd, rl_result, temp.GetReg()); |
| 2146 | } |
| 2147 | } |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2148 | } |
| 2149 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 2150 | void X86Mir2Lir::GenReduceVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2151 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 2152 | RegLocation rl_dest = mir_graph_->GetDest(mir); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2153 | RegStorage vector_src = RegStorage::Solo128(mir->dalvikInsn.vB); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2154 | RegLocation rl_result; |
| 2155 | bool is_wide = false; |
| 2156 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2157 | // There is a different path depending on type and size. |
| 2158 | if (opsize == kSingle) { |
| 2159 | // Handle float case. |
| 2160 | // TODO Add support for fast math (not value safe) and do horizontal add in that case. |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2161 | |
Maxim Kazantsev | 6f5f5d0 | 2014-12-08 12:39:16 +0600 | [diff] [blame] | 2162 | int extract_index = mir->dalvikInsn.arg[0]; |
| 2163 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2164 | rl_result = EvalLoc(rl_dest, kFPReg, true); |
| 2165 | NewLIR2(kX86PxorRR, rl_result.reg.GetReg(), rl_result.reg.GetReg()); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2166 | |
Maxim Kazantsev | 6f5f5d0 | 2014-12-08 12:39:16 +0600 | [diff] [blame] | 2167 | if (LIKELY(extract_index != 0)) { |
| 2168 | // We know the index of element which we want to extract. We want to extract it and |
| 2169 | // keep values in vector register correct for future use. So the way we act is: |
| 2170 | // 1. Generate shuffle mask that allows to swap zeroth and required elements; |
| 2171 | // 2. Shuffle vector register with this mask; |
| 2172 | // 3. Extract zeroth element where required value lies; |
| 2173 | // 4. Shuffle with same mask again to restore original values in vector register. |
| 2174 | // The mask is generated from equivalence mask 0b11100100 swapping 0th and extracted |
| 2175 | // element indices. |
| 2176 | int shuffle[4] = {0b00, 0b01, 0b10, 0b11}; |
| 2177 | shuffle[0] = extract_index; |
| 2178 | shuffle[extract_index] = 0; |
| 2179 | int mask = 0; |
| 2180 | for (int i = 0; i < 4; i++) { |
| 2181 | mask |= (shuffle[i] << (2 * i)); |
| 2182 | } |
| 2183 | NewLIR3(kX86ShufpsRRI, vector_src.GetReg(), vector_src.GetReg(), mask); |
| 2184 | NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg()); |
| 2185 | NewLIR3(kX86ShufpsRRI, vector_src.GetReg(), vector_src.GetReg(), mask); |
| 2186 | } else { |
| 2187 | // We need to extract zeroth element and don't need any complex stuff to do it. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2188 | NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), vector_src.GetReg()); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2189 | } |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2190 | |
Maxim Kazantsev | 6f5f5d0 | 2014-12-08 12:39:16 +0600 | [diff] [blame] | 2191 | StoreFinalValue(rl_dest, rl_result); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2192 | } else if (opsize == kDouble) { |
| 2193 | // TODO Handle double case. |
| 2194 | LOG(FATAL) << "Unsupported add reduce for double."; |
| 2195 | } else if (opsize == k64) { |
| 2196 | /* |
| 2197 | * Handle long case: |
| 2198 | * 1) Reduce the vector register to lower half (with addition). |
| 2199 | * 1-1) Get an xmm temp and fill it with vector register. |
| 2200 | * 1-2) Shift the xmm temp by 8-bytes. |
| 2201 | * 1-3) Add the xmm temp to vector register that is being reduced. |
| 2202 | * 2) Evaluate destination to a GP / GP pair. |
| 2203 | * 2-1) In 64-bit case, use movq to move result to a 64-bit GP. |
| 2204 | * 2-2) In 32-bit case, use movd twice to move to 32-bit GP pair. |
| 2205 | * 3) Store the result to the final destination. |
| 2206 | */ |
Udayan Banerji | 53cec00 | 2014-09-26 10:41:47 -0700 | [diff] [blame] | 2207 | NewLIR2(kX86PsrldqRI, vector_src.GetReg(), 8); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2208 | rl_result = EvalLocWide(rl_dest, kCoreReg, true); |
| 2209 | if (cu_->target64) { |
| 2210 | DCHECK(!rl_result.reg.IsPair()); |
| 2211 | NewLIR2(kX86MovqrxRR, rl_result.reg.GetReg(), vector_src.GetReg()); |
| 2212 | } else { |
| 2213 | NewLIR2(kX86MovdrxRR, rl_result.reg.GetLowReg(), vector_src.GetReg()); |
| 2214 | NewLIR2(kX86PsrlqRI, vector_src.GetReg(), 0x20); |
| 2215 | NewLIR2(kX86MovdrxRR, rl_result.reg.GetHighReg(), vector_src.GetReg()); |
| 2216 | } |
| 2217 | |
| 2218 | StoreValueWide(rl_dest, rl_result); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2219 | } else { |
Udayan Banerji | 53cec00 | 2014-09-26 10:41:47 -0700 | [diff] [blame] | 2220 | int extract_index = mir->dalvikInsn.arg[0]; |
| 2221 | int extr_opcode = 0; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 2222 | rl_result = UpdateLocTyped(rl_dest); |
Udayan Banerji | 53cec00 | 2014-09-26 10:41:47 -0700 | [diff] [blame] | 2223 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2224 | // Handle the rest of integral types now. |
| 2225 | switch (opsize) { |
| 2226 | case k32: |
Udayan Banerji | 53cec00 | 2014-09-26 10:41:47 -0700 | [diff] [blame] | 2227 | extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrdRRI : kX86PextrdMRI; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2228 | break; |
| 2229 | case kSignedHalf: |
| 2230 | case kUnsignedHalf: |
Udayan Banerji | 53cec00 | 2014-09-26 10:41:47 -0700 | [diff] [blame] | 2231 | extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrwRRI : kX86PextrwMRI; |
| 2232 | break; |
| 2233 | case kSignedByte: |
| 2234 | extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrbRRI : kX86PextrbMRI; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2235 | break; |
| 2236 | default: |
| 2237 | LOG(FATAL) << "Unsupported vector reduce " << opsize; |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 2238 | UNREACHABLE(); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2239 | } |
| 2240 | |
| 2241 | if (rl_result.location == kLocPhysReg) { |
| 2242 | NewLIR3(extr_opcode, rl_result.reg.GetReg(), vector_src.GetReg(), extract_index); |
Udayan Banerji | 53cec00 | 2014-09-26 10:41:47 -0700 | [diff] [blame] | 2243 | StoreFinalValue(rl_dest, rl_result); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2244 | } else { |
| 2245 | int displacement = SRegOffset(rl_result.s_reg_low); |
Mark Mendell | b3cdf93 | 2015-01-27 09:51:26 -0500 | [diff] [blame] | 2246 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
Razvan A Lupusoru | b72c723 | 2014-10-28 19:29:52 -0700 | [diff] [blame] | 2247 | LIR *l = NewLIR4(extr_opcode, rs_rX86_SP_32.GetReg(), displacement, vector_src.GetReg(), |
| 2248 | extract_index); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2249 | AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, is_wide /* is_64bit */); |
| 2250 | } |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2251 | } |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2252 | } |
| 2253 | |
Mark Mendell | 0a1174e | 2014-09-11 14:51:02 -0400 | [diff] [blame] | 2254 | void X86Mir2Lir::LoadVectorRegister(RegStorage rs_dest, RegStorage rs_src, |
| 2255 | OpSize opsize, int op_mov) { |
| 2256 | if (!cu_->target64 && opsize == k64) { |
| 2257 | // Logic assumes that longs are loaded in GP register pairs. |
| 2258 | NewLIR2(kX86MovdxrRR, rs_dest.GetReg(), rs_src.GetLowReg()); |
| 2259 | RegStorage r_tmp = AllocTempDouble(); |
| 2260 | NewLIR2(kX86MovdxrRR, r_tmp.GetReg(), rs_src.GetHighReg()); |
| 2261 | NewLIR2(kX86PunpckldqRR, rs_dest.GetReg(), r_tmp.GetReg()); |
| 2262 | FreeTemp(r_tmp); |
| 2263 | } else { |
| 2264 | NewLIR2(op_mov, rs_dest.GetReg(), rs_src.GetReg()); |
| 2265 | } |
| 2266 | } |
| 2267 | |
Ian Rogers | 6a3c1fc | 2014-10-31 00:33:20 -0700 | [diff] [blame] | 2268 | void X86Mir2Lir::GenSetVector(MIR* mir) { |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2269 | DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U); |
| 2270 | OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16); |
| 2271 | RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2272 | Clobber(rs_dest); |
| 2273 | int op_shuffle = 0, op_shuffle_high = 0, op_mov = kX86MovdxrRR; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2274 | RegisterClass reg_type = kCoreReg; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2275 | bool is_wide = false; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2276 | |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2277 | switch (opsize) { |
| 2278 | case k32: |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2279 | op_shuffle = kX86PshufdRRI; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2280 | break; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2281 | case kSingle: |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2282 | op_shuffle = kX86PshufdRRI; |
| 2283 | op_mov = kX86MovdqaRR; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2284 | reg_type = kFPReg; |
| 2285 | break; |
| 2286 | case k64: |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2287 | op_shuffle = kX86PunpcklqdqRR; |
Udayan Banerji | 53cec00 | 2014-09-26 10:41:47 -0700 | [diff] [blame] | 2288 | op_mov = kX86MovqxrRR; |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2289 | is_wide = true; |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2290 | break; |
| 2291 | case kSignedByte: |
| 2292 | case kUnsignedByte: |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2293 | // We will have the source loaded up in a |
| 2294 | // double-word before we use this shuffle |
| 2295 | op_shuffle = kX86PshufdRRI; |
| 2296 | break; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2297 | case kSignedHalf: |
| 2298 | case kUnsignedHalf: |
| 2299 | // Handles low quadword. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2300 | op_shuffle = kX86PshuflwRRI; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2301 | // Handles upper quadword. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2302 | op_shuffle_high = kX86PshufdRRI; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2303 | break; |
| 2304 | default: |
| 2305 | LOG(FATAL) << "Unsupported vector set " << opsize; |
| 2306 | break; |
| 2307 | } |
| 2308 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2309 | // Load the value from the VR into a physical register. |
| 2310 | RegLocation rl_src; |
| 2311 | if (!is_wide) { |
| 2312 | rl_src = mir_graph_->GetSrc(mir, 0); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2313 | rl_src = LoadValue(rl_src, reg_type); |
| 2314 | } else { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2315 | rl_src = mir_graph_->GetSrcWide(mir, 0); |
Udayan Banerji | 60bfe7b | 2014-07-08 19:59:43 -0700 | [diff] [blame] | 2316 | rl_src = LoadValueWide(rl_src, reg_type); |
| 2317 | } |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2318 | RegStorage reg_to_shuffle = rl_src.reg; |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2319 | |
| 2320 | // Load the value into the XMM register. |
Mark Mendell | 0a1174e | 2014-09-11 14:51:02 -0400 | [diff] [blame] | 2321 | LoadVectorRegister(rs_dest, reg_to_shuffle, opsize, op_mov); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2322 | |
| 2323 | if (opsize == kSignedByte || opsize == kUnsignedByte) { |
| 2324 | // In the byte case, first duplicate it to be a word |
| 2325 | // Then duplicate it to be a double-word |
| 2326 | NewLIR2(kX86PunpcklbwRR, rs_dest.GetReg(), rs_dest.GetReg()); |
| 2327 | NewLIR2(kX86PunpcklwdRR, rs_dest.GetReg(), rs_dest.GetReg()); |
| 2328 | } |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2329 | |
| 2330 | // Now shuffle the value across the destination. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2331 | if (op_shuffle == kX86PunpcklqdqRR) { |
| 2332 | NewLIR2(op_shuffle, rs_dest.GetReg(), rs_dest.GetReg()); |
| 2333 | } else { |
| 2334 | NewLIR3(op_shuffle, rs_dest.GetReg(), rs_dest.GetReg(), 0); |
| 2335 | } |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2336 | |
| 2337 | // And then repeat as needed. |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2338 | if (op_shuffle_high != 0) { |
| 2339 | NewLIR3(op_shuffle_high, rs_dest.GetReg(), rs_dest.GetReg(), 0); |
Mark Mendell | fe94578 | 2014-05-22 09:52:36 -0400 | [diff] [blame] | 2340 | } |
| 2341 | } |
| 2342 | |
Roland Levillain | 4b8f1ec | 2015-08-26 18:34:03 +0100 | [diff] [blame] | 2343 | void X86Mir2Lir::GenPackedArrayGet(BasicBlock* bb ATTRIBUTE_UNUSED, MIR* mir ATTRIBUTE_UNUSED) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2344 | UNIMPLEMENTED(FATAL) << "Extended opcode kMirOpPackedArrayGet not supported."; |
| 2345 | } |
| 2346 | |
Roland Levillain | 4b8f1ec | 2015-08-26 18:34:03 +0100 | [diff] [blame] | 2347 | void X86Mir2Lir::GenPackedArrayPut(BasicBlock* bb ATTRIBUTE_UNUSED, MIR* mir ATTRIBUTE_UNUSED) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2348 | UNIMPLEMENTED(FATAL) << "Extended opcode kMirOpPackedArrayPut not supported."; |
| 2349 | } |
| 2350 | |
| 2351 | LIR* X86Mir2Lir::ScanVectorLiteral(int32_t* constants) { |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 2352 | for (LIR *p = const_vectors_; p != nullptr; p = p->next) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2353 | if (constants[0] == p->operands[0] && constants[1] == p->operands[1] && |
| 2354 | constants[2] == p->operands[2] && constants[3] == p->operands[3]) { |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 2355 | return p; |
| 2356 | } |
| 2357 | } |
| 2358 | return nullptr; |
| 2359 | } |
| 2360 | |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2361 | LIR* X86Mir2Lir::AddVectorLiteral(int32_t* constants) { |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 2362 | LIR* new_value = static_cast<LIR*>(arena_->Alloc(sizeof(LIR), kArenaAllocData)); |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2363 | new_value->operands[0] = constants[0]; |
| 2364 | new_value->operands[1] = constants[1]; |
| 2365 | new_value->operands[2] = constants[2]; |
| 2366 | new_value->operands[3] = constants[3]; |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 2367 | new_value->next = const_vectors_; |
| 2368 | if (const_vectors_ == nullptr) { |
Lupusoru, Razvan A | b3a84e2 | 2014-07-28 14:11:01 -0700 | [diff] [blame] | 2369 | estimated_native_code_size_ += 12; // Maximum needed to align to 16 byte boundary. |
Mark Mendell | d65c51a | 2014-04-29 16:55:20 -0400 | [diff] [blame] | 2370 | } |
| 2371 | estimated_native_code_size_ += 16; // Space for one vector. |
| 2372 | const_vectors_ = new_value; |
| 2373 | return new_value; |
| 2374 | } |
| 2375 | |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2376 | // ------------ ABI support: mapping of args to physical registers ------------- |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2377 | RegStorage X86Mir2Lir::InToRegStorageX86_64Mapper::GetNextReg(ShortyArg arg) { |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 2378 | const SpecialTargetRegister coreArgMappingToPhysicalReg[] = {kArg1, kArg2, kArg3, kArg4, kArg5}; |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2379 | const size_t coreArgMappingToPhysicalRegSize = arraysize(coreArgMappingToPhysicalReg); |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 2380 | const SpecialTargetRegister fpArgMappingToPhysicalReg[] = {kFArg0, kFArg1, kFArg2, kFArg3, |
Andreas Gampe | ccc6026 | 2014-07-04 18:02:38 -0700 | [diff] [blame] | 2381 | kFArg4, kFArg5, kFArg6, kFArg7}; |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2382 | const size_t fpArgMappingToPhysicalRegSize = arraysize(fpArgMappingToPhysicalReg); |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2383 | |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2384 | if (arg.IsFP()) { |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2385 | if (cur_fp_reg_ < fpArgMappingToPhysicalRegSize) { |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2386 | return m2l_->TargetReg(fpArgMappingToPhysicalReg[cur_fp_reg_++], |
| 2387 | arg.IsWide() ? kWide : kNotWide); |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2388 | } |
| 2389 | } else { |
| 2390 | if (cur_core_reg_ < coreArgMappingToPhysicalRegSize) { |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2391 | return m2l_->TargetReg(coreArgMappingToPhysicalReg[cur_core_reg_++], |
| 2392 | arg.IsRef() ? kRef : (arg.IsWide() ? kWide : kNotWide)); |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2393 | } |
| 2394 | } |
Chao-ying Fu | a77ee51 | 2014-07-01 17:43:41 -0700 | [diff] [blame] | 2395 | return RegStorage::InvalidReg(); |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2396 | } |
| 2397 | |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2398 | RegStorage X86Mir2Lir::InToRegStorageX86Mapper::GetNextReg(ShortyArg arg) { |
| 2399 | const SpecialTargetRegister coreArgMappingToPhysicalReg[] = {kArg1, kArg2, kArg3}; |
| 2400 | const size_t coreArgMappingToPhysicalRegSize = arraysize(coreArgMappingToPhysicalReg); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 2401 | const SpecialTargetRegister fpArgMappingToPhysicalReg[] = {kFArg0, kFArg1, kFArg2, kFArg3}; |
| 2402 | const size_t fpArgMappingToPhysicalRegSize = arraysize(fpArgMappingToPhysicalReg); |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2403 | |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2404 | RegStorage result = RegStorage::InvalidReg(); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 2405 | if (arg.IsFP()) { |
| 2406 | if (cur_fp_reg_ < fpArgMappingToPhysicalRegSize) { |
| 2407 | return m2l_->TargetReg(fpArgMappingToPhysicalReg[cur_fp_reg_++], |
| 2408 | arg.IsWide() ? kWide : kNotWide); |
| 2409 | } |
Mark Mendell | 3e6a3bf | 2015-01-19 14:09:22 -0500 | [diff] [blame] | 2410 | } else if (cur_core_reg_ < coreArgMappingToPhysicalRegSize) { |
| 2411 | result = m2l_->TargetReg(coreArgMappingToPhysicalReg[cur_core_reg_++], |
| 2412 | arg.IsRef() ? kRef : kNotWide); |
| 2413 | if (arg.IsWide()) { |
| 2414 | // This must be a long, as double is handled above. |
| 2415 | // Ensure that we don't split a long across the last register and the stack. |
| 2416 | if (cur_core_reg_ == coreArgMappingToPhysicalRegSize) { |
| 2417 | // Leave the last core register unused and force the whole long to the stack. |
| 2418 | cur_core_reg_++; |
| 2419 | result = RegStorage::InvalidReg(); |
| 2420 | } else if (cur_core_reg_ < coreArgMappingToPhysicalRegSize) { |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 2421 | result = RegStorage::MakeRegPair( |
| 2422 | result, m2l_->TargetReg(coreArgMappingToPhysicalReg[cur_core_reg_++], kNotWide)); |
| 2423 | } |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2424 | } |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2425 | } |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2426 | return result; |
Dmitry Petrochenko | 58994cd | 2014-05-17 01:02:18 +0700 | [diff] [blame] | 2427 | } |
| 2428 | |
| 2429 | // ---------End of ABI support: mapping of args to physical registers ------------- |
| 2430 | |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 2431 | bool X86Mir2Lir::GenInlinedCharAt(CallInfo* info) { |
| 2432 | // Location of reference to data array |
| 2433 | int value_offset = mirror::String::ValueOffset().Int32Value(); |
| 2434 | // Location of count |
| 2435 | int count_offset = mirror::String::CountOffset().Int32Value(); |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 2436 | |
| 2437 | RegLocation rl_obj = info->args[0]; |
| 2438 | RegLocation rl_idx = info->args[1]; |
| 2439 | rl_obj = LoadValue(rl_obj, kRefReg); |
Jeff Hao | 848f70a | 2014-01-15 13:49:50 -0800 | [diff] [blame] | 2440 | rl_idx = LoadValue(rl_idx, kCoreReg); |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 2441 | RegStorage reg_max; |
| 2442 | GenNullCheck(rl_obj.reg, info->opt_flags); |
| 2443 | bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK)); |
| 2444 | LIR* range_check_branch = nullptr; |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 2445 | if (range_check) { |
| 2446 | // On x86, we can compare to memory directly |
| 2447 | // Set up a launch pad to allow retry in case of bounds violation */ |
| 2448 | if (rl_idx.is_const) { |
| 2449 | LIR* comparison; |
| 2450 | range_check_branch = OpCmpMemImmBranch( |
Vladimir Marko | 00ca847 | 2015-01-26 14:06:46 +0000 | [diff] [blame] | 2451 | kCondLs, RegStorage::InvalidReg(), rl_obj.reg, count_offset, |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 2452 | mir_graph_->ConstantValue(rl_idx.orig_sreg), nullptr, &comparison); |
| 2453 | MarkPossibleNullPointerExceptionAfter(0, comparison); |
| 2454 | } else { |
| 2455 | OpRegMem(kOpCmp, rl_idx.reg, rl_obj.reg, count_offset); |
| 2456 | MarkPossibleNullPointerException(0); |
| 2457 | range_check_branch = OpCondBranch(kCondUge, nullptr); |
| 2458 | } |
| 2459 | } |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 2460 | RegLocation rl_dest = InlineTarget(info); |
| 2461 | RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true); |
Jeff Hao | 848f70a | 2014-01-15 13:49:50 -0800 | [diff] [blame] | 2462 | LoadBaseIndexedDisp(rl_obj.reg, rl_idx.reg, 1, value_offset, rl_result.reg, kUnsignedHalf); |
| 2463 | FreeTemp(rl_idx.reg); |
| 2464 | FreeTemp(rl_obj.reg); |
Andreas Gampe | 9843059 | 2014-07-27 19:44:50 -0700 | [diff] [blame] | 2465 | StoreValue(rl_dest, rl_result); |
| 2466 | if (range_check) { |
| 2467 | DCHECK(range_check_branch != nullptr); |
| 2468 | info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked. |
| 2469 | AddIntrinsicSlowPath(info, range_check_branch); |
| 2470 | } |
| 2471 | return true; |
| 2472 | } |
| 2473 | |
Alexei Zavjalov | 6bbf096 | 2014-07-15 02:19:41 +0700 | [diff] [blame] | 2474 | bool X86Mir2Lir::GenInlinedCurrentThread(CallInfo* info) { |
| 2475 | RegLocation rl_dest = InlineTarget(info); |
| 2476 | |
| 2477 | // Early exit if the result is unused. |
| 2478 | if (rl_dest.orig_sreg < 0) { |
| 2479 | return true; |
| 2480 | } |
| 2481 | |
| 2482 | RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true); |
| 2483 | |
| 2484 | if (cu_->target64) { |
| 2485 | OpRegThreadMem(kOpMov, rl_result.reg, Thread::PeerOffset<8>()); |
| 2486 | } else { |
| 2487 | OpRegThreadMem(kOpMov, rl_result.reg, Thread::PeerOffset<4>()); |
| 2488 | } |
| 2489 | |
| 2490 | StoreValue(rl_dest, rl_result); |
| 2491 | return true; |
| 2492 | } |
| 2493 | |
Maxim Kazantsev | 6dccdc2 | 2014-08-18 18:43:55 +0700 | [diff] [blame] | 2494 | /** |
| 2495 | * Lock temp registers for explicit usage. Registers will be freed in destructor. |
| 2496 | */ |
| 2497 | X86Mir2Lir::ExplicitTempRegisterLock::ExplicitTempRegisterLock(X86Mir2Lir* mir_to_lir, |
| 2498 | int n_regs, ...) : |
| 2499 | temp_regs_(n_regs), |
| 2500 | mir_to_lir_(mir_to_lir) { |
| 2501 | va_list regs; |
| 2502 | va_start(regs, n_regs); |
| 2503 | for (int i = 0; i < n_regs; i++) { |
| 2504 | RegStorage reg = *(va_arg(regs, RegStorage*)); |
| 2505 | RegisterInfo* info = mir_to_lir_->GetRegInfo(reg); |
| 2506 | |
| 2507 | // Make sure we don't have promoted register here. |
| 2508 | DCHECK(info->IsTemp()); |
| 2509 | |
| 2510 | temp_regs_.push_back(reg); |
| 2511 | mir_to_lir_->FlushReg(reg); |
| 2512 | |
| 2513 | if (reg.IsPair()) { |
| 2514 | RegStorage partner = info->Partner(); |
| 2515 | temp_regs_.push_back(partner); |
| 2516 | mir_to_lir_->FlushReg(partner); |
| 2517 | } |
| 2518 | |
| 2519 | mir_to_lir_->Clobber(reg); |
| 2520 | mir_to_lir_->LockTemp(reg); |
| 2521 | } |
| 2522 | |
| 2523 | va_end(regs); |
| 2524 | } |
| 2525 | |
| 2526 | /* |
| 2527 | * Free all locked registers. |
| 2528 | */ |
| 2529 | X86Mir2Lir::ExplicitTempRegisterLock::~ExplicitTempRegisterLock() { |
| 2530 | // Free all locked temps. |
| 2531 | for (auto it : temp_regs_) { |
| 2532 | mir_to_lir_->FreeTemp(it); |
| 2533 | } |
| 2534 | } |
| 2535 | |
Serguei Katkov | 717a3e4 | 2014-11-13 17:19:42 +0600 | [diff] [blame] | 2536 | int X86Mir2Lir::GenDalvikArgsBulkCopy(CallInfo* info, int first, int count) { |
| 2537 | if (count < 4) { |
| 2538 | // It does not make sense to use this utility if we have no chance to use |
| 2539 | // 128-bit move. |
| 2540 | return count; |
| 2541 | } |
| 2542 | GenDalvikArgsFlushPromoted(info, first); |
| 2543 | |
| 2544 | // The rest can be copied together |
| 2545 | int current_src_offset = SRegOffset(info->args[first].s_reg_low); |
| 2546 | int current_dest_offset = StackVisitor::GetOutVROffset(first, cu_->instruction_set); |
| 2547 | |
| 2548 | // Only davik regs are accessed in this loop; no next_call_insn() calls. |
| 2549 | ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg); |
| 2550 | while (count > 0) { |
| 2551 | // This is based on the knowledge that the stack itself is 16-byte aligned. |
| 2552 | bool src_is_16b_aligned = (current_src_offset & 0xF) == 0; |
| 2553 | bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0; |
| 2554 | size_t bytes_to_move; |
| 2555 | |
| 2556 | /* |
| 2557 | * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a |
| 2558 | * a 128-bit move because we won't get the chance to try to aligned. If there are more than |
| 2559 | * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned. |
| 2560 | * We do this because we could potentially do a smaller move to align. |
| 2561 | */ |
| 2562 | if (count == 4 || (count > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) { |
| 2563 | // Moving 128-bits via xmm register. |
| 2564 | bytes_to_move = sizeof(uint32_t) * 4; |
| 2565 | |
| 2566 | // Allocate a free xmm temp. Since we are working through the calling sequence, |
| 2567 | // we expect to have an xmm temporary available. AllocTempDouble will abort if |
| 2568 | // there are no free registers. |
| 2569 | RegStorage temp = AllocTempDouble(); |
| 2570 | |
| 2571 | LIR* ld1 = nullptr; |
| 2572 | LIR* ld2 = nullptr; |
| 2573 | LIR* st1 = nullptr; |
| 2574 | LIR* st2 = nullptr; |
| 2575 | |
| 2576 | /* |
| 2577 | * The logic is similar for both loads and stores. If we have 16-byte alignment, |
| 2578 | * do an aligned move. If we have 8-byte alignment, then do the move in two |
| 2579 | * parts. This approach prevents possible cache line splits. Finally, fall back |
| 2580 | * to doing an unaligned move. In most cases we likely won't split the cache |
| 2581 | * line but we cannot prove it and thus take a conservative approach. |
| 2582 | */ |
| 2583 | bool src_is_8b_aligned = (current_src_offset & 0x7) == 0; |
| 2584 | bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0; |
| 2585 | |
| 2586 | if (src_is_16b_aligned) { |
| 2587 | ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovA128FP); |
| 2588 | } else if (src_is_8b_aligned) { |
| 2589 | ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovLo128FP); |
| 2590 | ld2 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset + (bytes_to_move >> 1), |
| 2591 | kMovHi128FP); |
| 2592 | } else { |
| 2593 | ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovU128FP); |
| 2594 | } |
| 2595 | |
| 2596 | if (dest_is_16b_aligned) { |
| 2597 | st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovA128FP); |
| 2598 | } else if (dest_is_8b_aligned) { |
| 2599 | st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovLo128FP); |
| 2600 | st2 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset + (bytes_to_move >> 1), |
| 2601 | temp, kMovHi128FP); |
| 2602 | } else { |
| 2603 | st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovU128FP); |
| 2604 | } |
| 2605 | |
| 2606 | // TODO If we could keep track of aliasing information for memory accesses that are wider |
| 2607 | // than 64-bit, we wouldn't need to set up a barrier. |
| 2608 | if (ld1 != nullptr) { |
| 2609 | if (ld2 != nullptr) { |
| 2610 | // For 64-bit load we can actually set up the aliasing information. |
| 2611 | AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true); |
| 2612 | AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true, |
| 2613 | true); |
| 2614 | } else { |
| 2615 | // Set barrier for 128-bit load. |
| 2616 | ld1->u.m.def_mask = &kEncodeAll; |
| 2617 | } |
| 2618 | } |
| 2619 | if (st1 != nullptr) { |
| 2620 | if (st2 != nullptr) { |
| 2621 | // For 64-bit store we can actually set up the aliasing information. |
| 2622 | AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true); |
| 2623 | AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false, |
| 2624 | true); |
| 2625 | } else { |
| 2626 | // Set barrier for 128-bit store. |
| 2627 | st1->u.m.def_mask = &kEncodeAll; |
| 2628 | } |
| 2629 | } |
| 2630 | |
| 2631 | // Free the temporary used for the data movement. |
| 2632 | FreeTemp(temp); |
| 2633 | } else { |
| 2634 | // Moving 32-bits via general purpose register. |
| 2635 | bytes_to_move = sizeof(uint32_t); |
| 2636 | |
| 2637 | // Instead of allocating a new temp, simply reuse one of the registers being used |
| 2638 | // for argument passing. |
| 2639 | RegStorage temp = TargetReg(kArg3, kNotWide); |
| 2640 | |
| 2641 | // Now load the argument VR and store to the outs. |
| 2642 | Load32Disp(TargetPtrReg(kSp), current_src_offset, temp); |
| 2643 | Store32Disp(TargetPtrReg(kSp), current_dest_offset, temp); |
| 2644 | } |
| 2645 | |
| 2646 | current_src_offset += bytes_to_move; |
| 2647 | current_dest_offset += bytes_to_move; |
| 2648 | count -= (bytes_to_move >> 2); |
| 2649 | } |
| 2650 | DCHECK_EQ(count, 0); |
| 2651 | return count; |
| 2652 | } |
| 2653 | |
Brian Carlstrom | 7934ac2 | 2013-07-26 10:54:15 -0700 | [diff] [blame] | 2654 | } // namespace art |