blob: 80592890961455d008fb94e9262a6b14996899e8 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_arm.h"
18
Elliott Hughes07ed66b2012-12-12 18:34:25 -080019#include "base/logging.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "offsets.h"
Carl Shapiroe2d373e2011-07-25 15:20:06 -070022#include "thread.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070023#include "utils.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace arm {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Dave Allison65fcc2c2014-04-28 13:45:27 -070028const char* kRegisterNames[] = {
Elliott Hughes1f359b02011-07-17 14:27:17 -070029 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
30 "fp", "ip", "sp", "lr", "pc"
31};
Dave Allison65fcc2c2014-04-28 13:45:27 -070032
33const char* kConditionNames[] = {
34 "EQ", "NE", "CS", "CC", "MI", "PL", "VS", "VC", "HI", "LS", "GE", "LT", "GT",
35 "LE", "AL",
36};
37
Elliott Hughes1f359b02011-07-17 14:27:17 -070038std::ostream& operator<<(std::ostream& os, const Register& rhs) {
39 if (rhs >= R0 && rhs <= PC) {
40 os << kRegisterNames[rhs];
41 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070042 os << "Register[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070043 }
44 return os;
45}
46
47
48std::ostream& operator<<(std::ostream& os, const SRegister& rhs) {
49 if (rhs >= S0 && rhs < kNumberOfSRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070050 os << "s" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070051 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070052 os << "SRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070053 }
54 return os;
55}
56
57
58std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
59 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070060 os << "d" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070061 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070062 os << "DRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070063 }
64 return os;
65}
66
Elliott Hughes1f359b02011-07-17 14:27:17 -070067std::ostream& operator<<(std::ostream& os, const Condition& rhs) {
68 if (rhs >= EQ && rhs <= AL) {
69 os << kConditionNames[rhs];
70 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070071 os << "Condition[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070072 }
73 return os;
74}
75
Nicolas Geoffray96f89a22014-07-11 10:57:49 +010076ShifterOperand::ShifterOperand(uint32_t immed)
77 : type_(kImmediate), rm_(kNoRegister), rs_(kNoRegister),
78 is_rotate_(false), is_shift_(false), shift_(kNoShift), rotate_(0), immed_(immed) {
79 CHECK(immed < (1u << 12) || ArmAssembler::ModifiedImmediate(immed) != kInvalidModifiedImmediate);
80}
Carl Shapiroa2e18e12011-06-21 18:57:55 -070081
82
Dave Allison65fcc2c2014-04-28 13:45:27 -070083uint32_t ShifterOperand::encodingArm() const {
84 CHECK(is_valid());
85 switch (type_) {
86 case kImmediate:
87 if (is_rotate_) {
88 return (rotate_ << kRotateShift) | (immed_ << kImmed8Shift);
89 } else {
90 return immed_;
Ian Rogersb033c752011-07-20 12:22:35 -070091 }
Dave Allison65fcc2c2014-04-28 13:45:27 -070092 case kRegister:
93 if (is_shift_) {
Andreas Gampe849cc5e2014-11-18 13:46:46 -080094 uint32_t shift_type;
95 switch (shift_) {
96 case arm::Shift::ROR:
97 shift_type = static_cast<uint32_t>(shift_);
98 CHECK_NE(immed_, 0U);
99 break;
100 case arm::Shift::RRX:
101 shift_type = static_cast<uint32_t>(arm::Shift::ROR); // Same encoding as ROR.
102 CHECK_EQ(immed_, 0U);
103 break;
104 default:
105 shift_type = static_cast<uint32_t>(shift_);
106 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700107 // Shifted immediate or register.
108 if (rs_ == kNoRegister) {
109 // Immediate shift.
110 return immed_ << kShiftImmShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800111 shift_type << kShiftShift |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700112 static_cast<uint32_t>(rm_);
113 } else {
114 // Register shift.
115 return static_cast<uint32_t>(rs_) << kShiftRegisterShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800116 shift_type << kShiftShift | (1 << 4) |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700117 static_cast<uint32_t>(rm_);
118 }
119 } else {
120 // Simple register
121 return static_cast<uint32_t>(rm_);
Ian Rogersb033c752011-07-20 12:22:35 -0700122 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700123 default:
124 // Can't get here.
125 LOG(FATAL) << "Invalid shifter operand for ARM";
126 return 0;
Ian Rogersb033c752011-07-20 12:22:35 -0700127 }
128}
129
Dave Allison45fdb932014-06-25 12:37:10 -0700130uint32_t ShifterOperand::encodingThumb() const {
131 switch (type_) {
132 case kImmediate:
133 return immed_;
134 case kRegister:
135 if (is_shift_) {
136 // Shifted immediate or register.
137 if (rs_ == kNoRegister) {
138 // Immediate shift.
139 if (shift_ == RRX) {
140 // RRX is encoded as an ROR with imm 0.
141 return ROR << 4 | static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700142 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700143 uint32_t imm3 = immed_ >> 2;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700144 uint32_t imm2 = immed_ & 3U /* 0b11 */;
Dave Allison45fdb932014-06-25 12:37:10 -0700145
146 return imm3 << 12 | imm2 << 6 | shift_ << 4 |
147 static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700148 }
149 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700150 LOG(FATAL) << "No register-shifted register instruction available in thumb";
151 return 0;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700152 }
Dave Allison45fdb932014-06-25 12:37:10 -0700153 } else {
154 // Simple register
155 return static_cast<uint32_t>(rm_);
156 }
Dave Allison45fdb932014-06-25 12:37:10 -0700157 default:
158 // Can't get here.
159 LOG(FATAL) << "Invalid shifter operand for thumb";
Andreas Gampe65b798e2015-04-06 09:35:22 -0700160 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700161 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700162}
163
Dave Allison65fcc2c2014-04-28 13:45:27 -0700164uint32_t Address::encodingArm() const {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800165 CHECK(IsAbsoluteUint<12>(offset_));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700166 uint32_t encoding;
Dave Allison45fdb932014-06-25 12:37:10 -0700167 if (is_immed_offset_) {
168 if (offset_ < 0) {
169 encoding = (am_ ^ (1 << kUShift)) | -offset_; // Flip U to adjust sign.
170 } else {
171 encoding = am_ | offset_;
172 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700173 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700174 uint32_t shift = shift_;
175 if (shift == RRX) {
Andreas Gampe9f612ff2014-11-24 13:42:22 -0800176 CHECK_EQ(offset_, 0);
Dave Allison45fdb932014-06-25 12:37:10 -0700177 shift = ROR;
178 }
179 encoding = am_ | static_cast<uint32_t>(rm_) | shift << 5 | offset_ << 7 | B25;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700180 }
181 encoding |= static_cast<uint32_t>(rn_) << kRnShift;
182 return encoding;
183}
Ian Rogersb033c752011-07-20 12:22:35 -0700184
Dave Allison65fcc2c2014-04-28 13:45:27 -0700185
Dave Allison45fdb932014-06-25 12:37:10 -0700186uint32_t Address::encodingThumb(bool is_32bit) const {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700187 uint32_t encoding = 0;
Dave Allison45fdb932014-06-25 12:37:10 -0700188 if (is_immed_offset_) {
189 encoding = static_cast<uint32_t>(rn_) << 16;
190 // Check for the T3/T4 encoding.
191 // PUW must Offset for T3
192 // Convert ARM PU0W to PUW
193 // The Mode is in ARM encoding format which is:
194 // |P|U|0|W|
195 // we need this in thumb2 mode:
196 // |P|U|W|
Dave Allison65fcc2c2014-04-28 13:45:27 -0700197
Dave Allison45fdb932014-06-25 12:37:10 -0700198 uint32_t am = am_;
199 int32_t offset = offset_;
200 if (offset < 0) {
201 am ^= 1 << kUShift;
202 offset = -offset;
203 }
204 if (offset_ < 0 || (offset >= 0 && offset < 256 &&
Dave Allison65fcc2c2014-04-28 13:45:27 -0700205 am_ != Mode::Offset)) {
Dave Allison45fdb932014-06-25 12:37:10 -0700206 // T4 encoding.
207 uint32_t PUW = am >> 21; // Move down to bottom of word.
208 PUW = (PUW >> 1) | (PUW & 1); // Bits 3, 2 and 0.
209 // If P is 0 then W must be 1 (Different from ARM).
Andreas Gampec8ccf682014-09-29 20:07:43 -0700210 if ((PUW & 4U /* 0b100 */) == 0) {
211 PUW |= 1U /* 0b1 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700212 }
Dave Allison45fdb932014-06-25 12:37:10 -0700213 encoding |= B11 | PUW << 8 | offset;
214 } else {
215 // T3 encoding (also sets op1 to 0b01).
216 encoding |= B23 | offset_;
217 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700218 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700219 // Register offset, possibly shifted.
220 // Need to choose between encoding T1 (16 bit) or T2.
221 // Only Offset mode is supported. Shift must be LSL and the count
222 // is only 2 bits.
223 CHECK_EQ(shift_, LSL);
224 CHECK_LE(offset_, 4);
225 CHECK_EQ(am_, Offset);
226 bool is_t2 = is_32bit;
227 if (ArmAssembler::IsHighRegister(rn_) || ArmAssembler::IsHighRegister(rm_)) {
228 is_t2 = true;
229 } else if (offset_ != 0) {
230 is_t2 = true;
231 }
232 if (is_t2) {
233 encoding = static_cast<uint32_t>(rn_) << 16 | static_cast<uint32_t>(rm_) |
234 offset_ << 4;
235 } else {
236 encoding = static_cast<uint32_t>(rn_) << 3 | static_cast<uint32_t>(rm_) << 6;
237 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700238 }
239 return encoding;
240}
241
242// This is very like the ARM encoding except the offset is 10 bits.
243uint32_t Address::encodingThumbLdrdStrd() const {
Andreas Gampe2bcf9bf2015-01-29 09:56:07 -0800244 DCHECK(IsImmediate());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700245 uint32_t encoding;
246 uint32_t am = am_;
247 // If P is 0 then W must be 1 (Different from ARM).
248 uint32_t PU1W = am_ >> 21; // Move down to bottom of word.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700249 if ((PU1W & 8U /* 0b1000 */) == 0) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700250 am |= 1 << 21; // Set W bit.
251 }
252 if (offset_ < 0) {
253 int32_t off = -offset_;
254 CHECK_LT(off, 1024);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700255 CHECK_EQ((off & 3 /* 0b11 */), 0); // Must be multiple of 4.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700256 encoding = (am ^ (1 << kUShift)) | off >> 2; // Flip U to adjust sign.
257 } else {
258 CHECK_LT(offset_, 1024);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700259 CHECK_EQ((offset_ & 3 /* 0b11 */), 0); // Must be multiple of 4.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700260 encoding = am | offset_ >> 2;
261 }
262 encoding |= static_cast<uint32_t>(rn_) << 16;
263 return encoding;
264}
265
266// Encoding for ARM addressing mode 3.
267uint32_t Address::encoding3() const {
268 const uint32_t offset_mask = (1 << 12) - 1;
269 uint32_t encoding = encodingArm();
270 uint32_t offset = encoding & offset_mask;
271 CHECK_LT(offset, 256u);
272 return (encoding & ~offset_mask) | ((offset & 0xf0) << 4) | (offset & 0xf);
273}
274
275// Encoding for vfp load/store addressing.
276uint32_t Address::vencoding() const {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800277 CHECK(IsAbsoluteUint<10>(offset_)); // In the range -1020 to +1020.
278 CHECK_ALIGNED(offset_, 2); // Multiple of 4.
279
Dave Allison65fcc2c2014-04-28 13:45:27 -0700280 const uint32_t offset_mask = (1 << 12) - 1;
281 uint32_t encoding = encodingArm();
282 uint32_t offset = encoding & offset_mask;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700283 CHECK((am_ == Offset) || (am_ == NegOffset));
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800284 uint32_t vencoding_value = (encoding & (0xf << kRnShift)) | (offset >> 2);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700285 if (am_ == Offset) {
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800286 vencoding_value |= 1 << 23;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700287 }
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800288 return vencoding_value;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700289}
290
291
292bool Address::CanHoldLoadOffsetArm(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700293 switch (type) {
294 case kLoadSignedByte:
295 case kLoadSignedHalfword:
296 case kLoadUnsignedHalfword:
297 case kLoadWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800298 return IsAbsoluteUint<8>(offset); // Addressing mode 3.
Ian Rogersb033c752011-07-20 12:22:35 -0700299 case kLoadUnsignedByte:
300 case kLoadWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800301 return IsAbsoluteUint<12>(offset); // Addressing mode 2.
Ian Rogersb033c752011-07-20 12:22:35 -0700302 case kLoadSWord:
303 case kLoadDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800304 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700305 default:
306 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700307 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700308 }
309}
310
311
Dave Allison65fcc2c2014-04-28 13:45:27 -0700312bool Address::CanHoldStoreOffsetArm(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700313 switch (type) {
314 case kStoreHalfword:
315 case kStoreWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800316 return IsAbsoluteUint<8>(offset); // Addressing mode 3.
Ian Rogersb033c752011-07-20 12:22:35 -0700317 case kStoreByte:
318 case kStoreWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800319 return IsAbsoluteUint<12>(offset); // Addressing mode 2.
Ian Rogersb033c752011-07-20 12:22:35 -0700320 case kStoreSWord:
321 case kStoreDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800322 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700323 default:
324 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700325 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700326 }
327}
328
Dave Allison65fcc2c2014-04-28 13:45:27 -0700329bool Address::CanHoldLoadOffsetThumb(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700330 switch (type) {
331 case kLoadSignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700332 case kLoadSignedHalfword:
Ian Rogersb033c752011-07-20 12:22:35 -0700333 case kLoadUnsignedHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700334 case kLoadUnsignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700335 case kLoadWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800336 return IsAbsoluteUint<12>(offset);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700337 case kLoadSWord:
338 case kLoadDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800339 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700340 case kLoadWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800341 return IsAbsoluteUint<10>(offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700342 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700343 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700344 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700345 }
346}
347
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700348
Dave Allison65fcc2c2014-04-28 13:45:27 -0700349bool Address::CanHoldStoreOffsetThumb(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700350 switch (type) {
Ian Rogersb033c752011-07-20 12:22:35 -0700351 case kStoreHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700352 case kStoreByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700353 case kStoreWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800354 return IsAbsoluteUint<12>(offset);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700355 case kStoreSWord:
356 case kStoreDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800357 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700358 case kStoreWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800359 return IsAbsoluteUint<10>(offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700360 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700361 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700362 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700363 }
364}
365
Dave Allison65fcc2c2014-04-28 13:45:27 -0700366void ArmAssembler::Pad(uint32_t bytes) {
367 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
368 for (uint32_t i = 0; i < bytes; ++i) {
Ian Rogers13735952014-10-08 12:43:28 -0700369 buffer_.Emit<uint8_t>(0);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700370 }
Carl Shapiro9b9ba282011-08-14 15:30:39 -0700371}
372
Ian Rogers790a6b72014-04-01 10:36:00 -0700373constexpr size_t kFramePointerSize = 4;
374
Ian Rogers2c8f6532011-09-02 17:16:34 -0700375void ArmAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800376 const std::vector<ManagedRegister>& callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +0700377 const ManagedRegisterEntrySpills& entry_spills) {
Elliott Hughes06b37d92011-10-16 11:51:29 -0700378 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700379 CHECK_EQ(R0, method_reg.AsArm().AsCoreRegister());
Ian Rogersbdb03912011-09-14 00:55:44 -0700380
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700381 // Push callee saves and link register.
Ian Rogersbdb03912011-09-14 00:55:44 -0700382 RegList push_list = 1 << LR;
383 size_t pushed_values = 1;
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100384 int32_t min_s = kNumberOfSRegisters;
385 int32_t max_s = -1;
Ian Rogersbdb03912011-09-14 00:55:44 -0700386 for (size_t i = 0; i < callee_save_regs.size(); i++) {
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100387 if (callee_save_regs.at(i).AsArm().IsCoreRegister()) {
388 Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister();
389 push_list |= 1 << reg;
390 pushed_values++;
391 } else {
392 CHECK(callee_save_regs.at(i).AsArm().IsSRegister());
393 min_s = std::min(static_cast<int>(callee_save_regs.at(i).AsArm().AsSRegister()), min_s);
394 max_s = std::max(static_cast<int>(callee_save_regs.at(i).AsArm().AsSRegister()), max_s);
395 }
Ian Rogers0d666d82011-08-14 16:03:46 -0700396 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700397 PushList(push_list);
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100398 if (max_s != -1) {
399 pushed_values += 1 + max_s - min_s;
400 vpushs(static_cast<SRegister>(min_s), 1 + max_s - min_s);
401 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700402
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700403 // Increase frame to required size.
Ian Rogers790a6b72014-04-01 10:36:00 -0700404 CHECK_GT(frame_size, pushed_values * kFramePointerSize); // Must at least have space for Method*.
405 size_t adjust = frame_size - (pushed_values * kFramePointerSize);
Ian Rogersbdb03912011-09-14 00:55:44 -0700406 IncreaseFrameSize(adjust);
407
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700408 // Write out Method*.
Ian Rogersbdb03912011-09-14 00:55:44 -0700409 StoreToOffset(kStoreWord, R0, SP, 0);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700410
411 // Write out entry spills.
Zheng Xu5667fdb2014-10-23 18:29:55 +0800412 int32_t offset = frame_size + sizeof(StackReference<mirror::ArtMethod>);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700413 for (size_t i = 0; i < entry_spills.size(); ++i) {
Zheng Xu5667fdb2014-10-23 18:29:55 +0800414 ArmManagedRegister reg = entry_spills.at(i).AsArm();
415 if (reg.IsNoRegister()) {
416 // only increment stack offset.
417 ManagedRegisterSpill spill = entry_spills.at(i);
418 offset += spill.getSize();
419 } else if (reg.IsCoreRegister()) {
420 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
421 offset += 4;
422 } else if (reg.IsSRegister()) {
423 StoreSToOffset(reg.AsSRegister(), SP, offset);
424 offset += 4;
425 } else if (reg.IsDRegister()) {
426 StoreDToOffset(reg.AsDRegister(), SP, offset);
427 offset += 8;
428 }
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700429 }
Ian Rogersb033c752011-07-20 12:22:35 -0700430}
431
Ian Rogers2c8f6532011-09-02 17:16:34 -0700432void ArmAssembler::RemoveFrame(size_t frame_size,
Ian Rogersbdb03912011-09-14 00:55:44 -0700433 const std::vector<ManagedRegister>& callee_save_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -0700434 CHECK_ALIGNED(frame_size, kStackAlignment);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700435 // Compute callee saves to pop and PC.
Ian Rogersbdb03912011-09-14 00:55:44 -0700436 RegList pop_list = 1 << PC;
437 size_t pop_values = 1;
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100438 int32_t min_s = kNumberOfSRegisters;
439 int32_t max_s = -1;
Ian Rogersbdb03912011-09-14 00:55:44 -0700440 for (size_t i = 0; i < callee_save_regs.size(); i++) {
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100441 if (callee_save_regs.at(i).AsArm().IsCoreRegister()) {
442 Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister();
443 pop_list |= 1 << reg;
444 pop_values++;
445 } else {
446 CHECK(callee_save_regs.at(i).AsArm().IsSRegister());
447 min_s = std::min(static_cast<int>(callee_save_regs.at(i).AsArm().AsSRegister()), min_s);
448 max_s = std::max(static_cast<int>(callee_save_regs.at(i).AsArm().AsSRegister()), max_s);
449 }
450 }
451
452 if (max_s != -1) {
453 pop_values += 1 + max_s - min_s;
Ian Rogers0d666d82011-08-14 16:03:46 -0700454 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700455
Dave Allison65fcc2c2014-04-28 13:45:27 -0700456 // Decrease frame to start of callee saves.
Ian Rogers790a6b72014-04-01 10:36:00 -0700457 CHECK_GT(frame_size, pop_values * kFramePointerSize);
458 size_t adjust = frame_size - (pop_values * kFramePointerSize);
Ian Rogersbdb03912011-09-14 00:55:44 -0700459 DecreaseFrameSize(adjust);
460
Sebastien Hertz7cde48c2015-01-20 16:06:43 +0100461 if (max_s != -1) {
462 vpops(static_cast<SRegister>(min_s), 1 + max_s - min_s);
463 }
464
Dave Allison65fcc2c2014-04-28 13:45:27 -0700465 // Pop callee saves and PC.
Ian Rogersbdb03912011-09-14 00:55:44 -0700466 PopList(pop_list);
Ian Rogers0d666d82011-08-14 16:03:46 -0700467}
468
Ian Rogers2c8f6532011-09-02 17:16:34 -0700469void ArmAssembler::IncreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700470 AddConstant(SP, -adjust);
471}
472
Ian Rogers2c8f6532011-09-02 17:16:34 -0700473void ArmAssembler::DecreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700474 AddConstant(SP, adjust);
475}
476
Ian Rogers2c8f6532011-09-02 17:16:34 -0700477void ArmAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
478 ArmManagedRegister src = msrc.AsArm();
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700479 if (src.IsNoRegister()) {
480 CHECK_EQ(0u, size);
481 } else if (src.IsCoreRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -0700482 CHECK_EQ(4u, size);
483 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700484 } else if (src.IsRegisterPair()) {
485 CHECK_EQ(8u, size);
486 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
487 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
488 SP, dest.Int32Value() + 4);
489 } else if (src.IsSRegister()) {
490 StoreSToOffset(src.AsSRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700491 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700492 CHECK(src.IsDRegister()) << src;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700493 StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700494 }
495}
496
Ian Rogers2c8f6532011-09-02 17:16:34 -0700497void ArmAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
498 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700499 CHECK(src.IsCoreRegister()) << src;
Ian Rogersb033c752011-07-20 12:22:35 -0700500 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
501}
502
Ian Rogers2c8f6532011-09-02 17:16:34 -0700503void ArmAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
504 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700505 CHECK(src.IsCoreRegister()) << src;
Ian Rogersdf20fe02011-07-20 20:34:16 -0700506 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
507}
508
Ian Rogers2c8f6532011-09-02 17:16:34 -0700509void ArmAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
510 FrameOffset in_off, ManagedRegister mscratch) {
511 ArmManagedRegister src = msrc.AsArm();
512 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers7a99c112011-09-07 12:48:27 -0700513 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
514 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
515 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
516}
517
Ian Rogers2c8f6532011-09-02 17:16:34 -0700518void ArmAssembler::CopyRef(FrameOffset dest, FrameOffset src,
519 ManagedRegister mscratch) {
520 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogersb033c752011-07-20 12:22:35 -0700521 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
522 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
523}
524
Ian Rogers2c8f6532011-09-02 17:16:34 -0700525void ArmAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
526 MemberOffset offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700527 ArmManagedRegister dst = mdest.AsArm();
528 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
529 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700530 base.AsArm().AsCoreRegister(), offs.Int32Value());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -0800531 if (kPoisonHeapReferences) {
532 rsb(dst.AsCoreRegister(), dst.AsCoreRegister(), ShifterOperand(0));
533 }
Ian Rogersb033c752011-07-20 12:22:35 -0700534}
535
Ian Rogers2c8f6532011-09-02 17:16:34 -0700536void ArmAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700537 ArmManagedRegister dst = mdest.AsArm();
538 CHECK(dst.IsCoreRegister()) << dst;
539 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), SP, src.Int32Value());
Elliott Hughes362f9bc2011-10-17 18:56:41 -0700540}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700541
542void ArmAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
Ian Rogersa04d3972011-08-17 11:33:44 -0700543 Offset offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700544 ArmManagedRegister dst = mdest.AsArm();
545 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
546 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700547 base.AsArm().AsCoreRegister(), offs.Int32Value());
Ian Rogersa04d3972011-08-17 11:33:44 -0700548}
549
Ian Rogers2c8f6532011-09-02 17:16:34 -0700550void ArmAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
551 ManagedRegister mscratch) {
552 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700553 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700554 LoadImmediate(scratch.AsCoreRegister(), imm);
555 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
556}
557
Ian Rogersdd7624d2014-03-14 17:43:00 -0700558void ArmAssembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700559 ManagedRegister mscratch) {
560 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700561 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700562 LoadImmediate(scratch.AsCoreRegister(), imm);
563 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), TR, dest.Int32Value());
564}
565
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700566static void EmitLoad(ArmAssembler* assembler, ManagedRegister m_dst,
567 Register src_register, int32_t src_offset, size_t size) {
568 ArmManagedRegister dst = m_dst.AsArm();
569 if (dst.IsNoRegister()) {
570 CHECK_EQ(0u, size) << dst;
571 } else if (dst.IsCoreRegister()) {
572 CHECK_EQ(4u, size) << dst;
573 assembler->LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
574 } else if (dst.IsRegisterPair()) {
575 CHECK_EQ(8u, size) << dst;
576 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset);
577 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4);
578 } else if (dst.IsSRegister()) {
579 assembler->LoadSFromOffset(dst.AsSRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700580 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700581 CHECK(dst.IsDRegister()) << dst;
582 assembler->LoadDFromOffset(dst.AsDRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700583 }
584}
585
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700586void ArmAssembler::Load(ManagedRegister m_dst, FrameOffset src, size_t size) {
587 return EmitLoad(this, m_dst, SP, src.Int32Value(), size);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700588}
589
Ian Rogersdd7624d2014-03-14 17:43:00 -0700590void ArmAssembler::LoadFromThread32(ManagedRegister m_dst, ThreadOffset<4> src, size_t size) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700591 return EmitLoad(this, m_dst, TR, src.Int32Value(), size);
592}
593
Ian Rogersdd7624d2014-03-14 17:43:00 -0700594void ArmAssembler::LoadRawPtrFromThread32(ManagedRegister m_dst, ThreadOffset<4> offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700595 ArmManagedRegister dst = m_dst.AsArm();
596 CHECK(dst.IsCoreRegister()) << dst;
597 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), TR, offs.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700598}
599
Ian Rogersdd7624d2014-03-14 17:43:00 -0700600void ArmAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
601 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700602 ManagedRegister mscratch) {
603 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700604 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700605 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
606 TR, thr_offs.Int32Value());
607 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
608 SP, fr_offs.Int32Value());
609}
610
Ian Rogersdd7624d2014-03-14 17:43:00 -0700611void ArmAssembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700612 FrameOffset fr_offs,
613 ManagedRegister mscratch) {
614 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700615 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700616 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
617 SP, fr_offs.Int32Value());
618 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
619 TR, thr_offs.Int32Value());
620}
621
Ian Rogersdd7624d2014-03-14 17:43:00 -0700622void ArmAssembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700623 FrameOffset fr_offs,
624 ManagedRegister mscratch) {
625 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700626 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700627 AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value(), AL);
628 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
629 TR, thr_offs.Int32Value());
630}
631
Ian Rogersdd7624d2014-03-14 17:43:00 -0700632void ArmAssembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers45a76cb2011-07-21 22:00:15 -0700633 StoreToOffset(kStoreWord, SP, TR, thr_offs.Int32Value());
634}
635
jeffhao58136ca2012-05-24 13:40:11 -0700636void ArmAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
637 UNIMPLEMENTED(FATAL) << "no sign extension necessary for arm";
638}
639
jeffhaocee4d0c2012-06-15 14:42:01 -0700640void ArmAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
641 UNIMPLEMENTED(FATAL) << "no zero extension necessary for arm";
642}
643
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700644void ArmAssembler::Move(ManagedRegister m_dst, ManagedRegister m_src, size_t /*size*/) {
645 ArmManagedRegister dst = m_dst.AsArm();
646 ArmManagedRegister src = m_src.AsArm();
647 if (!dst.Equals(src)) {
648 if (dst.IsCoreRegister()) {
649 CHECK(src.IsCoreRegister()) << src;
650 mov(dst.AsCoreRegister(), ShifterOperand(src.AsCoreRegister()));
651 } else if (dst.IsDRegister()) {
652 CHECK(src.IsDRegister()) << src;
653 vmovd(dst.AsDRegister(), src.AsDRegister());
654 } else if (dst.IsSRegister()) {
655 CHECK(src.IsSRegister()) << src;
656 vmovs(dst.AsSRegister(), src.AsSRegister());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700657 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700658 CHECK(dst.IsRegisterPair()) << dst;
659 CHECK(src.IsRegisterPair()) << src;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700660 // Ensure that the first move doesn't clobber the input of the second.
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700661 if (src.AsRegisterPairHigh() != dst.AsRegisterPairLow()) {
662 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
663 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700664 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700665 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
666 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700667 }
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700668 }
Ian Rogersb033c752011-07-20 12:22:35 -0700669 }
670}
671
Ian Rogersdc51b792011-09-22 20:41:37 -0700672void ArmAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700673 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700674 CHECK(scratch.IsCoreRegister()) << scratch;
675 CHECK(size == 4 || size == 8) << size;
Ian Rogersb033c752011-07-20 12:22:35 -0700676 if (size == 4) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700677 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
678 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Shih-wei Liao5381cf92011-07-27 00:28:04 -0700679 } else if (size == 8) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700680 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
681 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
682 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4);
683 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
Ian Rogersb033c752011-07-20 12:22:35 -0700684 }
685}
686
Ian Rogersdc51b792011-09-22 20:41:37 -0700687void ArmAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
688 ManagedRegister mscratch, size_t size) {
689 Register scratch = mscratch.AsArm().AsCoreRegister();
690 CHECK_EQ(size, 4u);
691 LoadFromOffset(kLoadWord, scratch, src_base.AsArm().AsCoreRegister(), src_offset.Int32Value());
692 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
693}
694
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700695void ArmAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
696 ManagedRegister mscratch, size_t size) {
697 Register scratch = mscratch.AsArm().AsCoreRegister();
698 CHECK_EQ(size, 4u);
699 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
700 StoreToOffset(kStoreWord, scratch, dest_base.AsArm().AsCoreRegister(), dest_offset.Int32Value());
701}
702
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700703void ArmAssembler::Copy(FrameOffset /*dst*/, FrameOffset /*src_base*/, Offset /*src_offset*/,
704 ManagedRegister /*mscratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700705 UNIMPLEMENTED(FATAL);
706}
707
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700708void ArmAssembler::Copy(ManagedRegister dest, Offset dest_offset,
709 ManagedRegister src, Offset src_offset,
710 ManagedRegister mscratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700711 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700712 Register scratch = mscratch.AsArm().AsCoreRegister();
713 LoadFromOffset(kLoadWord, scratch, src.AsArm().AsCoreRegister(), src_offset.Int32Value());
714 StoreToOffset(kStoreWord, scratch, dest.AsArm().AsCoreRegister(), dest_offset.Int32Value());
715}
716
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700717void ArmAssembler::Copy(FrameOffset /*dst*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/,
718 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700719 UNIMPLEMENTED(FATAL);
Ian Rogersdc51b792011-09-22 20:41:37 -0700720}
721
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700722void ArmAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
723 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700724 ManagedRegister min_reg, bool null_allowed) {
725 ArmManagedRegister out_reg = mout_reg.AsArm();
726 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700727 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
728 CHECK(out_reg.IsCoreRegister()) << out_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700729 if (null_allowed) {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700730 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
731 // the address in the handle scope holding the reference.
Ian Rogersb033c752011-07-20 12:22:35 -0700732 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700733 if (in_reg.IsNoRegister()) {
734 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700735 SP, handle_scope_offset.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700736 in_reg = out_reg;
737 }
Ian Rogersb033c752011-07-20 12:22:35 -0700738 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
739 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700740 it(EQ, kItElse);
Ian Rogersb033c752011-07-20 12:22:35 -0700741 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700742 } else {
743 it(NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700744 }
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700745 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700746 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700747 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700748 }
749}
750
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700751void ArmAssembler::CreateHandleScopeEntry(FrameOffset out_off,
752 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700753 ManagedRegister mscratch,
754 bool null_allowed) {
755 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700756 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700757 if (null_allowed) {
758 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP,
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700759 handle_scope_offset.Int32Value());
760 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
761 // the address in the handle scope holding the reference.
762 // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset)
Ian Rogersb033c752011-07-20 12:22:35 -0700763 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700764 it(NE);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700765 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700766 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700767 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700768 }
769 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
770}
771
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700772void ArmAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700773 ManagedRegister min_reg) {
774 ArmManagedRegister out_reg = mout_reg.AsArm();
775 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700776 CHECK(out_reg.IsCoreRegister()) << out_reg;
777 CHECK(in_reg.IsCoreRegister()) << in_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700778 Label null_arg;
779 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700780 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); // TODO: why EQ?
Ian Rogersb033c752011-07-20 12:22:35 -0700781 }
782 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700783 it(NE);
Ian Rogersdf20fe02011-07-20 20:34:16 -0700784 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
785 in_reg.AsCoreRegister(), 0, NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700786}
787
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700788void ArmAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700789 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700790}
791
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700792void ArmAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700793 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700794}
795
Ian Rogers2c8f6532011-09-02 17:16:34 -0700796void ArmAssembler::Call(ManagedRegister mbase, Offset offset,
797 ManagedRegister mscratch) {
798 ArmManagedRegister base = mbase.AsArm();
799 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700800 CHECK(base.IsCoreRegister()) << base;
801 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700802 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
803 base.AsCoreRegister(), offset.Int32Value());
804 blx(scratch.AsCoreRegister());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700805 // TODO: place reference map on call.
Ian Rogersb033c752011-07-20 12:22:35 -0700806}
807
Ian Rogers2c8f6532011-09-02 17:16:34 -0700808void ArmAssembler::Call(FrameOffset base, Offset offset,
809 ManagedRegister mscratch) {
810 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700811 CHECK(scratch.IsCoreRegister()) << scratch;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700812 // Call *(*(SP + base) + offset)
813 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
814 SP, base.Int32Value());
815 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
816 scratch.AsCoreRegister(), offset.Int32Value());
817 blx(scratch.AsCoreRegister());
818 // TODO: place reference map on call
819}
820
Ian Rogersdd7624d2014-03-14 17:43:00 -0700821void ArmAssembler::CallFromThread32(ThreadOffset<4> /*offset*/, ManagedRegister /*scratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -0700822 UNIMPLEMENTED(FATAL);
823}
824
Ian Rogers2c8f6532011-09-02 17:16:34 -0700825void ArmAssembler::GetCurrentThread(ManagedRegister tr) {
826 mov(tr.AsArm().AsCoreRegister(), ShifterOperand(TR));
Shih-wei Liao668512a2011-09-01 14:18:34 -0700827}
828
Ian Rogers2c8f6532011-09-02 17:16:34 -0700829void ArmAssembler::GetCurrentThread(FrameOffset offset,
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700830 ManagedRegister /*scratch*/) {
Shih-wei Liao668512a2011-09-01 14:18:34 -0700831 StoreToOffset(kStoreWord, TR, SP, offset.Int32Value(), AL);
832}
833
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700834void ArmAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700835 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700836 ArmExceptionSlowPath* slow = new ArmExceptionSlowPath(scratch, stack_adjust);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700837 buffer_.EnqueueSlowPath(slow);
838 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -0700839 TR, Thread::ExceptionOffset<4>().Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700840 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
841 b(slow->Entry(), NE);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700842}
843
Ian Rogers2c8f6532011-09-02 17:16:34 -0700844void ArmExceptionSlowPath::Emit(Assembler* sasm) {
845 ArmAssembler* sp_asm = down_cast<ArmAssembler*>(sasm);
846#define __ sp_asm->
847 __ Bind(&entry_);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700848 if (stack_adjust_ != 0) { // Fix up the frame.
849 __ DecreaseFrameSize(stack_adjust_);
850 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700851 // Pass exception object as argument.
852 // Don't care about preserving R0 as this call won't return.
Ian Rogers67375ac2011-09-14 00:55:44 -0700853 __ mov(R0, ShifterOperand(scratch_.AsCoreRegister()));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700854 // Set up call to Thread::Current()->pDeliverException.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700855 __ LoadFromOffset(kLoadWord, R12, TR, QUICK_ENTRYPOINT_OFFSET(4, pDeliverException).Int32Value());
Ian Rogers2c8f6532011-09-02 17:16:34 -0700856 __ blx(R12);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700857 // Call never returns.
Ian Rogers67375ac2011-09-14 00:55:44 -0700858 __ bkpt(0);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700859#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -0700860}
861
Dave Allison65fcc2c2014-04-28 13:45:27 -0700862
863static int LeadingZeros(uint32_t val) {
864 uint32_t alt;
865 int32_t n;
866 int32_t count;
867
868 count = 16;
869 n = 32;
870 do {
871 alt = val >> count;
872 if (alt != 0) {
873 n = n - count;
874 val = alt;
875 }
876 count >>= 1;
877 } while (count);
878 return n - val;
879}
880
881
882uint32_t ArmAssembler::ModifiedImmediate(uint32_t value) {
883 int32_t z_leading;
884 int32_t z_trailing;
885 uint32_t b0 = value & 0xff;
886
887 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
888 if (value <= 0xFF)
889 return b0; // 0:000:a:bcdefgh.
890 if (value == ((b0 << 16) | b0))
891 return (0x1 << 12) | b0; /* 0:001:a:bcdefgh */
892 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
893 return (0x3 << 12) | b0; /* 0:011:a:bcdefgh */
894 b0 = (value >> 8) & 0xff;
895 if (value == ((b0 << 24) | (b0 << 8)))
896 return (0x2 << 12) | b0; /* 0:010:a:bcdefgh */
897 /* Can we do it with rotation? */
898 z_leading = LeadingZeros(value);
899 z_trailing = 32 - LeadingZeros(~value & (value - 1));
900 /* A run of eight or fewer active bits? */
901 if ((z_leading + z_trailing) < 24)
902 return kInvalidModifiedImmediate; /* No - bail */
903 /* left-justify the constant, discarding msb (known to be 1) */
904 value <<= z_leading + 1;
905 /* Create bcdefgh */
906 value >>= 25;
907
908 /* Put it all together */
909 uint32_t v = 8 + z_leading;
910
Andreas Gampec8ccf682014-09-29 20:07:43 -0700911 uint32_t i = (v & 16U /* 0b10000 */) >> 4;
912 uint32_t imm3 = (v >> 1) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700913 uint32_t a = v & 1;
914 return value | i << 26 | imm3 << 12 | a << 7;
915}
916
Ian Rogers2c8f6532011-09-02 17:16:34 -0700917} // namespace arm
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700918} // namespace art