blob: fed31c1f59ea3cb52e38da769b00ec5505fa70aa [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "codegen_x86.h"
18#include "dex/quick/mir_to_lir-inl.h"
Mark Mendell67c39c42014-01-31 17:28:00 -080019#include "dex/dataflow_iterator-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "x86_lir.h"
21
22namespace art {
23
24/* This file contains codegen for the X86 ISA */
25
buzbee2700f7e2014-03-07 09:46:20 -080026LIR* X86Mir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 int opcode;
28 /* must be both DOUBLE or both not DOUBLE */
buzbee091cc402014-03-31 10:14:40 -070029 DCHECK(r_dest.IsFloat() || r_src.IsFloat());
30 DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble());
31 if (r_dest.IsDouble()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070032 opcode = kX86MovsdRR;
33 } else {
buzbee091cc402014-03-31 10:14:40 -070034 if (r_dest.IsSingle()) {
35 if (r_src.IsSingle()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070036 opcode = kX86MovssRR;
37 } else { // Fpr <- Gpr
38 opcode = kX86MovdxrRR;
39 }
40 } else { // Gpr <- Fpr
buzbee091cc402014-03-31 10:14:40 -070041 DCHECK(r_src.IsSingle()) << "Raw: 0x" << std::hex << r_src.GetRawBits();
Brian Carlstrom7940e442013-07-12 13:46:57 -070042 opcode = kX86MovdrxRR;
43 }
44 }
45 DCHECK_NE((EncodingMap[opcode].flags & IS_BINARY_OP), 0ULL);
buzbee2700f7e2014-03-07 09:46:20 -080046 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070047 if (r_dest == r_src) {
48 res->flags.is_nop = true;
49 }
50 return res;
51}
52
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070053bool X86Mir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070054 return true;
55}
56
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070057bool X86Mir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 return false;
59}
60
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070061bool X86Mir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 return true;
63}
64
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070065bool X86Mir2Lir::InexpensiveConstantDouble(int64_t value) {
Mark Mendell67c39c42014-01-31 17:28:00 -080066 return value == 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -070067}
68
69/*
70 * Load a immediate using a shortcut if possible; otherwise
71 * grab from the per-translation literal pool. If target is
72 * a high register, build constant into a low register and copy.
73 *
74 * No additional register clobbering operation performed. Use this version when
75 * 1) r_dest is freshly returned from AllocTemp or
76 * 2) The codegen is under fixed register usage
77 */
buzbee2700f7e2014-03-07 09:46:20 -080078LIR* X86Mir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
79 RegStorage r_dest_save = r_dest;
buzbee091cc402014-03-31 10:14:40 -070080 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070081 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080082 return NewLIR2(kX86XorpsRR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070084 r_dest = AllocTemp();
85 }
86
87 LIR *res;
88 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080089 res = NewLIR2(kX86Xor32RR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070090 } else {
91 // Note, there is no byte immediate form of a 32 bit immediate move.
buzbee2700f7e2014-03-07 09:46:20 -080092 res = NewLIR2(kX86Mov32RI, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -070093 }
94
buzbee091cc402014-03-31 10:14:40 -070095 if (r_dest_save.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -080096 NewLIR2(kX86MovdxrRR, r_dest_save.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070097 FreeTemp(r_dest);
98 }
99
100 return res;
101}
102
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700103LIR* X86Mir2Lir::OpUnconditionalBranch(LIR* target) {
Brian Carlstromdf629502013-07-17 22:39:56 -0700104 LIR* res = NewLIR1(kX86Jmp8, 0 /* offset to be patched during assembly*/);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700105 res->target = target;
106 return res;
107}
108
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700109LIR* X86Mir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110 LIR* branch = NewLIR2(kX86Jcc8, 0 /* offset to be patched */,
111 X86ConditionEncoding(cc));
112 branch->target = target;
113 return branch;
114}
115
buzbee2700f7e2014-03-07 09:46:20 -0800116LIR* X86Mir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117 X86OpCode opcode = kX86Bkpt;
118 switch (op) {
119 case kOpNeg: opcode = kX86Neg32R; break;
120 case kOpNot: opcode = kX86Not32R; break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100121 case kOpRev: opcode = kX86Bswap32R; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700122 case kOpBlx: opcode = kX86CallR; break;
123 default:
124 LOG(FATAL) << "Bad case in OpReg " << op;
125 }
buzbee2700f7e2014-03-07 09:46:20 -0800126 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127}
128
buzbee2700f7e2014-03-07 09:46:20 -0800129LIR* X86Mir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130 X86OpCode opcode = kX86Bkpt;
131 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -0700132 DCHECK(!r_dest_src1.IsFloat());
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700133 if (r_dest_src1.Is64Bit()) {
134 switch (op) {
135 case kOpAdd: opcode = byte_imm ? kX86Add64RI8 : kX86Add64RI; break;
136 case kOpSub: opcode = byte_imm ? kX86Sub64RI8 : kX86Sub64RI; break;
137 default:
138 LOG(FATAL) << "Bad case in OpRegImm (64-bit) " << op;
139 }
140 } else {
141 switch (op) {
142 case kOpLsl: opcode = kX86Sal32RI; break;
143 case kOpLsr: opcode = kX86Shr32RI; break;
144 case kOpAsr: opcode = kX86Sar32RI; break;
145 case kOpAdd: opcode = byte_imm ? kX86Add32RI8 : kX86Add32RI; break;
146 case kOpOr: opcode = byte_imm ? kX86Or32RI8 : kX86Or32RI; break;
147 case kOpAdc: opcode = byte_imm ? kX86Adc32RI8 : kX86Adc32RI; break;
148 // case kOpSbb: opcode = kX86Sbb32RI; break;
149 case kOpAnd: opcode = byte_imm ? kX86And32RI8 : kX86And32RI; break;
150 case kOpSub: opcode = byte_imm ? kX86Sub32RI8 : kX86Sub32RI; break;
151 case kOpXor: opcode = byte_imm ? kX86Xor32RI8 : kX86Xor32RI; break;
152 case kOpCmp: opcode = byte_imm ? kX86Cmp32RI8 : kX86Cmp32RI; break;
153 case kOpMov:
154 /*
155 * Moving the constant zero into register can be specialized as an xor of the register.
156 * However, that sets eflags while the move does not. For that reason here, always do
157 * the move and if caller is flexible, they should be calling LoadConstantNoClobber instead.
158 */
159 opcode = kX86Mov32RI;
160 break;
161 case kOpMul:
162 opcode = byte_imm ? kX86Imul32RRI8 : kX86Imul32RRI;
163 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), value);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400164 case kOp2Byte:
165 opcode = kX86Mov32RI;
166 value = static_cast<int8_t>(value);
167 break;
168 case kOp2Short:
169 opcode = kX86Mov32RI;
170 value = static_cast<int16_t>(value);
171 break;
172 case kOp2Char:
173 opcode = kX86Mov32RI;
174 value = static_cast<uint16_t>(value);
175 break;
176 case kOpNeg:
177 opcode = kX86Mov32RI;
178 value = -value;
179 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700180 default:
181 LOG(FATAL) << "Bad case in OpRegImm " << op;
182 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700183 }
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700184 CHECK(!r_dest_src1.Is64Bit() || X86Mir2Lir::EncodingMap[opcode].kind == kReg64Imm) << "OpRegImm(" << op << ")";
buzbee2700f7e2014-03-07 09:46:20 -0800185 return NewLIR2(opcode, r_dest_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186}
187
buzbee2700f7e2014-03-07 09:46:20 -0800188LIR* X86Mir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189 X86OpCode opcode = kX86Nop;
190 bool src2_must_be_cx = false;
191 switch (op) {
192 // X86 unary opcodes
193 case kOpMvn:
194 OpRegCopy(r_dest_src1, r_src2);
195 return OpReg(kOpNot, r_dest_src1);
196 case kOpNeg:
197 OpRegCopy(r_dest_src1, r_src2);
198 return OpReg(kOpNeg, r_dest_src1);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100199 case kOpRev:
200 OpRegCopy(r_dest_src1, r_src2);
201 return OpReg(kOpRev, r_dest_src1);
202 case kOpRevsh:
203 OpRegCopy(r_dest_src1, r_src2);
204 OpReg(kOpRev, r_dest_src1);
205 return OpRegImm(kOpAsr, r_dest_src1, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206 // X86 binary opcodes
207 case kOpSub: opcode = kX86Sub32RR; break;
208 case kOpSbc: opcode = kX86Sbb32RR; break;
209 case kOpLsl: opcode = kX86Sal32RC; src2_must_be_cx = true; break;
210 case kOpLsr: opcode = kX86Shr32RC; src2_must_be_cx = true; break;
211 case kOpAsr: opcode = kX86Sar32RC; src2_must_be_cx = true; break;
212 case kOpMov: opcode = kX86Mov32RR; break;
213 case kOpCmp: opcode = kX86Cmp32RR; break;
214 case kOpAdd: opcode = kX86Add32RR; break;
215 case kOpAdc: opcode = kX86Adc32RR; break;
216 case kOpAnd: opcode = kX86And32RR; break;
217 case kOpOr: opcode = kX86Or32RR; break;
218 case kOpXor: opcode = kX86Xor32RR; break;
219 case kOp2Byte:
buzbee091cc402014-03-31 10:14:40 -0700220 // TODO: there are several instances of this check. A utility function perhaps?
221 // TODO: Similar to Arm's reg < 8 check. Perhaps add attribute checks to RegStorage?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222 // Use shifts instead of a byte operand if the source can't be byte accessed.
buzbee091cc402014-03-31 10:14:40 -0700223 if (r_src2.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
buzbee2700f7e2014-03-07 09:46:20 -0800224 NewLIR2(kX86Mov32RR, r_dest_src1.GetReg(), r_src2.GetReg());
225 NewLIR2(kX86Sal32RI, r_dest_src1.GetReg(), 24);
226 return NewLIR2(kX86Sar32RI, r_dest_src1.GetReg(), 24);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227 } else {
228 opcode = kX86Movsx8RR;
229 }
230 break;
231 case kOp2Short: opcode = kX86Movsx16RR; break;
232 case kOp2Char: opcode = kX86Movzx16RR; break;
233 case kOpMul: opcode = kX86Imul32RR; break;
234 default:
235 LOG(FATAL) << "Bad case in OpRegReg " << op;
236 break;
237 }
buzbee091cc402014-03-31 10:14:40 -0700238 CHECK(!src2_must_be_cx || r_src2.GetReg() == rs_rCX.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800239 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700240}
241
buzbee2700f7e2014-03-07 09:46:20 -0800242LIR* X86Mir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700243 DCHECK(!r_base.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800244 X86OpCode opcode = kX86Nop;
buzbee2700f7e2014-03-07 09:46:20 -0800245 int dest = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800246 switch (move_type) {
247 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700248 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800249 opcode = kX86Mov8RM;
250 break;
251 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700252 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800253 opcode = kX86Mov16RM;
254 break;
255 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700256 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800257 opcode = kX86Mov32RM;
258 break;
259 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700260 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800261 opcode = kX86MovssRM;
262 break;
263 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700264 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800265 opcode = kX86MovsdRM;
266 break;
267 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700268 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800269 opcode = kX86MovupsRM;
270 break;
271 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700272 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800273 opcode = kX86MovapsRM;
274 break;
275 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700276 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800277 opcode = kX86MovlpsRM;
278 break;
279 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700280 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800281 opcode = kX86MovhpsRM;
282 break;
283 case kMov64GP:
284 case kMovLo64FP:
285 case kMovHi64FP:
286 default:
287 LOG(FATAL) << "Bad case in OpMovRegMem";
288 break;
289 }
290
buzbee2700f7e2014-03-07 09:46:20 -0800291 return NewLIR3(opcode, dest, r_base.GetReg(), offset);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800292}
293
buzbee2700f7e2014-03-07 09:46:20 -0800294LIR* X86Mir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700295 DCHECK(!r_base.IsFloat());
buzbee2700f7e2014-03-07 09:46:20 -0800296 int src = r_src.IsPair() ? r_src.GetLowReg() : r_src.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800297
298 X86OpCode opcode = kX86Nop;
299 switch (move_type) {
300 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700301 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800302 opcode = kX86Mov8MR;
303 break;
304 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700305 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800306 opcode = kX86Mov16MR;
307 break;
308 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700309 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800310 opcode = kX86Mov32MR;
311 break;
312 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700313 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800314 opcode = kX86MovssMR;
315 break;
316 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700317 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800318 opcode = kX86MovsdMR;
319 break;
320 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700321 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800322 opcode = kX86MovupsMR;
323 break;
324 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700325 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800326 opcode = kX86MovapsMR;
327 break;
328 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700329 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800330 opcode = kX86MovlpsMR;
331 break;
332 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700333 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800334 opcode = kX86MovhpsMR;
335 break;
336 case kMov64GP:
337 case kMovLo64FP:
338 case kMovHi64FP:
339 default:
340 LOG(FATAL) << "Bad case in OpMovMemReg";
341 break;
342 }
343
buzbee2700f7e2014-03-07 09:46:20 -0800344 return NewLIR3(opcode, r_base.GetReg(), offset, src);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800345}
346
buzbee2700f7e2014-03-07 09:46:20 -0800347LIR* X86Mir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800348 // The only conditional reg to reg operation supported is Cmov
349 DCHECK_EQ(op, kOpCmov);
buzbee2700f7e2014-03-07 09:46:20 -0800350 return NewLIR3(kX86Cmov32RRC, r_dest.GetReg(), r_src.GetReg(), X86ConditionEncoding(cc));
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800351}
352
buzbee2700f7e2014-03-07 09:46:20 -0800353LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700354 X86OpCode opcode = kX86Nop;
355 switch (op) {
356 // X86 binary opcodes
357 case kOpSub: opcode = kX86Sub32RM; break;
358 case kOpMov: opcode = kX86Mov32RM; break;
359 case kOpCmp: opcode = kX86Cmp32RM; break;
360 case kOpAdd: opcode = kX86Add32RM; break;
361 case kOpAnd: opcode = kX86And32RM; break;
362 case kOpOr: opcode = kX86Or32RM; break;
363 case kOpXor: opcode = kX86Xor32RM; break;
364 case kOp2Byte: opcode = kX86Movsx8RM; break;
365 case kOp2Short: opcode = kX86Movsx16RM; break;
366 case kOp2Char: opcode = kX86Movzx16RM; break;
367 case kOpMul:
368 default:
369 LOG(FATAL) << "Bad case in OpRegMem " << op;
370 break;
371 }
buzbee2700f7e2014-03-07 09:46:20 -0800372 LIR *l = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), offset);
373 if (r_base == rs_rX86_SP) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800374 AnnotateDalvikRegAccess(l, offset >> 2, true /* is_load */, false /* is_64bit */);
375 }
376 return l;
377}
378
379LIR* X86Mir2Lir::OpMemReg(OpKind op, RegLocation rl_dest, int r_value) {
380 DCHECK_NE(rl_dest.location, kLocPhysReg);
381 int displacement = SRegOffset(rl_dest.s_reg_low);
382 X86OpCode opcode = kX86Nop;
383 switch (op) {
384 case kOpSub: opcode = kX86Sub32MR; break;
385 case kOpMov: opcode = kX86Mov32MR; break;
386 case kOpCmp: opcode = kX86Cmp32MR; break;
387 case kOpAdd: opcode = kX86Add32MR; break;
388 case kOpAnd: opcode = kX86And32MR; break;
389 case kOpOr: opcode = kX86Or32MR; break;
390 case kOpXor: opcode = kX86Xor32MR; break;
391 case kOpLsl: opcode = kX86Sal32MC; break;
392 case kOpLsr: opcode = kX86Shr32MC; break;
393 case kOpAsr: opcode = kX86Sar32MC; break;
394 default:
395 LOG(FATAL) << "Bad case in OpMemReg " << op;
396 break;
397 }
buzbee091cc402014-03-31 10:14:40 -0700398 LIR *l = NewLIR3(opcode, rs_rX86_SP.GetReg(), displacement, r_value);
Serguei Katkov217fe732014-03-27 14:41:56 +0700399 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, false /* is_64bit */);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800400 AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, false /* is_64bit */);
401 return l;
402}
403
buzbee2700f7e2014-03-07 09:46:20 -0800404LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegLocation rl_value) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800405 DCHECK_NE(rl_value.location, kLocPhysReg);
406 int displacement = SRegOffset(rl_value.s_reg_low);
407 X86OpCode opcode = kX86Nop;
408 switch (op) {
409 case kOpSub: opcode = kX86Sub32RM; break;
410 case kOpMov: opcode = kX86Mov32RM; break;
411 case kOpCmp: opcode = kX86Cmp32RM; break;
412 case kOpAdd: opcode = kX86Add32RM; break;
413 case kOpAnd: opcode = kX86And32RM; break;
414 case kOpOr: opcode = kX86Or32RM; break;
415 case kOpXor: opcode = kX86Xor32RM; break;
416 case kOpMul: opcode = kX86Imul32RM; break;
417 default:
418 LOG(FATAL) << "Bad case in OpRegMem " << op;
419 break;
420 }
buzbee091cc402014-03-31 10:14:40 -0700421 LIR *l = NewLIR3(opcode, r_dest.GetReg(), rs_rX86_SP.GetReg(), displacement);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800422 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, false /* is_64bit */);
423 return l;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700424}
425
buzbee2700f7e2014-03-07 09:46:20 -0800426LIR* X86Mir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
427 RegStorage r_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428 if (r_dest != r_src1 && r_dest != r_src2) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700429 if (op == kOpAdd) { // lea special case, except can't encode rbp as base
Brian Carlstrom7940e442013-07-12 13:46:57 -0700430 if (r_src1 == r_src2) {
431 OpRegCopy(r_dest, r_src1);
432 return OpRegImm(kOpLsl, r_dest, 1);
buzbee2700f7e2014-03-07 09:46:20 -0800433 } else if (r_src1 != rs_rBP) {
434 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src1.GetReg() /* base */,
435 r_src2.GetReg() /* index */, 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700436 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800437 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src2.GetReg() /* base */,
438 r_src1.GetReg() /* index */, 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700439 }
440 } else {
441 OpRegCopy(r_dest, r_src1);
442 return OpRegReg(op, r_dest, r_src2);
443 }
444 } else if (r_dest == r_src1) {
445 return OpRegReg(op, r_dest, r_src2);
446 } else { // r_dest == r_src2
447 switch (op) {
448 case kOpSub: // non-commutative
449 OpReg(kOpNeg, r_dest);
450 op = kOpAdd;
451 break;
452 case kOpSbc:
453 case kOpLsl: case kOpLsr: case kOpAsr: case kOpRor: {
buzbee2700f7e2014-03-07 09:46:20 -0800454 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700455 OpRegCopy(t_reg, r_src1);
456 OpRegReg(op, t_reg, r_src2);
buzbee7a11ab02014-04-28 20:02:38 -0700457 LIR* res = OpRegCopyNoInsert(r_dest, t_reg);
458 AppendLIR(res);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700459 FreeTemp(t_reg);
460 return res;
461 }
462 case kOpAdd: // commutative
463 case kOpOr:
464 case kOpAdc:
465 case kOpAnd:
466 case kOpXor:
467 break;
468 default:
469 LOG(FATAL) << "Bad case in OpRegRegReg " << op;
470 }
471 return OpRegReg(op, r_dest, r_src1);
472 }
473}
474
buzbee2700f7e2014-03-07 09:46:20 -0800475LIR* X86Mir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700476 if (op == kOpMul) {
477 X86OpCode opcode = IS_SIMM8(value) ? kX86Imul32RRI8 : kX86Imul32RRI;
buzbee2700f7e2014-03-07 09:46:20 -0800478 return NewLIR3(opcode, r_dest.GetReg(), r_src.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700479 } else if (op == kOpAnd) {
buzbee091cc402014-03-31 10:14:40 -0700480 if (value == 0xFF && r_src.Low4()) {
buzbee2700f7e2014-03-07 09:46:20 -0800481 return NewLIR2(kX86Movzx8RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482 } else if (value == 0xFFFF) {
buzbee2700f7e2014-03-07 09:46:20 -0800483 return NewLIR2(kX86Movzx16RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700484 }
485 }
486 if (r_dest != r_src) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700487 if (false && op == kOpLsl && value >= 0 && value <= 3) { // lea shift special case
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 // TODO: fix bug in LEA encoding when disp == 0
buzbee2700f7e2014-03-07 09:46:20 -0800489 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r5sib_no_base /* base */,
490 r_src.GetReg() /* index */, value /* scale */, 0 /* disp */);
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700491 } else if (op == kOpAdd) { // lea add special case
buzbee2700f7e2014-03-07 09:46:20 -0800492 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r_src.GetReg() /* base */,
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700493 rs_rX86_SP.GetReg()/*r4sib_no_index*/ /* index */, 0 /* scale */, value /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700494 }
495 OpRegCopy(r_dest, r_src);
496 }
497 return OpRegImm(op, r_dest, value);
498}
499
Ian Rogersdd7624d2014-03-14 17:43:00 -0700500LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700501 DCHECK_EQ(kX86, cu_->instruction_set);
502 X86OpCode opcode = kX86Bkpt;
503 switch (op) {
504 case kOpBlx: opcode = kX86CallT; break;
505 case kOpBx: opcode = kX86JmpT; break;
506 default:
507 LOG(FATAL) << "Bad opcode: " << op;
508 break;
509 }
510 return NewLIR1(opcode, thread_offset.Int32Value());
511}
512
513LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) {
514 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 X86OpCode opcode = kX86Bkpt;
516 switch (op) {
517 case kOpBlx: opcode = kX86CallT; break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700518 case kOpBx: opcode = kX86JmpT; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700519 default:
520 LOG(FATAL) << "Bad opcode: " << op;
521 break;
522 }
Ian Rogers468532e2013-08-05 10:56:33 -0700523 return NewLIR1(opcode, thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700524}
525
buzbee2700f7e2014-03-07 09:46:20 -0800526LIR* X86Mir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700527 X86OpCode opcode = kX86Bkpt;
528 switch (op) {
529 case kOpBlx: opcode = kX86CallM; break;
530 default:
531 LOG(FATAL) << "Bad opcode: " << op;
532 break;
533 }
buzbee2700f7e2014-03-07 09:46:20 -0800534 return NewLIR2(opcode, r_base.GetReg(), disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535}
536
buzbee2700f7e2014-03-07 09:46:20 -0800537LIR* X86Mir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700538 int32_t val_lo = Low32Bits(value);
539 int32_t val_hi = High32Bits(value);
buzbee2700f7e2014-03-07 09:46:20 -0800540 int32_t low_reg_val = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700541 LIR *res;
Mark Mendelle87f9b52014-04-30 14:13:18 -0400542 bool is_fp = r_dest.IsFloat();
buzbee2700f7e2014-03-07 09:46:20 -0800543 // TODO: clean this up once we fully recognize 64-bit storage containers.
544 if (is_fp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700545 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800546 return NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Mark Mendell67c39c42014-01-31 17:28:00 -0800547 } else if (base_of_code_ != nullptr) {
548 // We will load the value from the literal area.
549 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
550 if (data_target == NULL) {
551 data_target = AddWideData(&literal_list_, val_lo, val_hi);
552 }
553
554 // Address the start of the method
555 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
556 rl_method = LoadValue(rl_method, kCoreReg);
557
558 // Load the proper value from the literal area.
559 // We don't know the proper offset for the value, so pick one that will force
560 // 4 byte offset. We will fix this up in the assembler later to have the right
561 // value.
buzbee2700f7e2014-03-07 09:46:20 -0800562 res = LoadBaseDisp(rl_method.reg, 256 /* bogus */, RegStorage::Solo64(low_reg_val),
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100563 kDouble);
Mark Mendell67c39c42014-01-31 17:28:00 -0800564 res->target = data_target;
565 res->flags.fixup = kFixupLoad;
566 SetMemRefType(res, true, kLiteral);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800567 store_method_addr_used_ = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700568 } else {
569 if (val_lo == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800570 res = NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800572 res = LoadConstantNoClobber(RegStorage::Solo32(low_reg_val), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700573 }
574 if (val_hi != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800575 RegStorage r_dest_hi = AllocTempDouble();
buzbee091cc402014-03-31 10:14:40 -0700576 LoadConstantNoClobber(r_dest_hi, val_hi);
577 NewLIR2(kX86PunpckldqRR, low_reg_val, r_dest_hi.GetReg());
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000578 FreeTemp(r_dest_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700579 }
580 }
581 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800582 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
583 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700584 }
585 return res;
586}
587
buzbee2700f7e2014-03-07 09:46:20 -0800588LIR* X86Mir2Lir::LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100589 int displacement, RegStorage r_dest, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700590 LIR *load = NULL;
591 LIR *load2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800592 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700593 bool pair = r_dest.IsPair();
594 bool is64bit = ((size == k64) || (size == kDouble));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 X86OpCode opcode = kX86Nop;
596 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700597 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700598 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700599 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700600 opcode = is_array ? kX86MovsdRA : kX86MovsdRM;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700601 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
603 }
604 // TODO: double store is to unaligned address
605 DCHECK_EQ((displacement & 0x3), 0);
606 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700607 case kWord:
608 if (Gen64Bit()) {
609 opcode = is_array ? kX86Mov64RA : kX86Mov64RM;
610 CHECK_EQ(is_array, false);
611 CHECK_EQ(r_dest.IsFloat(), false);
612 break;
613 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700614 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700615 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700616 case kReference: // TODO: update for reference decompression on 64-bit targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700617 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
buzbee091cc402014-03-31 10:14:40 -0700618 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700619 opcode = is_array ? kX86MovssRA : kX86MovssRM;
buzbee091cc402014-03-31 10:14:40 -0700620 DCHECK(r_dest.IsFloat());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700621 }
622 DCHECK_EQ((displacement & 0x3), 0);
623 break;
624 case kUnsignedHalf:
625 opcode = is_array ? kX86Movzx16RA : kX86Movzx16RM;
626 DCHECK_EQ((displacement & 0x1), 0);
627 break;
628 case kSignedHalf:
629 opcode = is_array ? kX86Movsx16RA : kX86Movsx16RM;
630 DCHECK_EQ((displacement & 0x1), 0);
631 break;
632 case kUnsignedByte:
633 opcode = is_array ? kX86Movzx8RA : kX86Movzx8RM;
634 break;
635 case kSignedByte:
636 opcode = is_array ? kX86Movsx8RA : kX86Movsx8RM;
637 break;
638 default:
639 LOG(FATAL) << "Bad case in LoadBaseIndexedDispBody";
640 }
641
642 if (!is_array) {
643 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800644 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700645 } else {
buzbee091cc402014-03-31 10:14:40 -0700646 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
647 if (r_base == r_dest.GetLow()) {
648 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700649 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700650 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700651 } else {
buzbee091cc402014-03-31 10:14:40 -0700652 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
653 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 displacement + HIWORD_OFFSET);
655 }
656 }
buzbee2700f7e2014-03-07 09:46:20 -0800657 if (r_base == rs_rX86_SP) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700658 AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
659 true /* is_load */, is64bit);
660 if (pair) {
661 AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2,
662 true /* is_load */, is64bit);
663 }
664 }
665 } else {
666 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800667 load = NewLIR5(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 displacement + LOWORD_OFFSET);
669 } else {
buzbee091cc402014-03-31 10:14:40 -0700670 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
671 if (r_base == r_dest.GetLow()) {
672 if (r_dest.GetHigh() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800673 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800674 RegStorage temp = AllocTemp();
675 load2 = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800676 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700677 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800678 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700679 OpRegCopy(r_dest.GetHigh(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800680 FreeTemp(temp);
681 } else {
buzbee091cc402014-03-31 10:14:40 -0700682 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800683 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700684 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800685 displacement + LOWORD_OFFSET);
686 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700687 } else {
buzbee091cc402014-03-31 10:14:40 -0700688 if (r_dest.GetLow() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800689 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800690 RegStorage temp = AllocTemp();
691 load = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800692 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700693 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800694 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700695 OpRegCopy(r_dest.GetLow(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800696 FreeTemp(temp);
697 } else {
buzbee091cc402014-03-31 10:14:40 -0700698 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800699 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700700 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800701 displacement + HIWORD_OFFSET);
702 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703 }
704 }
705 }
706
707 return load;
708}
709
710/* Load value from base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800711LIR* X86Mir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
712 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100713 return LoadBaseIndexedDisp(r_base, r_index, scale, 0, r_dest, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700714}
715
Vladimir Marko674744e2014-04-24 15:18:26 +0100716LIR* X86Mir2Lir::LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
717 OpSize size) {
718 // LoadBaseDisp() will emit correct insn for atomic load on x86
719 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
720 return LoadBaseDisp(r_base, displacement, r_dest, size);
721}
722
buzbee091cc402014-03-31 10:14:40 -0700723LIR* X86Mir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100724 OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700725 return LoadBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100726 size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727}
728
buzbee2700f7e2014-03-07 09:46:20 -0800729LIR* X86Mir2Lir::StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100730 int displacement, RegStorage r_src, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700731 LIR *store = NULL;
732 LIR *store2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800733 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700734 bool pair = r_src.IsPair();
735 bool is64bit = (size == k64) || (size == kDouble);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700736 X86OpCode opcode = kX86Nop;
737 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700738 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700740 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700741 opcode = is_array ? kX86MovsdAR : kX86MovsdMR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700742 } else {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700743 if (Gen64Bit()) {
744 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
745 } else {
746 // TODO(64): pair = true;
747 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
748 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700749 }
750 // TODO: double store is to unaligned address
751 DCHECK_EQ((displacement & 0x3), 0);
752 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700753 case kWord:
754 if (Gen64Bit()) {
755 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
756 CHECK_EQ(is_array, false);
757 CHECK_EQ(r_src.IsFloat(), false);
758 break;
759 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700760 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700761 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700762 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700763 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
buzbee091cc402014-03-31 10:14:40 -0700764 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700765 opcode = is_array ? kX86MovssAR : kX86MovssMR;
buzbee091cc402014-03-31 10:14:40 -0700766 DCHECK(r_src.IsSingle());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767 }
768 DCHECK_EQ((displacement & 0x3), 0);
769 break;
770 case kUnsignedHalf:
771 case kSignedHalf:
772 opcode = is_array ? kX86Mov16AR : kX86Mov16MR;
773 DCHECK_EQ((displacement & 0x1), 0);
774 break;
775 case kUnsignedByte:
776 case kSignedByte:
777 opcode = is_array ? kX86Mov8AR : kX86Mov8MR;
778 break;
779 default:
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000780 LOG(FATAL) << "Bad case in StoreBaseIndexedDispBody";
Brian Carlstrom7940e442013-07-12 13:46:57 -0700781 }
782
783 if (!is_array) {
784 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800785 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700786 } else {
buzbee091cc402014-03-31 10:14:40 -0700787 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
788 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetLowReg());
789 store2 = NewLIR3(opcode, r_base.GetReg(), displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700790 }
buzbee2700f7e2014-03-07 09:46:20 -0800791 if (r_base == rs_rX86_SP) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700792 AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
793 false /* is_load */, is64bit);
794 if (pair) {
795 AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2,
796 false /* is_load */, is64bit);
797 }
798 }
799 } else {
800 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800801 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
802 displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700803 } else {
buzbee091cc402014-03-31 10:14:40 -0700804 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
buzbee2700f7e2014-03-07 09:46:20 -0800805 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700806 displacement + LOWORD_OFFSET, r_src.GetLowReg());
buzbee2700f7e2014-03-07 09:46:20 -0800807 store2 = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700808 displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700809 }
810 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700811 return store;
812}
813
814/* store value base base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800815LIR* X86Mir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700816 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100817 return StoreBaseIndexedDisp(r_base, r_index, scale, 0, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700818}
819
Vladimir Marko674744e2014-04-24 15:18:26 +0100820LIR* X86Mir2Lir::StoreBaseDispVolatile(RegStorage r_base, int displacement,
821 RegStorage r_src, OpSize size) {
822 // StoreBaseDisp() will emit correct insn for atomic store on x86
823 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
824 return StoreBaseDisp(r_base, displacement, r_src, size);
825}
826
buzbee2700f7e2014-03-07 09:46:20 -0800827LIR* X86Mir2Lir::StoreBaseDisp(RegStorage r_base, int displacement,
828 RegStorage r_src, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100829 return StoreBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700830}
831
buzbee2700f7e2014-03-07 09:46:20 -0800832LIR* X86Mir2Lir::OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800833 int offset, int check_value, LIR* target) {
buzbee2700f7e2014-03-07 09:46:20 -0800834 NewLIR3(IS_SIMM8(check_value) ? kX86Cmp32MI8 : kX86Cmp32MI, base_reg.GetReg(), offset,
Mark Mendell766e9292014-01-27 07:55:47 -0800835 check_value);
836 LIR* branch = OpCondBranch(cond, target);
837 return branch;
838}
839
Mark Mendell67c39c42014-01-31 17:28:00 -0800840void X86Mir2Lir::AnalyzeMIR() {
841 // Assume we don't need a pointer to the base of the code.
842 cu_->NewTimingSplit("X86 MIR Analysis");
843 store_method_addr_ = false;
844
845 // Walk the MIR looking for interesting items.
846 PreOrderDfsIterator iter(mir_graph_);
847 BasicBlock* curr_bb = iter.Next();
848 while (curr_bb != NULL) {
849 AnalyzeBB(curr_bb);
850 curr_bb = iter.Next();
851 }
852
853 // Did we need a pointer to the method code?
854 if (store_method_addr_) {
855 base_of_code_ = mir_graph_->GetNewCompilerTemp(kCompilerTempVR, false);
856 } else {
857 base_of_code_ = nullptr;
858 }
859}
860
861void X86Mir2Lir::AnalyzeBB(BasicBlock * bb) {
862 if (bb->block_type == kDead) {
863 // Ignore dead blocks
864 return;
865 }
866
867 for (MIR *mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
868 int opcode = mir->dalvikInsn.opcode;
869 if (opcode >= kMirOpFirst) {
870 AnalyzeExtendedMIR(opcode, bb, mir);
871 } else {
872 AnalyzeMIR(opcode, bb, mir);
873 }
874 }
875}
876
877
878void X86Mir2Lir::AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir) {
879 switch (opcode) {
880 // Instructions referencing doubles.
881 case kMirOpFusedCmplDouble:
882 case kMirOpFusedCmpgDouble:
883 AnalyzeFPInstruction(opcode, bb, mir);
884 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400885 case kMirOpConstVector:
886 store_method_addr_ = true;
887 break;
Mark Mendell67c39c42014-01-31 17:28:00 -0800888 default:
889 // Ignore the rest.
890 break;
891 }
892}
893
894void X86Mir2Lir::AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir) {
895 // Looking for
896 // - Do we need a pointer to the code (used for packed switches and double lits)?
897
898 switch (opcode) {
899 // Instructions referencing doubles.
900 case Instruction::CMPL_DOUBLE:
901 case Instruction::CMPG_DOUBLE:
902 case Instruction::NEG_DOUBLE:
903 case Instruction::ADD_DOUBLE:
904 case Instruction::SUB_DOUBLE:
905 case Instruction::MUL_DOUBLE:
906 case Instruction::DIV_DOUBLE:
907 case Instruction::REM_DOUBLE:
908 case Instruction::ADD_DOUBLE_2ADDR:
909 case Instruction::SUB_DOUBLE_2ADDR:
910 case Instruction::MUL_DOUBLE_2ADDR:
911 case Instruction::DIV_DOUBLE_2ADDR:
912 case Instruction::REM_DOUBLE_2ADDR:
913 AnalyzeFPInstruction(opcode, bb, mir);
914 break;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800915
Mark Mendell67c39c42014-01-31 17:28:00 -0800916 // Packed switches and array fills need a pointer to the base of the method.
917 case Instruction::FILL_ARRAY_DATA:
918 case Instruction::PACKED_SWITCH:
919 store_method_addr_ = true;
920 break;
921 default:
922 // Other instructions are not interesting yet.
923 break;
924 }
925}
926
927void X86Mir2Lir::AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir) {
928 // Look at all the uses, and see if they are double constants.
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700929 uint64_t attrs = MIRGraph::GetDataFlowAttributes(static_cast<Instruction::Code>(opcode));
Mark Mendell67c39c42014-01-31 17:28:00 -0800930 int next_sreg = 0;
931 if (attrs & DF_UA) {
932 if (attrs & DF_A_WIDE) {
933 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
934 next_sreg += 2;
935 } else {
936 next_sreg++;
937 }
938 }
939 if (attrs & DF_UB) {
940 if (attrs & DF_B_WIDE) {
941 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
942 next_sreg += 2;
943 } else {
944 next_sreg++;
945 }
946 }
947 if (attrs & DF_UC) {
948 if (attrs & DF_C_WIDE) {
949 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
950 }
951 }
952}
953
954void X86Mir2Lir::AnalyzeDoubleUse(RegLocation use) {
955 // If this is a double literal, we will want it in the literal pool.
956 if (use.is_const) {
957 store_method_addr_ = true;
958 }
959}
960
buzbee30adc732014-05-09 15:10:18 -0700961RegLocation X86Mir2Lir::UpdateLocTyped(RegLocation loc, int reg_class) {
962 loc = UpdateLoc(loc);
963 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
964 if (GetRegInfo(loc.reg)->IsTemp()) {
965 Clobber(loc.reg);
966 FreeTemp(loc.reg);
967 loc.reg = RegStorage::InvalidReg();
968 loc.location = kLocDalvikFrame;
969 }
970 }
971 return loc;
972}
973
974RegLocation X86Mir2Lir::UpdateLocWideTyped(RegLocation loc, int reg_class) {
975 loc = UpdateLocWide(loc);
976 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
977 if (GetRegInfo(loc.reg)->IsTemp()) {
978 Clobber(loc.reg);
979 FreeTemp(loc.reg);
980 loc.reg = RegStorage::InvalidReg();
981 loc.location = kLocDalvikFrame;
982 }
983 }
984 return loc;
985}
986
Brian Carlstrom7940e442013-07-12 13:46:57 -0700987} // namespace art