blob: 7d1e20ea420f97b962a316120ae600bdcb58e3d5 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "x86_lir.h"
22
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070023#include <map>
24
Brian Carlstrom7940e442013-07-12 13:46:57 -070025namespace art {
26
Mark Mendelle87f9b52014-04-30 14:13:18 -040027class X86Mir2Lir : public Mir2Lir {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070028 protected:
29 class InToRegStorageMapper {
30 public:
Serguei Katkov407a9d22014-07-05 03:09:32 +070031 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref) = 0;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070032 virtual ~InToRegStorageMapper() {}
33 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070034
Ian Rogers0f9b9c52014-06-09 01:32:12 -070035 class InToRegStorageX86_64Mapper : public InToRegStorageMapper {
36 public:
Chao-ying Fua77ee512014-07-01 17:43:41 -070037 explicit InToRegStorageX86_64Mapper(Mir2Lir* ml) : ml_(ml), cur_core_reg_(0), cur_fp_reg_(0) {}
Ian Rogers0f9b9c52014-06-09 01:32:12 -070038 virtual ~InToRegStorageX86_64Mapper() {}
Serguei Katkov407a9d22014-07-05 03:09:32 +070039 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref);
Chao-ying Fua77ee512014-07-01 17:43:41 -070040 protected:
41 Mir2Lir* ml_;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070042 private:
43 int cur_core_reg_;
44 int cur_fp_reg_;
45 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070046
Ian Rogers0f9b9c52014-06-09 01:32:12 -070047 class InToRegStorageMapping {
48 public:
49 InToRegStorageMapping() : max_mapped_in_(0), is_there_stack_mapped_(false),
50 initialized_(false) {}
51 void Initialize(RegLocation* arg_locs, int count, InToRegStorageMapper* mapper);
52 int GetMaxMappedIn() { return max_mapped_in_; }
53 bool IsThereStackMapped() { return is_there_stack_mapped_; }
54 RegStorage Get(int in_position);
55 bool IsInitialized() { return initialized_; }
56 private:
57 std::map<int, RegStorage> mapping_;
58 int max_mapped_in_;
59 bool is_there_stack_mapped_;
60 bool initialized_;
61 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070062
Ian Rogers0f9b9c52014-06-09 01:32:12 -070063 public:
Elena Sayapinadd644502014-07-01 18:39:52 +070064 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -070065
Ian Rogers0f9b9c52014-06-09 01:32:12 -070066 // Required for target - codegen helpers.
67 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070068 RegLocation rl_dest, int lit) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070069 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
70 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070071 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070072 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000073 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070074 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010075 OpSize size) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070076 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
77 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Ian Rogers0f9b9c52014-06-09 01:32:12 -070078 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000079 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070080 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
81 OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070082 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) OVERRIDE;
83 void GenImplicitNullCheck(RegStorage reg, int opt_flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070084
Ian Rogers0f9b9c52014-06-09 01:32:12 -070085 // Required for target - register utilities.
Chao-ying Fua77ee512014-07-01 17:43:41 -070086 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
Andreas Gampeccc60262014-07-04 18:02:38 -070087 RegStorage TargetReg(SpecialTargetRegister symbolic_reg, WideKind wide_kind) OVERRIDE {
88 if (wide_kind == kWide) {
89 if (cu_->target64) {
90 return As64BitReg(TargetReg32(symbolic_reg));
91 } else {
92 // x86: construct a pair.
93 DCHECK((kArg0 <= symbolic_reg && symbolic_reg < kArg3) ||
94 (kFArg0 <= symbolic_reg && symbolic_reg < kFArg3) ||
95 (kRet0 == symbolic_reg));
96 return RegStorage::MakeRegPair(TargetReg32(symbolic_reg),
97 TargetReg32(static_cast<SpecialTargetRegister>(symbolic_reg + 1)));
98 }
99 } else if (wide_kind == kRef && cu_->target64) {
100 return As64BitReg(TargetReg32(symbolic_reg));
Chao-ying Fua77ee512014-07-01 17:43:41 -0700101 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700102 return TargetReg32(symbolic_reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700103 }
104 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700105 RegStorage TargetPtrReg(SpecialTargetRegister symbolic_reg) OVERRIDE {
Andreas Gampeccc60262014-07-04 18:02:38 -0700106 return TargetReg(symbolic_reg, cu_->target64 ? kWide : kNotWide);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700107 }
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700108
109 RegStorage GetArgMappingToPhysicalReg(int arg_num) OVERRIDE;
110
111 RegLocation GetReturnAlt() OVERRIDE;
112 RegLocation GetReturnWideAlt() OVERRIDE;
113 RegLocation LocCReturn() OVERRIDE;
114 RegLocation LocCReturnRef() OVERRIDE;
115 RegLocation LocCReturnDouble() OVERRIDE;
116 RegLocation LocCReturnFloat() OVERRIDE;
117 RegLocation LocCReturnWide() OVERRIDE;
118
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100119 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700120 void AdjustSpillMask() OVERRIDE;
121 void ClobberCallerSave() OVERRIDE;
122 void FreeCallTemps() OVERRIDE;
123 void LockCallTemps() OVERRIDE;
124
125 void CompilerInitializeRegAlloc() OVERRIDE;
126 int VectorRegisterSize() OVERRIDE;
127 int NumReservableVectorRegisters(bool fp_used) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700129 // Required for target - miscellaneous.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700130 void AssembleLIR() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100131 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
132 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
133 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700134 const char* GetTargetInstFmt(int opcode) OVERRIDE;
135 const char* GetTargetInstName(int opcode) OVERRIDE;
136 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100137 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700138 uint64_t GetTargetInstFlags(int opcode) OVERRIDE;
Ian Rogers5aa6e042014-06-13 16:38:24 -0700139 size_t GetInsnSize(LIR* lir) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700140 bool IsUnconditionalBranch(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700142 // Get the register class for load/store of a field.
143 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +0100144
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700145 // Required for target - Dalvik-level generators.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700146 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700147 RegLocation rl_dest, int scale) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700148 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700149 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) OVERRIDE;
150
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700151 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700152 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700153 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700154 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700155 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700156 RegLocation rl_src2) OVERRIDE;
157 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
158
159 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) OVERRIDE;
160 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) OVERRIDE;
161 bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) OVERRIDE;
Yixin Shou8c914c02014-07-28 14:17:09 -0400162 bool GenInlinedReverseBits(CallInfo* info, OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700163 bool GenInlinedSqrt(CallInfo* info) OVERRIDE;
Yixin Shou7071c8d2014-03-05 06:07:48 -0500164 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
165 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700166 bool GenInlinedPeek(CallInfo* info, OpSize size) OVERRIDE;
167 bool GenInlinedPoke(CallInfo* info, OpSize size) OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -0700168 bool GenInlinedCharAt(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700169
170 // Long instructions.
Andreas Gampec76c6142014-08-04 16:30:03 -0700171 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
172 RegLocation rl_src2) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700173 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
174 RegLocation rl_src2) OVERRIDE;
175 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
176 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700177 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) OVERRIDE;
178 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
179 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
180 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800181
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700182 /*
183 * @brief Generate a two address long operation with a constant value
184 * @param rl_dest location of result
185 * @param rl_src constant source operand
186 * @param op Opcode to be generated
187 * @return success or not
188 */
189 bool GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700190
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700191 /*
192 * @brief Generate a three address long operation with a constant value
193 * @param rl_dest location of result
194 * @param rl_src1 source operand
195 * @param rl_src2 constant source operand
196 * @param op Opcode to be generated
197 * @return success or not
198 */
199 bool GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
200 Instruction::Code op);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700201 /**
202 * @brief Generate a long arithmetic operation.
203 * @param rl_dest The destination.
204 * @param rl_src1 First operand.
205 * @param rl_src2 Second operand.
206 * @param op The DEX opcode for the operation.
207 * @param is_commutative The sources can be swapped if needed.
208 */
209 virtual void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
210 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800211
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700212 /**
213 * @brief Generate a two operand long arithmetic operation.
214 * @param rl_dest The destination.
215 * @param rl_src Second operand.
216 * @param op The DEX opcode for the operation.
217 */
218 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800219
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700220 /**
221 * @brief Generate a long operation.
222 * @param rl_dest The destination. Must be in a register
223 * @param rl_src The other operand. May be in a register or in memory.
224 * @param op The DEX opcode for the operation.
225 */
226 virtual void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700227
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700228
229 // TODO: collapse reg_lo, reg_hi
230 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div)
231 OVERRIDE;
232 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) OVERRIDE;
233 void GenDivZeroCheckWide(RegStorage reg) OVERRIDE;
234 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
235 void GenExitSequence() OVERRIDE;
236 void GenSpecialExitSequence() OVERRIDE;
237 void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) OVERRIDE;
238 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) OVERRIDE;
239 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) OVERRIDE;
240 void GenSelect(BasicBlock* bb, MIR* mir) OVERRIDE;
241 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
242 int32_t true_val, int32_t false_val, RegStorage rs_dest,
243 int dest_reg_class) OVERRIDE;
244 bool GenMemBarrier(MemBarrierKind barrier_kind) OVERRIDE;
245 void GenMoveException(RegLocation rl_dest) OVERRIDE;
246 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
247 int first_bit, int second_bit) OVERRIDE;
248 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
249 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
Andreas Gampe48971b32014-08-06 10:09:01 -0700250 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
251 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700252
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700253 /**
254 * @brief Implement instanceof a final class with x86 specific code.
255 * @param use_declaring_class 'true' if we can use the class itself.
256 * @param type_idx Type index to use if use_declaring_class is 'false'.
257 * @param rl_dest Result to be set to 0 or 1.
258 * @param rl_src Object to be tested.
259 */
260 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700261 RegLocation rl_src) OVERRIDE;
Chao-ying Fua0147762014-06-06 18:38:49 -0700262
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700263 // Single operation generators.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700264 LIR* OpUnconditionalBranch(LIR* target) OVERRIDE;
265 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) OVERRIDE;
266 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target) OVERRIDE;
267 LIR* OpCondBranch(ConditionCode cc, LIR* target) OVERRIDE;
268 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) OVERRIDE;
269 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
270 LIR* OpIT(ConditionCode cond, const char* guide) OVERRIDE;
271 void OpEndIT(LIR* it) OVERRIDE;
272 LIR* OpMem(OpKind op, RegStorage r_base, int disp) OVERRIDE;
273 LIR* OpPcRelLoad(RegStorage reg, LIR* target) OVERRIDE;
274 LIR* OpReg(OpKind op, RegStorage r_dest_src) OVERRIDE;
275 void OpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
276 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) OVERRIDE;
277 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) OVERRIDE;
278 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) OVERRIDE;
279 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) OVERRIDE;
280 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) OVERRIDE;
281 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) OVERRIDE;
282 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) OVERRIDE;
283 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) OVERRIDE;
284 LIR* OpTestSuspend(LIR* target) OVERRIDE;
285 LIR* OpVldm(RegStorage r_base, int count) OVERRIDE;
286 LIR* OpVstm(RegStorage r_base, int count) OVERRIDE;
287 void OpRegCopyWide(RegStorage dest, RegStorage src) OVERRIDE;
288 bool GenInlinedCurrentThread(CallInfo* info) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700289
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700290 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
291 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
292 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
293 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700294
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700295 /*
296 * @brief Should try to optimize for two address instructions?
297 * @return true if we try to avoid generating three operand instructions.
298 */
299 virtual bool GenerateTwoOperandInstructions() const { return true; }
Mark Mendelle87f9b52014-04-30 14:13:18 -0400300
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700301 /*
302 * @brief x86 specific codegen for int operations.
303 * @param opcode Operation to perform.
304 * @param rl_dest Destination for the result.
305 * @param rl_lhs Left hand operand.
306 * @param rl_rhs Right hand operand.
307 */
308 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700309 RegLocation rl_rhs) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800310
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700311 /*
312 * @brief Load the Method* of a dex method into the register.
313 * @param target_method The MethodReference of the method to be invoked.
314 * @param type How the method will be invoked.
315 * @param register that will contain the code address.
316 * @note register will be passed to TargetReg to get physical register.
317 */
318 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700319 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800320
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700321 /*
322 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -0700323 * @param dex DexFile that contains the class type.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700324 * @param type How the method will be invoked.
325 * @param register that will contain the code address.
326 * @note register will be passed to TargetReg to get physical register.
327 */
Fred Shihe7f82e22014-08-06 10:46:37 -0700328 void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
329 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800330
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700331 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700332
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700333 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700334 NextCallInsn next_call_insn,
335 const MethodReference& target_method,
336 uint32_t vtable_idx,
337 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700338 bool skip_this) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700339
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700340 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
341 NextCallInsn next_call_insn,
342 const MethodReference& target_method,
343 uint32_t vtable_idx,
344 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700345 bool skip_this) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800346
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700347 /*
348 * @brief Generate a relative call to the method that will be patched at link time.
349 * @param target_method The MethodReference of the method to be invoked.
350 * @param type How the method will be invoked.
351 * @returns Call instruction
352 */
353 virtual LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800354
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700355 /*
356 * @brief Handle x86 specific literals
357 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700358 void InstallLiteralPools() OVERRIDE;
Mark Mendellae9fd932014-02-10 16:14:35 -0800359
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700360 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700361 * @brief Generate the debug_frame FDE information.
362 * @returns pointer to vector containing CFE information
363 */
Tong Shen547cdfd2014-08-05 01:54:19 -0700364 std::vector<uint8_t>* ReturnFrameDescriptionEntry() OVERRIDE;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800365
Andreas Gampe98430592014-07-27 19:44:50 -0700366 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
367
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700368 protected:
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700369 RegStorage TargetReg32(SpecialTargetRegister reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700370 // Casting of RegStorage
371 RegStorage As32BitReg(RegStorage reg) {
372 DCHECK(!reg.IsPair());
373 if ((kFailOnSizeError || kReportSizeError) && !reg.Is64Bit()) {
374 if (kFailOnSizeError) {
375 LOG(FATAL) << "Expected 64b register " << reg.GetReg();
376 } else {
377 LOG(WARNING) << "Expected 64b register " << reg.GetReg();
378 return reg;
379 }
380 }
381 RegStorage ret_val = RegStorage(RegStorage::k32BitSolo,
382 reg.GetRawBits() & RegStorage::kRegTypeMask);
383 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k32SoloStorageMask)
384 ->GetReg().GetReg(),
385 ret_val.GetReg());
386 return ret_val;
387 }
388
389 RegStorage As64BitReg(RegStorage reg) {
390 DCHECK(!reg.IsPair());
391 if ((kFailOnSizeError || kReportSizeError) && !reg.Is32Bit()) {
392 if (kFailOnSizeError) {
393 LOG(FATAL) << "Expected 32b register " << reg.GetReg();
394 } else {
395 LOG(WARNING) << "Expected 32b register " << reg.GetReg();
396 return reg;
397 }
398 }
399 RegStorage ret_val = RegStorage(RegStorage::k64BitSolo,
400 reg.GetRawBits() & RegStorage::kRegTypeMask);
401 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k64SoloStorageMask)
402 ->GetReg().GetReg(),
403 ret_val.GetReg());
404 return ret_val;
405 }
406
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700407 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
408 RegStorage r_dest, OpSize size);
409 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
410 RegStorage r_src, OpSize size);
411
412 RegStorage GetCoreArgMappingToPhysicalReg(int core_arg_num);
413
414 int AssignInsnOffsets();
415 void AssignOffsets();
416 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
417
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700418 size_t ComputeSize(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_index,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700419 int32_t raw_base, int32_t displacement);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700420 void CheckValidByteRegister(const X86EncodingMap* entry, int32_t raw_reg);
421 void EmitPrefix(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700422 int32_t raw_reg_r, int32_t raw_reg_x, int32_t raw_reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700423 void EmitOpcode(const X86EncodingMap* entry);
424 void EmitPrefixAndOpcode(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700425 int32_t reg_r, int32_t reg_x, int32_t reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700426 void EmitDisp(uint8_t base, int32_t disp);
427 void EmitModrmThread(uint8_t reg_or_opcode);
428 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int32_t disp);
429 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale,
430 int32_t disp);
431 void EmitImm(const X86EncodingMap* entry, int64_t imm);
432 void EmitNullary(const X86EncodingMap* entry);
433 void EmitOpRegOpcode(const X86EncodingMap* entry, int32_t raw_reg);
434 void EmitOpReg(const X86EncodingMap* entry, int32_t raw_reg);
435 void EmitOpMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
436 void EmitOpArray(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
437 int32_t disp);
438 void EmitMemReg(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_reg);
439 void EmitRegMem(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base, int32_t disp);
440 void EmitRegArray(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base,
441 int32_t raw_index, int scale, int32_t disp);
442 void EmitArrayReg(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
443 int32_t disp, int32_t raw_reg);
444 void EmitMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
445 void EmitArrayImm(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
446 int32_t raw_disp, int32_t imm);
447 void EmitRegThread(const X86EncodingMap* entry, int32_t raw_reg, int32_t disp);
448 void EmitRegReg(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2);
449 void EmitRegRegImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t imm);
450 void EmitRegMemImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
451 int32_t imm);
452 void EmitMemRegImm(const X86EncodingMap* entry, int32_t base, int32_t disp, int32_t raw_reg1,
453 int32_t imm);
454 void EmitRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
455 void EmitThreadImm(const X86EncodingMap* entry, int32_t disp, int32_t imm);
456 void EmitMovRegImm(const X86EncodingMap* entry, int32_t raw_reg, int64_t imm);
457 void EmitShiftRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
458 void EmitShiftRegCl(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_cl);
459 void EmitShiftMemCl(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_cl);
Yixin Shouf40f8902014-08-14 14:10:32 -0400460 void EmitShiftRegRegCl(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2,
461 int32_t raw_cl);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700462 void EmitShiftMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
463 void EmitRegCond(const X86EncodingMap* entry, int32_t raw_reg, int32_t cc);
464 void EmitMemCond(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t cc);
465 void EmitRegRegCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t cc);
466 void EmitRegMemCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
467 int32_t cc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800468
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700469 void EmitJmp(const X86EncodingMap* entry, int32_t rel);
470 void EmitJcc(const X86EncodingMap* entry, int32_t rel, int32_t cc);
471 void EmitCallMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
472 void EmitCallImmediate(const X86EncodingMap* entry, int32_t disp);
473 void EmitCallThread(const X86EncodingMap* entry, int32_t disp);
474 void EmitPcRel(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base_or_table,
475 int32_t raw_index, int scale, int32_t table_or_disp);
476 void EmitMacro(const X86EncodingMap* entry, int32_t raw_reg, int32_t offset);
477 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
478 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
479 int64_t val, ConditionCode ccode);
480 void GenConstWide(RegLocation rl_dest, int64_t value);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700481 void GenMultiplyVectorSignedByte(BasicBlock *bb, MIR *mir);
482 void GenShiftByteVector(BasicBlock *bb, MIR *mir);
Yixin Shouf40f8902014-08-14 14:10:32 -0400483 void AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3,
484 uint32_t m4);
485 void MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m1, uint32_t m2,
486 uint32_t m3, uint32_t m4);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700487 void AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400488
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700489 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800490
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700491 /*
492 * @brief Ensure that a temporary register is byte addressable.
493 * @returns a temporary guarenteed to be byte addressable.
494 */
495 virtual RegStorage AllocateByteRegister();
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800496
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700497 /*
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700498 * @brief Use a wide temporary as a 128-bit register
499 * @returns a 128-bit temporary register.
500 */
501 virtual RegStorage Get128BitRegister(RegStorage reg);
502
503 /*
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700504 * @brief Check if a register is byte addressable.
505 * @returns true if a register is byte addressable.
506 */
507 bool IsByteRegister(RegStorage reg);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700508
509 void GenDivRemLongLit(RegLocation rl_dest, RegLocation rl_src, int64_t imm, bool is_div);
510
DaniilSokolov70c4f062014-06-24 17:34:00 -0700511 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700512
513 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700514 * @brief generate inline code for fast case of Strng.indexOf.
515 * @param info Call parameters
516 * @param zero_based 'true' if the index into the string is 0.
517 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
518 * generated.
519 */
520 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400521
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700522 /**
523 * @brief Reserve a fixed number of vector registers from the register pool
524 * @details The mir->dalvikInsn.vA specifies an N such that vector registers
525 * [0..N-1] are removed from the temporary pool. The caller must call
526 * ReturnVectorRegisters before calling ReserveVectorRegisters again.
527 * Also sets the num_reserved_vector_regs_ to the specified value
528 * @param mir whose vA specifies the number of registers to reserve
529 */
530 void ReserveVectorRegisters(MIR* mir);
531
532 /**
533 * @brief Return all the reserved vector registers to the temp pool
534 * @details Returns [0..num_reserved_vector_regs_]
535 */
536 void ReturnVectorRegisters();
537
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700538 /*
539 * @brief Load 128 bit constant into vector register.
540 * @param bb The basic block in which the MIR is from.
541 * @param mir The MIR whose opcode is kMirConstVector
542 * @note vA is the TypeSize for the register.
543 * @note vB is the destination XMM register. arg[0..3] are 32 bit constant values.
544 */
545 void GenConst128(BasicBlock* bb, MIR* mir);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800546
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700547 /*
548 * @brief MIR to move a vectorized register to another.
549 * @param bb The basic block in which the MIR is from.
550 * @param mir The MIR whose opcode is kMirConstVector.
551 * @note vA: TypeSize
552 * @note vB: destination
553 * @note vC: source
554 */
555 void GenMoveVector(BasicBlock *bb, MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400556
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700557 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400558 * @brief Packed multiply of units in two vector registers: vB = vB .* @note vC using vA to know
559 * the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700560 * @param bb The basic block in which the MIR is from.
561 * @param mir The MIR whose opcode is kMirConstVector.
562 * @note vA: TypeSize
563 * @note vB: destination and source
564 * @note vC: source
565 */
566 void GenMultiplyVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400567
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700568 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400569 * @brief Packed addition of units in two vector registers: vB = vB .+ vC using vA to know the
570 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700571 * @param bb The basic block in which the MIR is from.
572 * @param mir The MIR whose opcode is kMirConstVector.
573 * @note vA: TypeSize
574 * @note vB: destination and source
575 * @note vC: source
576 */
577 void GenAddVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400578
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700579 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400580 * @brief Packed subtraction of units in two vector registers: vB = vB .- vC using vA to know the
581 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700582 * @param bb The basic block in which the MIR is from.
583 * @param mir The MIR whose opcode is kMirConstVector.
584 * @note vA: TypeSize
585 * @note vB: destination and source
586 * @note vC: source
587 */
588 void GenSubtractVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400589
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700590 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400591 * @brief Packed shift left of units in two vector registers: vB = vB .<< vC using vA to know the
592 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700593 * @param bb The basic block in which the MIR is from.
594 * @param mir The MIR whose opcode is kMirConstVector.
595 * @note vA: TypeSize
596 * @note vB: destination and source
597 * @note vC: immediate
598 */
599 void GenShiftLeftVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400600
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700601 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400602 * @brief Packed signed shift right of units in two vector registers: vB = vB .>> vC using vA to
603 * know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700604 * @param bb The basic block in which the MIR is from.
605 * @param mir The MIR whose opcode is kMirConstVector.
606 * @note vA: TypeSize
607 * @note vB: destination and source
608 * @note vC: immediate
609 */
610 void GenSignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400611
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700612 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400613 * @brief Packed unsigned shift right of units in two vector registers: vB = vB .>>> vC using vA
614 * to know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700615 * @param bb The basic block in which the MIR is from..
616 * @param mir The MIR whose opcode is kMirConstVector.
617 * @note vA: TypeSize
618 * @note vB: destination and source
619 * @note vC: immediate
620 */
621 void GenUnsignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400622
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700623 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400624 * @brief Packed bitwise and of units in two vector registers: vB = vB .& vC using vA to know the
625 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700626 * @note vA: TypeSize
627 * @note vB: destination and source
628 * @note vC: source
629 */
630 void GenAndVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400631
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700632 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400633 * @brief Packed bitwise or of units in two vector registers: vB = vB .| vC using vA to know the
634 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700635 * @param bb The basic block in which the MIR is from.
636 * @param mir The MIR whose opcode is kMirConstVector.
637 * @note vA: TypeSize
638 * @note vB: destination and source
639 * @note vC: source
640 */
641 void GenOrVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400642
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700643 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400644 * @brief Packed bitwise xor of units in two vector registers: vB = vB .^ vC using vA to know the
645 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700646 * @param bb The basic block in which the MIR is from.
647 * @param mir The MIR whose opcode is kMirConstVector.
648 * @note vA: TypeSize
649 * @note vB: destination and source
650 * @note vC: source
651 */
652 void GenXorVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400653
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700654 /*
655 * @brief Reduce a 128-bit packed element into a single VR by taking lower bits
656 * @param bb The basic block in which the MIR is from.
657 * @param mir The MIR whose opcode is kMirConstVector.
658 * @details Instruction does a horizontal addition of the packed elements and then adds it to VR.
659 * @note vA: TypeSize
660 * @note vB: destination and source VR (not vector register)
661 * @note vC: source (vector register)
662 */
663 void GenAddReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400664
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700665 /*
666 * @brief Extract a packed element into a single VR.
667 * @param bb The basic block in which the MIR is from.
668 * @param mir The MIR whose opcode is kMirConstVector.
669 * @note vA: TypeSize
670 * @note vB: destination VR (not vector register)
671 * @note vC: source (vector register)
672 * @note arg[0]: The index to use for extraction from vector register (which packed element).
673 */
674 void GenReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400675
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700676 /*
677 * @brief Create a vector value, with all TypeSize values equal to vC
678 * @param bb The basic block in which the MIR is from.
679 * @param mir The MIR whose opcode is kMirConstVector.
680 * @note vA: TypeSize.
681 * @note vB: destination vector register.
682 * @note vC: source VR (not vector register).
683 */
684 void GenSetVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400685
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700686 /*
687 * @brief Generate code for a vector opcode.
688 * @param bb The basic block in which the MIR is from.
689 * @param mir The MIR whose opcode is a non-standard opcode.
690 */
691 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400692
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700693 /*
694 * @brief Return the correct x86 opcode for the Dex operation
695 * @param op Dex opcode for the operation
696 * @param loc Register location of the operand
697 * @param is_high_op 'true' if this is an operation on the high word
698 * @param value Immediate value for the operation. Used for byte variants
699 * @returns the correct x86 opcode to perform the operation
700 */
701 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400702
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700703 /*
704 * @brief Return the correct x86 opcode for the Dex operation
705 * @param op Dex opcode for the operation
706 * @param dest location of the destination. May be register or memory.
707 * @param rhs Location for the rhs of the operation. May be in register or memory.
708 * @param is_high_op 'true' if this is an operation on the high word
709 * @returns the correct x86 opcode to perform the operation
710 * @note at most one location may refer to memory
711 */
712 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
713 bool is_high_op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800714
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700715 /*
716 * @brief Is this operation a no-op for this opcode and value
717 * @param op Dex opcode for the operation
718 * @param value Immediate value for the operation.
719 * @returns 'true' if the operation will have no effect
720 */
721 bool IsNoOp(Instruction::Code op, int32_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800722
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700723 /**
724 * @brief Calculate magic number and shift for a given divisor
725 * @param divisor divisor number for calculation
726 * @param magic hold calculated magic number
727 * @param shift hold calculated shift
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700728 * @param is_long 'true' if divisor is jlong, 'false' for jint.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700729 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700730 void CalculateMagicAndShift(int64_t divisor, int64_t& magic, int& shift, bool is_long);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800731
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700732 /*
733 * @brief Generate an integer div or rem operation.
734 * @param rl_dest Destination Location.
735 * @param rl_src1 Numerator Location.
736 * @param rl_src2 Divisor Location.
737 * @param is_div 'true' if this is a division, 'false' for a remainder.
738 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
739 */
740 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
741 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800742
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700743 /*
744 * @brief Generate an integer div or rem operation by a literal.
745 * @param rl_dest Destination Location.
746 * @param rl_src Numerator Location.
747 * @param lit Divisor.
748 * @param is_div 'true' if this is a division, 'false' for a remainder.
749 */
750 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800751
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700752 /*
753 * Generate code to implement long shift operations.
754 * @param opcode The DEX opcode to specify the shift type.
755 * @param rl_dest The destination.
756 * @param rl_src The value to be shifted.
757 * @param shift_amount How much to shift.
758 * @returns the RegLocation of the result.
759 */
760 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
761 RegLocation rl_src, int shift_amount);
762 /*
763 * Generate an imul of a register by a constant or a better sequence.
764 * @param dest Destination Register.
765 * @param src Source Register.
766 * @param val Constant multiplier.
767 */
768 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800769
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700770 /*
771 * Generate an imul of a memory location by a constant or a better sequence.
772 * @param dest Destination Register.
773 * @param sreg Symbolic register.
774 * @param displacement Displacement on stack of Symbolic Register.
775 * @param val Constant multiplier.
776 */
777 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800778
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700779 /*
780 * @brief Compare memory to immediate, and branch if condition true.
781 * @param cond The condition code that when true will branch to the target.
782 * @param temp_reg A temporary register that can be used if compare memory is not
783 * supported by the architecture.
784 * @param base_reg The register holding the base address.
785 * @param offset The offset from the base.
786 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +0000787 * @param target branch target (or nullptr)
788 * @param compare output for getting LIR for comparison (or nullptr)
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700789 */
790 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +0000791 int offset, int check_value, LIR* target, LIR** compare);
Mark Mendell766e9292014-01-27 07:55:47 -0800792
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700793 void GenRemFP(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2, bool is_double);
794
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700795 /*
796 * Can this operation be using core registers without temporaries?
797 * @param rl_lhs Left hand operand.
798 * @param rl_rhs Right hand operand.
799 * @returns 'true' if the operation can proceed without needing temporary regs.
800 */
801 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800802
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700803 /**
804 * @brief Generates inline code for conversion of long to FP by using x87/
805 * @param rl_dest The destination of the FP.
806 * @param rl_src The source of the long.
807 * @param is_double 'true' if dealing with double, 'false' for float.
808 */
809 virtual void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
Mark Mendell67c39c42014-01-31 17:28:00 -0800810
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700811 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
812 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
813
814 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
815 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
816 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
817 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
818 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset);
819 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
820 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset);
821 void OpTlsCmp(ThreadOffset<4> offset, int val);
822 void OpTlsCmp(ThreadOffset<8> offset, int val);
823
824 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
825
Andreas Gampec76c6142014-08-04 16:30:03 -0700826 // Try to do a long multiplication where rl_src2 is a constant. This simplified setup might fail,
827 // in which case false will be returned.
828 bool GenMulLongConst(RegLocation rl_dest, RegLocation rl_src1, int64_t val);
829 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
830 RegLocation rl_src2);
831 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
832 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
833 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
834 RegLocation rl_src2, bool is_div);
835
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700836 void SpillCoreRegs();
837 void UnSpillCoreRegs();
838 void UnSpillFPRegs();
839 void SpillFPRegs();
840
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700841 /*
842 * @brief Perform MIR analysis before compiling method.
843 * @note Invokes Mir2LiR::Materialize after analysis.
844 */
845 void Materialize();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800846
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700847 /*
848 * Mir2Lir's UpdateLoc() looks to see if the Dalvik value is currently live in any temp register
849 * without regard to data type. In practice, this can result in UpdateLoc returning a
850 * location record for a Dalvik float value in a core register, and vis-versa. For targets
851 * which can inexpensively move data between core and float registers, this can often be a win.
852 * However, for x86 this is generally not a win. These variants of UpdateLoc()
853 * take a register class argument - and will return an in-register location record only if
854 * the value is live in a temp register of the correct class. Additionally, if the value is in
855 * a temp register of the wrong register class, it will be clobbered.
856 */
857 RegLocation UpdateLocTyped(RegLocation loc, int reg_class);
858 RegLocation UpdateLocWideTyped(RegLocation loc, int reg_class);
Mark Mendell67c39c42014-01-31 17:28:00 -0800859
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700860 /*
861 * @brief Analyze MIR before generating code, to prepare for the code generation.
862 */
863 void AnalyzeMIR();
buzbee30adc732014-05-09 15:10:18 -0700864
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700865 /*
866 * @brief Analyze one basic block.
867 * @param bb Basic block to analyze.
868 */
869 void AnalyzeBB(BasicBlock * bb);
Mark Mendell67c39c42014-01-31 17:28:00 -0800870
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700871 /*
872 * @brief Analyze one extended MIR instruction
873 * @param opcode MIR instruction opcode.
874 * @param bb Basic block containing instruction.
875 * @param mir Extended instruction to analyze.
876 */
877 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800878
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700879 /*
880 * @brief Analyze one MIR instruction
881 * @param opcode MIR instruction opcode.
882 * @param bb Basic block containing instruction.
883 * @param mir Instruction to analyze.
884 */
885 virtual void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800886
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700887 /*
888 * @brief Analyze one MIR float/double instruction
889 * @param opcode MIR instruction opcode.
890 * @param bb Basic block containing instruction.
891 * @param mir Instruction to analyze.
892 */
893 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800894
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700895 /*
896 * @brief Analyze one use of a double operand.
897 * @param rl_use Double RegLocation for the operand.
898 */
899 void AnalyzeDoubleUse(RegLocation rl_use);
Mark Mendell67c39c42014-01-31 17:28:00 -0800900
Yixin Shou7071c8d2014-03-05 06:07:48 -0500901 /*
902 * @brief Analyze one invoke-static MIR instruction
903 * @param opcode MIR instruction opcode.
904 * @param bb Basic block containing instruction.
905 * @param mir Instruction to analyze.
906 */
907 void AnalyzeInvokeStatic(int opcode, BasicBlock * bb, MIR *mir);
908
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700909 // Information derived from analysis of MIR
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700910
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700911 // The compiler temporary for the code address of the method.
912 CompilerTemp *base_of_code_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800913
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700914 // Have we decided to compute a ptr to code and store in temporary VR?
915 bool store_method_addr_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800916
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700917 // Have we used the stored method address?
918 bool store_method_addr_used_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800919
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700920 // Instructions to remove if we didn't use the stored method address.
921 LIR* setup_method_address_[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -0800922
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700923 // Instructions needing patching with Method* values.
924 GrowableArray<LIR*> method_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800925
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700926 // Instructions needing patching with Class Type* values.
927 GrowableArray<LIR*> class_type_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800928
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700929 // Instructions needing patching with PC relative code addresses.
930 GrowableArray<LIR*> call_method_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800931
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700932 // Prologue decrement of stack pointer.
933 LIR* stack_decrement_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800934
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700935 // Epilogue increment of stack pointer.
936 LIR* stack_increment_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800937
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700938 // The list of const vector literals.
939 LIR *const_vectors_;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400940
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700941 /*
942 * @brief Search for a matching vector literal
943 * @param mir A kMirOpConst128b MIR instruction to match.
944 * @returns pointer to matching LIR constant, or nullptr if not found.
945 */
946 LIR *ScanVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400947
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700948 /*
949 * @brief Add a constant vector literal
950 * @param mir A kMirOpConst128b MIR instruction to match.
951 */
952 LIR *AddVectorLiteral(MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400953
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700954 InToRegStorageMapping in_to_reg_storage_mapping_;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700955
Serguei Katkov59a42af2014-07-05 00:55:46 +0700956 bool WideGPRsAreAliases() OVERRIDE {
957 return cu_->target64; // On 64b, we have 64b GPRs.
958 }
959 bool WideFPRsAreAliases() OVERRIDE {
960 return true; // xmm registers have 64b views even on x86.
961 }
962
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700963 /*
964 * @brief Dump a RegLocation using printf
965 * @param loc Register location to dump
966 */
967 static void DumpRegLocation(RegLocation loc);
968
969 static const X86EncodingMap EncodingMap[kX86Last];
970
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700971 private:
972 // The number of vector registers [0..N] reserved by a call to ReserveVectorRegisters
973 int num_reserved_vector_regs_;
Yixin Shou8c914c02014-07-28 14:17:09 -0400974
975 void SwapBits(RegStorage result_reg, int shift, int32_t value);
976 void SwapBits64(RegStorage result_reg, int shift, int64_t value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700977};
978
979} // namespace art
980
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700981#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_