blob: 2bef7c53c5f41899990e8207c26184d6d07f4a98 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Vladimir Markof4da6752014-08-01 19:04:18 +010017#include "arm/codegen_arm.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070018#include "dex/compiler_ir.h"
Vladimir Marko5c96e6b2013-11-14 15:34:17 +000019#include "dex/frontend.h"
20#include "dex/quick/dex_file_method_inliner.h"
21#include "dex/quick/dex_file_to_method_inliner_map.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "dex_file-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070023#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024#include "invoke_type.h"
25#include "mirror/array.h"
Mingyao Yang98d1cc82014-05-15 17:02:16 -070026#include "mirror/class-inl.h"
Fred Shih4ee7a662014-07-11 09:59:27 -070027#include "mirror/dex_cache.h"
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070028#include "mirror/object_array-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070029#include "mirror/string.h"
30#include "mir_to_lir-inl.h"
Vladimir Markof4da6752014-08-01 19:04:18 +010031#include "scoped_thread_state_change.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070032
33namespace art {
34
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070035// Shortcuts to repeatedly used long types.
36typedef mirror::ObjectArray<mirror::Object> ObjArray;
37
Brian Carlstrom7940e442013-07-12 13:46:57 -070038/*
39 * This source files contains "gen" codegen routines that should
40 * be applicable to most targets. Only mid-level support utilities
41 * and "op" calls may be used here.
42 */
43
Mingyao Yang3a74d152014-04-21 15:39:44 -070044void Mir2Lir::AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume) {
45 class IntrinsicSlowPathPath : public Mir2Lir::LIRSlowPath {
Vladimir Marko3bc86152014-03-13 14:11:28 +000046 public:
Mingyao Yang3a74d152014-04-21 15:39:44 -070047 IntrinsicSlowPathPath(Mir2Lir* m2l, CallInfo* info, LIR* branch, LIR* resume = nullptr)
Vladimir Marko3bc86152014-03-13 14:11:28 +000048 : LIRSlowPath(m2l, info->offset, branch, resume), info_(info) {
49 }
50
51 void Compile() {
52 m2l_->ResetRegPool();
53 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070054 GenerateTargetLabel(kPseudoIntrinsicRetry);
Vladimir Marko3bc86152014-03-13 14:11:28 +000055 // NOTE: GenInvokeNoInline() handles MarkSafepointPC.
56 m2l_->GenInvokeNoInline(info_);
57 if (cont_ != nullptr) {
58 m2l_->OpUnconditionalBranch(cont_);
59 }
60 }
61
62 private:
63 CallInfo* const info_;
64 };
65
Mingyao Yang3a74d152014-04-21 15:39:44 -070066 AddSlowPath(new (arena_) IntrinsicSlowPathPath(this, info, branch, resume));
Vladimir Marko3bc86152014-03-13 14:11:28 +000067}
68
Brian Carlstrom7940e442013-07-12 13:46:57 -070069/*
70 * To save scheduling time, helper calls are broken into two parts: generation of
Dave Allisond6ed6422014-04-09 23:36:15 +000071 * the helper target address, and the actual call to the helper. Because x86
72 * has a memory call operation, part 1 is a NOP for x86. For other targets,
73 * load arguments between the two parts.
Brian Carlstrom7940e442013-07-12 13:46:57 -070074 */
Andreas Gampe2f244e92014-05-08 03:35:25 -070075// template <size_t pointer_size>
Andreas Gampe98430592014-07-27 19:44:50 -070076RegStorage Mir2Lir::CallHelperSetup(QuickEntrypointEnum trampoline) {
Andreas Gampe2f244e92014-05-08 03:35:25 -070077 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
78 return RegStorage::InvalidReg();
79 } else {
Andreas Gampe98430592014-07-27 19:44:50 -070080 return LoadHelper(trampoline);
Andreas Gampe2f244e92014-05-08 03:35:25 -070081 }
82}
83
Andreas Gampe98430592014-07-27 19:44:50 -070084LIR* Mir2Lir::CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
85 bool use_link) {
86 LIR* call_inst = InvokeTrampoline(use_link ? kOpBlx : kOpBx, r_tgt, trampoline);
Andreas Gampe2f244e92014-05-08 03:35:25 -070087
Andreas Gampe98430592014-07-27 19:44:50 -070088 if (r_tgt.Valid()) {
Dave Allisond6ed6422014-04-09 23:36:15 +000089 FreeTemp(r_tgt);
90 }
Andreas Gampe98430592014-07-27 19:44:50 -070091
Brian Carlstrom7940e442013-07-12 13:46:57 -070092 if (safepoint_pc) {
93 MarkSafepointPC(call_inst);
94 }
95 return call_inst;
96}
97
Andreas Gampe98430592014-07-27 19:44:50 -070098void Mir2Lir::CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc) {
99 RegStorage r_tgt = CallHelperSetup(trampoline);
Mingyao Yang42894562014-04-07 12:42:16 -0700100 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700101 CallHelper(r_tgt, trampoline, safepoint_pc);
Mingyao Yang42894562014-04-07 12:42:16 -0700102}
103
Andreas Gampe98430592014-07-27 19:44:50 -0700104void Mir2Lir::CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc) {
105 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700106 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000107 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700108 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109}
110
Andreas Gampe98430592014-07-27 19:44:50 -0700111void Mir2Lir::CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700112 bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700113 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700114 OpRegCopy(TargetReg(kArg0, arg0.GetWideKind()), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000115 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700116 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117}
118
Andreas Gampe98430592014-07-27 19:44:50 -0700119void Mir2Lir::CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
120 bool safepoint_pc) {
121 RegStorage r_tgt = CallHelperSetup(trampoline);
buzbee2700f7e2014-03-07 09:46:20 -0800122 if (arg0.wide == 0) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700123 LoadValueDirectFixed(arg0, TargetReg(arg0.fp ? kFArg0 : kArg0, arg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700124 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700125 LoadValueDirectWideFixed(arg0, TargetReg(arg0.fp ? kFArg0 : kArg0, kWide));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000127 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700128 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700129}
130
Andreas Gampe98430592014-07-27 19:44:50 -0700131void Mir2Lir::CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700132 bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700133 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700134 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
135 LoadConstant(TargetReg(kArg1, kNotWide), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000136 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700137 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138}
139
Andreas Gampe98430592014-07-27 19:44:50 -0700140void Mir2Lir::CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141 RegLocation arg1, bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700142 RegStorage r_tgt = CallHelperSetup(trampoline);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143 if (arg1.wide == 0) {
Andreas Gampef9872f02014-07-01 19:00:09 -0700144 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700146 RegStorage r_tmp = TargetReg(cu_->instruction_set == kMips ? kArg2 : kArg1, kWide);
buzbee2700f7e2014-03-07 09:46:20 -0800147 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148 }
Andreas Gampeccc60262014-07-04 18:02:38 -0700149 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000150 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700151 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152}
153
Andreas Gampe98430592014-07-27 19:44:50 -0700154void Mir2Lir::CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0,
155 int arg1, bool safepoint_pc) {
156 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampef9872f02014-07-01 19:00:09 -0700157 DCHECK(!arg0.wide);
158 LoadValueDirectFixed(arg0, TargetReg(kArg0, arg0));
Andreas Gampeccc60262014-07-04 18:02:38 -0700159 LoadConstant(TargetReg(kArg1, kNotWide), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000160 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700161 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700162}
163
Andreas Gampe98430592014-07-27 19:44:50 -0700164void Mir2Lir::CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
165 bool safepoint_pc) {
166 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700167 OpRegCopy(TargetReg(kArg1, arg1.GetWideKind()), arg1);
168 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000169 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700170 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171}
172
Andreas Gampe98430592014-07-27 19:44:50 -0700173void Mir2Lir::CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
174 bool safepoint_pc) {
175 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700176 OpRegCopy(TargetReg(kArg0, arg0.GetWideKind()), arg0);
177 LoadConstant(TargetReg(kArg1, kNotWide), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000178 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700179 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180}
181
Andreas Gampe98430592014-07-27 19:44:50 -0700182void Mir2Lir::CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700183 bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700184 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700185 LoadCurrMethodDirect(TargetReg(kArg1, kRef));
186 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000187 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700188 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189}
190
Andreas Gampe98430592014-07-27 19:44:50 -0700191void Mir2Lir::CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800192 bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700193 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700194 DCHECK(!IsSameReg(TargetReg(kArg1, arg0.GetWideKind()), arg0));
195 RegStorage r_tmp = TargetReg(kArg0, arg0.GetWideKind());
196 if (r_tmp.NotExactlyEquals(arg0)) {
197 OpRegCopy(r_tmp, arg0);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800198 }
Andreas Gampeccc60262014-07-04 18:02:38 -0700199 LoadCurrMethodDirect(TargetReg(kArg1, kRef));
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800200 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700201 CallHelper(r_tgt, trampoline, safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800202}
203
Andreas Gampe98430592014-07-27 19:44:50 -0700204void Mir2Lir::CallRuntimeHelperRegMethodRegLocation(QuickEntrypointEnum trampoline, RegStorage arg0,
205 RegLocation arg2, bool safepoint_pc) {
206 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700207 DCHECK(!IsSameReg(TargetReg(kArg1, arg0.GetWideKind()), arg0));
208 RegStorage r_tmp = TargetReg(kArg0, arg0.GetWideKind());
209 if (r_tmp.NotExactlyEquals(arg0)) {
210 OpRegCopy(r_tmp, arg0);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800211 }
Andreas Gampeccc60262014-07-04 18:02:38 -0700212 LoadCurrMethodDirect(TargetReg(kArg1, kRef));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700213 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800214 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700215 CallHelper(r_tgt, trampoline, safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800216}
217
Andreas Gampe98430592014-07-27 19:44:50 -0700218void Mir2Lir::CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700219 RegLocation arg0, RegLocation arg1,
220 bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700221 RegStorage r_tgt = CallHelperSetup(trampoline);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700222 if (cu_->instruction_set == kArm64 || cu_->instruction_set == kX86_64) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700223 RegStorage arg0_reg = TargetReg((arg0.fp) ? kFArg0 : kArg0, arg0);
224
225 RegStorage arg1_reg;
226 if (arg1.fp == arg0.fp) {
227 arg1_reg = TargetReg((arg1.fp) ? kFArg1 : kArg1, arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700228 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700229 arg1_reg = TargetReg((arg1.fp) ? kFArg0 : kArg0, arg1);
230 }
231
232 if (arg0.wide == 0) {
233 LoadValueDirectFixed(arg0, arg0_reg);
234 } else {
235 LoadValueDirectWideFixed(arg0, arg0_reg);
236 }
237
238 if (arg1.wide == 0) {
239 LoadValueDirectFixed(arg1, arg1_reg);
240 } else {
241 LoadValueDirectWideFixed(arg1, arg1_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700242 }
243 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700244 DCHECK(!cu_->target64);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700245 if (arg0.wide == 0) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700246 LoadValueDirectFixed(arg0, TargetReg(arg0.fp ? kFArg0 : kArg0, kNotWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700247 if (arg1.wide == 0) {
248 if (cu_->instruction_set == kMips) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700249 LoadValueDirectFixed(arg1, TargetReg(arg1.fp ? kFArg2 : kArg1, kNotWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700250 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700251 LoadValueDirectFixed(arg1, TargetReg(kArg1, kNotWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700252 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700253 } else {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700254 if (cu_->instruction_set == kMips) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700255 LoadValueDirectWideFixed(arg1, TargetReg(arg1.fp ? kFArg2 : kArg2, kWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700256 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700257 LoadValueDirectWideFixed(arg1, TargetReg(kArg1, kWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700258 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700259 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700260 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700261 LoadValueDirectWideFixed(arg0, TargetReg(arg0.fp ? kFArg0 : kArg0, kWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700262 if (arg1.wide == 0) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700263 LoadValueDirectFixed(arg1, TargetReg(arg1.fp ? kFArg2 : kArg2, kNotWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700264 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700265 LoadValueDirectWideFixed(arg1, TargetReg(arg1.fp ? kFArg2 : kArg2, kWide));
Andreas Gampe4b537a82014-06-30 22:24:53 -0700266 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700267 }
268 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000269 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700270 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700271}
272
Mingyao Yang80365d92014-04-18 12:10:58 -0700273void Mir2Lir::CopyToArgumentRegs(RegStorage arg0, RegStorage arg1) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700274 WideKind arg0_kind = arg0.GetWideKind();
275 WideKind arg1_kind = arg1.GetWideKind();
276 if (IsSameReg(arg1, TargetReg(kArg0, arg1_kind))) {
277 if (IsSameReg(arg0, TargetReg(kArg1, arg0_kind))) {
Mingyao Yang80365d92014-04-18 12:10:58 -0700278 // Swap kArg0 and kArg1 with kArg2 as temp.
Andreas Gampeccc60262014-07-04 18:02:38 -0700279 OpRegCopy(TargetReg(kArg2, arg1_kind), arg1);
280 OpRegCopy(TargetReg(kArg0, arg0_kind), arg0);
281 OpRegCopy(TargetReg(kArg1, arg1_kind), TargetReg(kArg2, arg1_kind));
Mingyao Yang80365d92014-04-18 12:10:58 -0700282 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700283 OpRegCopy(TargetReg(kArg1, arg1_kind), arg1);
284 OpRegCopy(TargetReg(kArg0, arg0_kind), arg0);
Mingyao Yang80365d92014-04-18 12:10:58 -0700285 }
286 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700287 OpRegCopy(TargetReg(kArg0, arg0_kind), arg0);
288 OpRegCopy(TargetReg(kArg1, arg1_kind), arg1);
Mingyao Yang80365d92014-04-18 12:10:58 -0700289 }
290}
291
Andreas Gampe98430592014-07-27 19:44:50 -0700292void Mir2Lir::CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800293 RegStorage arg1, bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700294 RegStorage r_tgt = CallHelperSetup(trampoline);
Mingyao Yang80365d92014-04-18 12:10:58 -0700295 CopyToArgumentRegs(arg0, arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000296 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700297 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700298}
299
Andreas Gampe98430592014-07-27 19:44:50 -0700300void Mir2Lir::CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800301 RegStorage arg1, int arg2, bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700302 RegStorage r_tgt = CallHelperSetup(trampoline);
Mingyao Yang80365d92014-04-18 12:10:58 -0700303 CopyToArgumentRegs(arg0, arg1);
Andreas Gampeccc60262014-07-04 18:02:38 -0700304 LoadConstant(TargetReg(kArg2, kNotWide), arg2);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000305 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700306 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700307}
308
Andreas Gampe98430592014-07-27 19:44:50 -0700309void Mir2Lir::CallRuntimeHelperImmMethodRegLocation(QuickEntrypointEnum trampoline, int arg0,
310 RegLocation arg2, bool safepoint_pc) {
311 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700312 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Andreas Gampeccc60262014-07-04 18:02:38 -0700313 LoadCurrMethodDirect(TargetReg(kArg1, kRef));
314 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000315 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700316 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700317}
318
Andreas Gampe98430592014-07-27 19:44:50 -0700319void Mir2Lir::CallRuntimeHelperImmMethodImm(QuickEntrypointEnum trampoline, int arg0, int arg2,
320 bool safepoint_pc) {
321 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampeccc60262014-07-04 18:02:38 -0700322 LoadCurrMethodDirect(TargetReg(kArg1, kRef));
323 LoadConstant(TargetReg(kArg2, kNotWide), arg2);
324 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000325 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700326 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700327}
328
Andreas Gampe98430592014-07-27 19:44:50 -0700329void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
330 RegLocation arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700331 RegLocation arg2, bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700332 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700333 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U); // The static_cast works around an
334 // instantiation bug in GCC.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700335 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 if (arg2.wide == 0) {
Andreas Gampe4b537a82014-06-30 22:24:53 -0700337 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700338 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700339 LoadValueDirectWideFixed(arg2, TargetReg(kArg2, kWide));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 }
Andreas Gampeccc60262014-07-04 18:02:38 -0700341 LoadConstant(TargetReg(kArg0, kNotWide), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000342 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700343 CallHelper(r_tgt, trampoline, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700344}
345
Andreas Gampeccc60262014-07-04 18:02:38 -0700346void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation(
Andreas Gampe98430592014-07-27 19:44:50 -0700347 QuickEntrypointEnum trampoline,
Andreas Gampeccc60262014-07-04 18:02:38 -0700348 RegLocation arg0,
349 RegLocation arg1,
350 RegLocation arg2,
351 bool safepoint_pc) {
Andreas Gampe98430592014-07-27 19:44:50 -0700352 RegStorage r_tgt = CallHelperSetup(trampoline);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700353 LoadValueDirectFixed(arg0, TargetReg(kArg0, arg0));
354 LoadValueDirectFixed(arg1, TargetReg(kArg1, arg1));
355 LoadValueDirectFixed(arg2, TargetReg(kArg2, arg2));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000356 ClobberCallerSave();
Andreas Gampe98430592014-07-27 19:44:50 -0700357 CallHelper(r_tgt, trampoline, safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700358}
359
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360/*
361 * If there are any ins passed in registers that have not been promoted
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100362 * to a callee-save register, flush them to the frame. Perform initial
Brian Carlstrom7940e442013-07-12 13:46:57 -0700363 * assignment of promoted arguments.
364 *
365 * ArgLocs is an array of location records describing the incoming arguments
366 * with one location record per word of argument.
367 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700368void Mir2Lir::FlushIns(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700369 /*
Zheng Xu511c8a62014-06-03 16:22:23 +0800370 * Dummy up a RegLocation for the incoming StackReference<mirror::ArtMethod>
Brian Carlstrom7940e442013-07-12 13:46:57 -0700371 * It will attempt to keep kArg0 live (or copy it to home location
372 * if promoted).
373 */
374 RegLocation rl_src = rl_method;
375 rl_src.location = kLocPhysReg;
Andreas Gampeccc60262014-07-04 18:02:38 -0700376 rl_src.reg = TargetReg(kArg0, kRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700377 rl_src.home = false;
buzbee091cc402014-03-31 10:14:40 -0700378 MarkLive(rl_src);
buzbeef2c3e562014-05-29 12:37:25 -0700379 StoreValue(rl_method, rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700380 // If Method* has been promoted, explicitly flush
381 if (rl_method.location == kLocPhysReg) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700382 StoreRefDisp(TargetPtrReg(kSp), 0, rl_src.reg, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700383 }
384
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700385 if (mir_graph_->GetNumOfInVRs() == 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700386 return;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800387 }
388
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700389 int start_vreg = mir_graph_->GetFirstInVR();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700390 /*
391 * Copy incoming arguments to their proper home locations.
392 * NOTE: an older version of dx had an issue in which
393 * it would reuse static method argument registers.
394 * This could result in the same Dalvik virtual register
395 * being promoted to both core and fp regs. To account for this,
396 * we only copy to the corresponding promoted physical register
397 * if it matches the type of the SSA name for the incoming
398 * argument. It is also possible that long and double arguments
399 * end up half-promoted. In those cases, we must flush the promoted
400 * half to memory as well.
401 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100402 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700403 for (uint32_t i = 0; i < mir_graph_->GetNumOfInVRs(); i++) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700404 PromotionMap* v_map = &promotion_map_[start_vreg + i];
buzbee2700f7e2014-03-07 09:46:20 -0800405 RegStorage reg = GetArgMappingToPhysicalReg(i);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800406
buzbee2700f7e2014-03-07 09:46:20 -0800407 if (reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408 // If arriving in register
409 bool need_flush = true;
410 RegLocation* t_loc = &ArgLocs[i];
411 if ((v_map->core_location == kLocPhysReg) && !t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800412 OpRegCopy(RegStorage::Solo32(v_map->core_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700413 need_flush = false;
414 } else if ((v_map->fp_location == kLocPhysReg) && t_loc->fp) {
buzbeeb5860fb2014-06-21 15:31:01 -0700415 OpRegCopy(RegStorage::Solo32(v_map->fp_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700416 need_flush = false;
417 } else {
418 need_flush = true;
419 }
420
buzbeed0a03b82013-09-14 08:21:05 -0700421 // For wide args, force flush if not fully promoted
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 if (t_loc->wide) {
423 PromotionMap* p_map = v_map + (t_loc->high_word ? -1 : +1);
buzbeed0a03b82013-09-14 08:21:05 -0700424 // Is only half promoted?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700425 need_flush |= (p_map->core_location != v_map->core_location) ||
426 (p_map->fp_location != v_map->fp_location);
buzbeed0a03b82013-09-14 08:21:05 -0700427 if ((cu_->instruction_set == kThumb2) && t_loc->fp && !need_flush) {
428 /*
429 * In Arm, a double is represented as a pair of consecutive single float
430 * registers starting at an even number. It's possible that both Dalvik vRegs
431 * representing the incoming double were independently promoted as singles - but
432 * not in a form usable as a double. If so, we need to flush - even though the
433 * incoming arg appears fully in register. At this point in the code, both
434 * halves of the double are promoted. Make sure they are in a usable form.
435 */
436 int lowreg_index = start_vreg + i + (t_loc->high_word ? -1 : 0);
buzbeeb5860fb2014-06-21 15:31:01 -0700437 int low_reg = promotion_map_[lowreg_index].fp_reg;
438 int high_reg = promotion_map_[lowreg_index + 1].fp_reg;
buzbeed0a03b82013-09-14 08:21:05 -0700439 if (((low_reg & 0x1) != 0) || (high_reg != (low_reg + 1))) {
440 need_flush = true;
441 }
442 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700443 }
444 if (need_flush) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700445 Store32Disp(TargetPtrReg(kSp), SRegOffset(start_vreg + i), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700446 }
447 } else {
448 // If arriving in frame & promoted
449 if (v_map->core_location == kLocPhysReg) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700450 Load32Disp(TargetPtrReg(kSp), SRegOffset(start_vreg + i),
451 RegStorage::Solo32(v_map->core_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700452 }
453 if (v_map->fp_location == kLocPhysReg) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700454 Load32Disp(TargetPtrReg(kSp), SRegOffset(start_vreg + i),
455 RegStorage::Solo32(v_map->fp_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456 }
457 }
458 }
459}
460
Andreas Gampeccc60262014-07-04 18:02:38 -0700461static void CommonCallCodeLoadThisIntoArg1(const CallInfo* info, Mir2Lir* cg) {
462 RegLocation rl_arg = info->args[0];
463 cg->LoadValueDirectFixed(rl_arg, cg->TargetReg(kArg1, kRef));
464}
465
466static void CommonCallCodeLoadClassIntoArg0(const CallInfo* info, Mir2Lir* cg) {
467 cg->GenNullCheck(cg->TargetReg(kArg1, kRef), info->opt_flags);
468 // get this->klass_ [use kArg1, set kArg0]
469 cg->LoadRefDisp(cg->TargetReg(kArg1, kRef), mirror::Object::ClassOffset().Int32Value(),
470 cg->TargetReg(kArg0, kRef),
471 kNotVolatile);
472 cg->MarkPossibleNullPointerException(info->opt_flags);
473}
474
475static bool CommonCallCodeLoadCodePointerIntoInvokeTgt(const CallInfo* info,
476 const RegStorage* alt_from,
477 const CompilationUnit* cu, Mir2Lir* cg) {
478 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
479 // Get the compiled code address [use *alt_from or kArg0, set kInvokeTgt]
480 cg->LoadWordDisp(alt_from == nullptr ? cg->TargetReg(kArg0, kRef) : *alt_from,
481 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
482 cg->TargetPtrReg(kInvokeTgt));
483 return true;
484 }
485 return false;
486}
487
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488/*
489 * Bit of a hack here - in the absence of a real scheduling pass,
490 * emit the next instruction in static & direct invoke sequences.
491 */
492static int NextSDCallInsn(CompilationUnit* cu, CallInfo* info,
493 int state, const MethodReference& target_method,
494 uint32_t unused,
495 uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700496 InvokeType type) {
Vladimir Markof4da6752014-08-01 19:04:18 +0100497 DCHECK(cu->instruction_set != kX86 && cu->instruction_set != kX86_64 &&
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +0100498 cu->instruction_set != kThumb2 && cu->instruction_set != kArm &&
499 cu->instruction_set != kArm64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700500 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700501 if (direct_code != 0 && direct_method != 0) {
502 switch (state) {
503 case 0: // Get the current Method* [sets kArg0]
Ian Rogersff093b32014-04-30 19:04:27 -0700504 if (direct_code != static_cast<uintptr_t>(-1)) {
Vladimir Markof4da6752014-08-01 19:04:18 +0100505 cg->LoadConstant(cg->TargetPtrReg(kInvokeTgt), direct_code);
506 } else {
Jeff Hao49161ce2014-03-12 11:05:25 -0700507 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700508 }
Ian Rogersff093b32014-04-30 19:04:27 -0700509 if (direct_method != static_cast<uintptr_t>(-1)) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700510 cg->LoadConstant(cg->TargetReg(kArg0, kRef), direct_method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700511 } else {
Jeff Hao49161ce2014-03-12 11:05:25 -0700512 cg->LoadMethodAddress(target_method, type, kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700513 }
514 break;
515 default:
516 return -1;
517 }
518 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700519 RegStorage arg0_ref = cg->TargetReg(kArg0, kRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700520 switch (state) {
521 case 0: // Get the current Method* [sets kArg0]
522 // TUNING: we can save a reg copy if Method* has been promoted.
Andreas Gampe4b537a82014-06-30 22:24:53 -0700523 cg->LoadCurrMethodDirect(arg0_ref);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700524 break;
525 case 1: // Get method->dex_cache_resolved_methods_
Andreas Gampe4b537a82014-06-30 22:24:53 -0700526 cg->LoadRefDisp(arg0_ref,
buzbee695d13a2014-04-19 13:32:20 -0700527 mirror::ArtMethod::DexCacheResolvedMethodsOffset().Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700528 arg0_ref,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000529 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700530 // Set up direct code if known.
531 if (direct_code != 0) {
Ian Rogersff093b32014-04-30 19:04:27 -0700532 if (direct_code != static_cast<uintptr_t>(-1)) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700533 cg->LoadConstant(cg->TargetPtrReg(kInvokeTgt), direct_code);
Vladimir Markof4da6752014-08-01 19:04:18 +0100534 } else {
Ian Rogers83883d72013-10-21 21:07:24 -0700535 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Jeff Hao49161ce2014-03-12 11:05:25 -0700536 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700537 }
538 }
539 break;
540 case 2: // Grab target method*
541 CHECK_EQ(cu->dex_file, target_method.dex_file);
Andreas Gampe4b537a82014-06-30 22:24:53 -0700542 cg->LoadRefDisp(arg0_ref,
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700543 ObjArray::OffsetOfElement(target_method.dex_method_index).Int32Value(),
Andreas Gampe4b537a82014-06-30 22:24:53 -0700544 arg0_ref,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000545 kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700546 break;
547 case 3: // Grab the code from the method*
Andreas Gampeccc60262014-07-04 18:02:38 -0700548 if (direct_code == 0) {
549 if (CommonCallCodeLoadCodePointerIntoInvokeTgt(info, &arg0_ref, cu, cg)) {
550 break; // kInvokeTgt := arg0_ref->entrypoint
Brian Carlstrom7940e442013-07-12 13:46:57 -0700551 }
Vladimir Markof4da6752014-08-01 19:04:18 +0100552 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553 break;
554 }
Ian Rogersfc787ec2014-10-09 21:56:44 -0700555 DCHECK(cu->instruction_set == kX86 || cu->instruction_set == kX86_64);
556 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700557 default:
558 return -1;
559 }
560 }
561 return state + 1;
562}
563
564/*
565 * Bit of a hack here - in the absence of a real scheduling pass,
566 * emit the next instruction in a virtual invoke sequence.
567 * We can use kLr as a temp prior to target address loading
568 * Note also that we'll load the first argument ("this") into
569 * kArg1 here rather than the standard LoadArgRegs.
570 */
571static int NextVCallInsn(CompilationUnit* cu, CallInfo* info,
572 int state, const MethodReference& target_method,
573 uint32_t method_idx, uintptr_t unused, uintptr_t unused2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700574 InvokeType unused3) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
576 /*
577 * This is the fast path in which the target virtual method is
578 * fully resolved at compile time.
579 */
580 switch (state) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700581 case 0:
582 CommonCallCodeLoadThisIntoArg1(info, cg); // kArg1 := this
Brian Carlstrom7940e442013-07-12 13:46:57 -0700583 break;
Andreas Gampeccc60262014-07-04 18:02:38 -0700584 case 1:
585 CommonCallCodeLoadClassIntoArg0(info, cg); // kArg0 := kArg1->class
586 // Includes a null-check.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700587 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700588 case 2: {
589 // Get this->klass_.embedded_vtable[method_idx] [usr kArg0, set kArg0]
590 int32_t offset = mirror::Class::EmbeddedVTableOffset().Uint32Value() +
591 method_idx * sizeof(mirror::Class::VTableEntry);
592 // Load target method from embedded vtable to kArg0 [use kArg0, set kArg0]
Andreas Gampeccc60262014-07-04 18:02:38 -0700593 cg->LoadRefDisp(cg->TargetReg(kArg0, kRef), offset, cg->TargetReg(kArg0, kRef), kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700594 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700595 }
596 case 3:
Andreas Gampeccc60262014-07-04 18:02:38 -0700597 if (CommonCallCodeLoadCodePointerIntoInvokeTgt(info, nullptr, cu, cg)) {
598 break; // kInvokeTgt := kArg0->entrypoint
Brian Carlstrom7940e442013-07-12 13:46:57 -0700599 }
Ian Rogersfc787ec2014-10-09 21:56:44 -0700600 DCHECK(cu->instruction_set == kX86 || cu->instruction_set == kX86_64);
601 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 default:
603 return -1;
604 }
605 return state + 1;
606}
607
608/*
Jeff Hao88474b42013-10-23 16:24:40 -0700609 * Emit the next instruction in an invoke interface sequence. This will do a lookup in the
610 * class's IMT, calling either the actual method or art_quick_imt_conflict_trampoline if
611 * more than one interface method map to the same index. Note also that we'll load the first
612 * argument ("this") into kArg1 here rather than the standard LoadArgRegs.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700613 */
614static int NextInterfaceCallInsn(CompilationUnit* cu, CallInfo* info, int state,
615 const MethodReference& target_method,
Jeff Hao88474b42013-10-23 16:24:40 -0700616 uint32_t method_idx, uintptr_t unused,
617 uintptr_t direct_method, InvokeType unused2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700618 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700619
Jeff Hao88474b42013-10-23 16:24:40 -0700620 switch (state) {
621 case 0: // Set target method index in case of conflict [set kHiddenArg, kHiddenFpArg (x86)]
Jeff Hao88474b42013-10-23 16:24:40 -0700622 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Andreas Gampeccc60262014-07-04 18:02:38 -0700623 cg->LoadConstant(cg->TargetReg(kHiddenArg, kNotWide), target_method.dex_method_index);
Mark Mendelld3703d82014-06-09 15:10:50 -0400624 if (cu->instruction_set == kX86) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700625 cg->OpRegCopy(cg->TargetReg(kHiddenFpArg, kNotWide), cg->TargetReg(kHiddenArg, kNotWide));
Jeff Hao88474b42013-10-23 16:24:40 -0700626 }
627 break;
Andreas Gampeccc60262014-07-04 18:02:38 -0700628 case 1:
629 CommonCallCodeLoadThisIntoArg1(info, cg); // kArg1 := this
Jeff Hao88474b42013-10-23 16:24:40 -0700630 break;
Andreas Gampeccc60262014-07-04 18:02:38 -0700631 case 2:
632 CommonCallCodeLoadClassIntoArg0(info, cg); // kArg0 := kArg1->class
633 // Includes a null-check.
Jeff Hao88474b42013-10-23 16:24:40 -0700634 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700635 case 3: { // Get target method [use kInvokeTgt, set kArg0]
636 int32_t offset = mirror::Class::EmbeddedImTableOffset().Uint32Value() +
637 (method_idx % mirror::Class::kImtSize) * sizeof(mirror::Class::ImTableEntry);
638 // Load target method from embedded imtable to kArg0 [use kArg0, set kArg0]
Andreas Gampeccc60262014-07-04 18:02:38 -0700639 cg->LoadRefDisp(cg->TargetReg(kArg0, kRef), offset, cg->TargetReg(kArg0, kRef), kNotVolatile);
Jeff Hao88474b42013-10-23 16:24:40 -0700640 break;
Mingyao Yang98d1cc82014-05-15 17:02:16 -0700641 }
642 case 4:
Andreas Gampeccc60262014-07-04 18:02:38 -0700643 if (CommonCallCodeLoadCodePointerIntoInvokeTgt(info, nullptr, cu, cg)) {
644 break; // kInvokeTgt := kArg0->entrypoint
Jeff Hao88474b42013-10-23 16:24:40 -0700645 }
Ian Rogersfc787ec2014-10-09 21:56:44 -0700646 DCHECK(cu->instruction_set == kX86 || cu->instruction_set == kX86_64);
647 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 default:
649 return -1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700650 }
651 return state + 1;
652}
653
Andreas Gampeccc60262014-07-04 18:02:38 -0700654static int NextInvokeInsnSP(CompilationUnit* cu, CallInfo* info,
Andreas Gampe98430592014-07-27 19:44:50 -0700655 QuickEntrypointEnum trampoline, int state,
Andreas Gampeccc60262014-07-04 18:02:38 -0700656 const MethodReference& target_method, uint32_t method_idx) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Andreas Gampe98430592014-07-27 19:44:50 -0700658
659
Brian Carlstrom7940e442013-07-12 13:46:57 -0700660 /*
661 * This handles the case in which the base method is not fully
662 * resolved at compile time, we bail to a runtime helper.
663 */
664 if (state == 0) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700665 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 // Load trampoline target
Andreas Gampe98430592014-07-27 19:44:50 -0700667 int32_t disp;
668 if (cu->target64) {
669 disp = GetThreadOffset<8>(trampoline).Int32Value();
670 } else {
671 disp = GetThreadOffset<4>(trampoline).Int32Value();
672 }
673 cg->LoadWordDisp(cg->TargetPtrReg(kSelf), disp, cg->TargetPtrReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700674 }
675 // Load kArg0 with method index
676 CHECK_EQ(cu->dex_file, target_method.dex_file);
Andreas Gampeccc60262014-07-04 18:02:38 -0700677 cg->LoadConstant(cg->TargetReg(kArg0, kNotWide), target_method.dex_method_index);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700678 return 1;
679 }
680 return -1;
681}
682
683static int NextStaticCallInsnSP(CompilationUnit* cu, CallInfo* info,
684 int state,
685 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000686 uint32_t unused, uintptr_t unused2,
687 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe98430592014-07-27 19:44:50 -0700688 return NextInvokeInsnSP(cu, info, kQuickInvokeStaticTrampolineWithAccessCheck, state,
689 target_method, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690}
691
692static int NextDirectCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
693 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000694 uint32_t unused, uintptr_t unused2,
695 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe98430592014-07-27 19:44:50 -0700696 return NextInvokeInsnSP(cu, info, kQuickInvokeDirectTrampolineWithAccessCheck, state,
697 target_method, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698}
699
700static int NextSuperCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
701 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000702 uint32_t unused, uintptr_t unused2,
703 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe98430592014-07-27 19:44:50 -0700704 return NextInvokeInsnSP(cu, info, kQuickInvokeSuperTrampolineWithAccessCheck, state,
705 target_method, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700706}
707
708static int NextVCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
709 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000710 uint32_t unused, uintptr_t unused2,
711 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe98430592014-07-27 19:44:50 -0700712 return NextInvokeInsnSP(cu, info, kQuickInvokeVirtualTrampolineWithAccessCheck, state,
713 target_method, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700714}
715
716static int NextInterfaceCallInsnWithAccessCheck(CompilationUnit* cu,
717 CallInfo* info, int state,
718 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000719 uint32_t unused, uintptr_t unused2,
720 uintptr_t unused3, InvokeType unused4) {
Andreas Gampe98430592014-07-27 19:44:50 -0700721 return NextInvokeInsnSP(cu, info, kQuickInvokeInterfaceTrampolineWithAccessCheck, state,
722 target_method, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723}
724
725int Mir2Lir::LoadArgRegs(CallInfo* info, int call_state,
726 NextCallInsn next_call_insn,
727 const MethodReference& target_method,
728 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700729 uintptr_t direct_method, InvokeType type, bool skip_this) {
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700730 int last_arg_reg = 3 - 1;
Andreas Gampeccc60262014-07-04 18:02:38 -0700731 int arg_regs[3] = {TargetReg(kArg1, kNotWide).GetReg(), TargetReg(kArg2, kNotWide).GetReg(),
732 TargetReg(kArg3, kNotWide).GetReg()};
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700733
734 int next_reg = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700735 int next_arg = 0;
736 if (skip_this) {
737 next_reg++;
738 next_arg++;
739 }
740 for (; (next_reg <= last_arg_reg) && (next_arg < info->num_arg_words); next_reg++) {
741 RegLocation rl_arg = info->args[next_arg++];
742 rl_arg = UpdateRawLoc(rl_arg);
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700743 if (rl_arg.wide && (next_reg <= last_arg_reg - 1)) {
744 RegStorage r_tmp(RegStorage::k64BitPair, arg_regs[next_reg], arg_regs[next_reg + 1]);
buzbee2700f7e2014-03-07 09:46:20 -0800745 LoadValueDirectWideFixed(rl_arg, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700746 next_reg++;
747 next_arg++;
748 } else {
749 if (rl_arg.wide) {
buzbee2700f7e2014-03-07 09:46:20 -0800750 rl_arg = NarrowRegLoc(rl_arg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751 rl_arg.is_const = false;
752 }
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700753 LoadValueDirectFixed(rl_arg, RegStorage::Solo32(arg_regs[next_reg]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 }
755 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
756 direct_code, direct_method, type);
757 }
758 return call_state;
759}
760
761/*
762 * Load up to 5 arguments, the first three of which will be in
763 * kArg1 .. kArg3. On entry kArg0 contains the current method pointer,
764 * and as part of the load sequence, it must be replaced with
765 * the target method pointer. Note, this may also be called
766 * for "range" variants if the number of arguments is 5 or fewer.
767 */
768int Mir2Lir::GenDalvikArgsNoRange(CallInfo* info,
769 int call_state, LIR** pcrLabel, NextCallInsn next_call_insn,
770 const MethodReference& target_method,
771 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700772 uintptr_t direct_method, InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700773 RegLocation rl_arg;
774
775 /* If no arguments, just return */
776 if (info->num_arg_words == 0)
777 return call_state;
778
779 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
780 direct_code, direct_method, type);
781
782 DCHECK_LE(info->num_arg_words, 5);
783 if (info->num_arg_words > 3) {
784 int32_t next_use = 3;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700785 // Detect special case of wide arg spanning arg3/arg4
Brian Carlstrom7940e442013-07-12 13:46:57 -0700786 RegLocation rl_use0 = info->args[0];
787 RegLocation rl_use1 = info->args[1];
788 RegLocation rl_use2 = info->args[2];
buzbee2700f7e2014-03-07 09:46:20 -0800789 if (((!rl_use0.wide && !rl_use1.wide) || rl_use0.wide) && rl_use2.wide) {
790 RegStorage reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700791 // Wide spans, we need the 2nd half of uses[2].
792 rl_arg = UpdateLocWide(rl_use2);
793 if (rl_arg.location == kLocPhysReg) {
buzbee85089dd2014-05-25 15:10:52 -0700794 if (rl_arg.reg.IsPair()) {
795 reg = rl_arg.reg.GetHigh();
796 } else {
797 RegisterInfo* info = GetRegInfo(rl_arg.reg);
798 info = info->FindMatchingView(RegisterInfo::kHighSingleStorageMask);
799 if (info == nullptr) {
800 // NOTE: For hard float convention we won't split arguments across reg/mem.
801 UNIMPLEMENTED(FATAL) << "Needs hard float api.";
802 }
803 reg = info->GetReg();
804 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700805 } else {
806 // kArg2 & rArg3 can safely be used here
Andreas Gampeccc60262014-07-04 18:02:38 -0700807 reg = TargetReg(kArg3, kNotWide);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100808 {
809 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700810 Load32Disp(TargetPtrReg(kSp), SRegOffset(rl_arg.s_reg_low) + 4, reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100811 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700812 call_state = next_call_insn(cu_, info, call_state, target_method,
813 vtable_idx, direct_code, direct_method, type);
814 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100815 {
816 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700817 Store32Disp(TargetPtrReg(kSp), (next_use + 1) * 4, reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100818 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700819 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
820 direct_code, direct_method, type);
821 next_use++;
822 }
823 // Loop through the rest
824 while (next_use < info->num_arg_words) {
buzbee091cc402014-03-31 10:14:40 -0700825 RegStorage arg_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700826 rl_arg = info->args[next_use];
827 rl_arg = UpdateRawLoc(rl_arg);
828 if (rl_arg.location == kLocPhysReg) {
buzbee091cc402014-03-31 10:14:40 -0700829 arg_reg = rl_arg.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700830 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700831 arg_reg = TargetReg(kArg2, rl_arg.wide ? kWide : kNotWide);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832 if (rl_arg.wide) {
buzbee091cc402014-03-31 10:14:40 -0700833 LoadValueDirectWideFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700834 } else {
buzbee091cc402014-03-31 10:14:40 -0700835 LoadValueDirectFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700836 }
837 call_state = next_call_insn(cu_, info, call_state, target_method,
838 vtable_idx, direct_code, direct_method, type);
839 }
840 int outs_offset = (next_use + 1) * 4;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100841 {
842 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
843 if (rl_arg.wide) {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700844 StoreBaseDisp(TargetPtrReg(kSp), outs_offset, arg_reg, k64, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100845 next_use += 2;
846 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700847 Store32Disp(TargetPtrReg(kSp), outs_offset, arg_reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100848 next_use++;
849 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 }
851 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
852 direct_code, direct_method, type);
853 }
854 }
855
856 call_state = LoadArgRegs(info, call_state, next_call_insn,
857 target_method, vtable_idx, direct_code, direct_method,
858 type, skip_this);
859
860 if (pcrLabel) {
Dave Allison69dfe512014-07-11 17:11:58 +0000861 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Andreas Gampeccc60262014-07-04 18:02:38 -0700862 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1, kRef), info->opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700863 } else {
864 *pcrLabel = nullptr;
Dave Allison69dfe512014-07-11 17:11:58 +0000865 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) &&
866 (info->opt_flags & MIR_IGNORE_NULL_CHECK)) {
867 return call_state;
868 }
Dave Allisonf9439142014-03-27 15:10:22 -0700869 // In lieu of generating a check for kArg1 being null, we need to
870 // perform a load when doing implicit checks.
Dave Allison69dfe512014-07-11 17:11:58 +0000871 GenImplicitNullCheck(TargetReg(kArg1, kRef), info->opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700872 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700873 }
874 return call_state;
875}
876
Dave Allison69dfe512014-07-11 17:11:58 +0000877// Default implementation of implicit null pointer check.
878// Overridden by arch specific as necessary.
879void Mir2Lir::GenImplicitNullCheck(RegStorage reg, int opt_flags) {
880 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
881 return;
882 }
883 RegStorage tmp = AllocTemp();
884 Load32Disp(reg, 0, tmp);
885 MarkPossibleNullPointerException(opt_flags);
886 FreeTemp(tmp);
887}
888
889
Brian Carlstrom7940e442013-07-12 13:46:57 -0700890/*
891 * May have 0+ arguments (also used for jumbo). Note that
892 * source virtual registers may be in physical registers, so may
893 * need to be flushed to home location before copying. This
894 * applies to arg3 and above (see below).
895 *
896 * Two general strategies:
897 * If < 20 arguments
898 * Pass args 3-18 using vldm/vstm block copy
899 * Pass arg0, arg1 & arg2 in kArg1-kArg3
900 * If 20+ arguments
901 * Pass args arg19+ using memcpy block copy
902 * Pass arg0, arg1 & arg2 in kArg1-kArg3
903 *
904 */
905int Mir2Lir::GenDalvikArgsRange(CallInfo* info, int call_state,
906 LIR** pcrLabel, NextCallInsn next_call_insn,
907 const MethodReference& target_method,
908 uint32_t vtable_idx, uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700909 InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700910 // If we can treat it as non-range (Jumbo ops will use range form)
911 if (info->num_arg_words <= 5)
912 return GenDalvikArgsNoRange(info, call_state, pcrLabel,
913 next_call_insn, target_method, vtable_idx,
914 direct_code, direct_method, type, skip_this);
915 /*
916 * First load the non-register arguments. Both forms expect all
917 * of the source arguments to be in their home frame location, so
918 * scan the s_reg names and flush any that have been promoted to
919 * frame backing storage.
920 */
921 // Scan the rest of the args - if in phys_reg flush to memory
922 for (int next_arg = 0; next_arg < info->num_arg_words;) {
923 RegLocation loc = info->args[next_arg];
924 if (loc.wide) {
925 loc = UpdateLocWide(loc);
926 if ((next_arg >= 2) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100927 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700928 StoreBaseDisp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg, k64, kNotVolatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700929 }
930 next_arg += 2;
931 } else {
932 loc = UpdateLoc(loc);
933 if ((next_arg >= 3) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100934 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700935 Store32Disp(TargetPtrReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700936 }
937 next_arg++;
938 }
939 }
940
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800941 // The first 3 arguments are passed via registers.
942 // TODO: For 64-bit, instead of hardcoding 4 for Method* size, we should either
943 // get size of uintptr_t or size of object reference according to model being used.
944 int outs_offset = 4 /* Method* */ + (3 * sizeof(uint32_t));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700945 int start_offset = SRegOffset(info->args[3].s_reg_low);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800946 int regs_left_to_pass_via_stack = info->num_arg_words - 3;
947 DCHECK_GT(regs_left_to_pass_via_stack, 0);
948
949 if (cu_->instruction_set == kThumb2 && regs_left_to_pass_via_stack <= 16) {
950 // Use vldm/vstm pair using kArg3 as a temp
951 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
952 direct_code, direct_method, type);
Andreas Gampeccc60262014-07-04 18:02:38 -0700953 OpRegRegImm(kOpAdd, TargetReg(kArg3, kRef), TargetPtrReg(kSp), start_offset);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100954 LIR* ld = nullptr;
955 {
956 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampeccc60262014-07-04 18:02:38 -0700957 ld = OpVldm(TargetReg(kArg3, kRef), regs_left_to_pass_via_stack);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100958 }
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800959 // TUNING: loosen barrier
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100960 ld->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800961 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
962 direct_code, direct_method, type);
Andreas Gampeccc60262014-07-04 18:02:38 -0700963 OpRegRegImm(kOpAdd, TargetReg(kArg3, kRef), TargetPtrReg(kSp), 4 /* Method* */ + (3 * 4));
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800964 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
965 direct_code, direct_method, type);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100966 LIR* st = nullptr;
967 {
968 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Andreas Gampeccc60262014-07-04 18:02:38 -0700969 st = OpVstm(TargetReg(kArg3, kRef), regs_left_to_pass_via_stack);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100970 }
971 st->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800972 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
973 direct_code, direct_method, type);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700974 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800975 int current_src_offset = start_offset;
976 int current_dest_offset = outs_offset;
977
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100978 // Only davik regs are accessed in this loop; no next_call_insn() calls.
979 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800980 while (regs_left_to_pass_via_stack > 0) {
981 // This is based on the knowledge that the stack itself is 16-byte aligned.
982 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
983 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
984 size_t bytes_to_move;
985
986 /*
987 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
988 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
989 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
990 * We do this because we could potentially do a smaller move to align.
991 */
992 if (regs_left_to_pass_via_stack == 4 ||
993 (regs_left_to_pass_via_stack > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
994 // Moving 128-bits via xmm register.
995 bytes_to_move = sizeof(uint32_t) * 4;
996
997 // Allocate a free xmm temp. Since we are working through the calling sequence,
Mark Mendelle87f9b52014-04-30 14:13:18 -0400998 // we expect to have an xmm temporary available. AllocTempDouble will abort if
999 // there are no free registers.
buzbee2700f7e2014-03-07 09:46:20 -08001000 RegStorage temp = AllocTempDouble();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001001
1002 LIR* ld1 = nullptr;
1003 LIR* ld2 = nullptr;
1004 LIR* st1 = nullptr;
1005 LIR* st2 = nullptr;
1006
1007 /*
1008 * The logic is similar for both loads and stores. If we have 16-byte alignment,
1009 * do an aligned move. If we have 8-byte alignment, then do the move in two
1010 * parts. This approach prevents possible cache line splits. Finally, fall back
1011 * to doing an unaligned move. In most cases we likely won't split the cache
1012 * line but we cannot prove it and thus take a conservative approach.
1013 */
1014 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
1015 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
1016
1017 if (src_is_16b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001018 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovA128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001019 } else if (src_is_8b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001020 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovLo128FP);
1021 ld2 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset + (bytes_to_move >> 1),
buzbee2700f7e2014-03-07 09:46:20 -08001022 kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001023 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001024 ld1 = OpMovRegMem(temp, TargetPtrReg(kSp), current_src_offset, kMovU128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001025 }
1026
1027 if (dest_is_16b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001028 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovA128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001029 } else if (dest_is_8b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001030 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovLo128FP);
1031 st2 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset + (bytes_to_move >> 1),
buzbee2700f7e2014-03-07 09:46:20 -08001032 temp, kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001033 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07001034 st1 = OpMovMemReg(TargetPtrReg(kSp), current_dest_offset, temp, kMovU128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001035 }
1036
1037 // TODO If we could keep track of aliasing information for memory accesses that are wider
1038 // than 64-bit, we wouldn't need to set up a barrier.
1039 if (ld1 != nullptr) {
1040 if (ld2 != nullptr) {
1041 // For 64-bit load we can actually set up the aliasing information.
1042 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
Andreas Gampeccc60262014-07-04 18:02:38 -07001043 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true,
1044 true);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001045 } else {
1046 // Set barrier for 128-bit load.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001047 ld1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001048 }
1049 }
1050 if (st1 != nullptr) {
1051 if (st2 != nullptr) {
1052 // For 64-bit store we can actually set up the aliasing information.
1053 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
Andreas Gampeccc60262014-07-04 18:02:38 -07001054 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false,
1055 true);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001056 } else {
1057 // Set barrier for 128-bit store.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001058 st1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001059 }
1060 }
1061
1062 // Free the temporary used for the data movement.
buzbee091cc402014-03-31 10:14:40 -07001063 FreeTemp(temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001064 } else {
1065 // Moving 32-bits via general purpose register.
1066 bytes_to_move = sizeof(uint32_t);
1067
1068 // Instead of allocating a new temp, simply reuse one of the registers being used
1069 // for argument passing.
Andreas Gampeccc60262014-07-04 18:02:38 -07001070 RegStorage temp = TargetReg(kArg3, kNotWide);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001071
1072 // Now load the argument VR and store to the outs.
Chao-ying Fua77ee512014-07-01 17:43:41 -07001073 Load32Disp(TargetPtrReg(kSp), current_src_offset, temp);
1074 Store32Disp(TargetPtrReg(kSp), current_dest_offset, temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001075 }
1076
1077 current_src_offset += bytes_to_move;
1078 current_dest_offset += bytes_to_move;
1079 regs_left_to_pass_via_stack -= (bytes_to_move >> 2);
1080 }
1081 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001082 // Generate memcpy
Andreas Gampeccc60262014-07-04 18:02:38 -07001083 OpRegRegImm(kOpAdd, TargetReg(kArg0, kRef), TargetPtrReg(kSp), outs_offset);
1084 OpRegRegImm(kOpAdd, TargetReg(kArg1, kRef), TargetPtrReg(kSp), start_offset);
Andreas Gampe98430592014-07-27 19:44:50 -07001085 CallRuntimeHelperRegRegImm(kQuickMemcpy, TargetReg(kArg0, kRef), TargetReg(kArg1, kRef),
1086 (info->num_arg_words - 3) * 4, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001087 }
1088
1089 call_state = LoadArgRegs(info, call_state, next_call_insn,
1090 target_method, vtable_idx, direct_code, direct_method,
1091 type, skip_this);
1092
1093 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1094 direct_code, direct_method, type);
1095 if (pcrLabel) {
Dave Allison69dfe512014-07-11 17:11:58 +00001096 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001097 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1, kRef), info->opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -07001098 } else {
1099 *pcrLabel = nullptr;
Dave Allison69dfe512014-07-11 17:11:58 +00001100 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) &&
1101 (info->opt_flags & MIR_IGNORE_NULL_CHECK)) {
1102 return call_state;
1103 }
Dave Allisonf9439142014-03-27 15:10:22 -07001104 // In lieu of generating a check for kArg1 being null, we need to
1105 // perform a load when doing implicit checks.
Dave Allison69dfe512014-07-11 17:11:58 +00001106 GenImplicitNullCheck(TargetReg(kArg1, kRef), info->opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -07001107 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001108 }
1109 return call_state;
1110}
1111
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001112RegLocation Mir2Lir::InlineTarget(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001113 RegLocation res;
1114 if (info->result.location == kLocInvalid) {
buzbee90a21f82014-09-07 11:37:51 -07001115 // If result is unused, return a sink target based on type of invoke target.
1116 res = GetReturn(ShortyToRegClass(mir_graph_->GetShortyFromTargetIdx(info->index)[0]));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001117 } else {
1118 res = info->result;
buzbee90a21f82014-09-07 11:37:51 -07001119 DCHECK_EQ(LocToRegClass(res),
1120 ShortyToRegClass(mir_graph_->GetShortyFromTargetIdx(info->index)[0]));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001121 }
1122 return res;
1123}
1124
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001125RegLocation Mir2Lir::InlineTargetWide(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001126 RegLocation res;
1127 if (info->result.location == kLocInvalid) {
buzbee90a21f82014-09-07 11:37:51 -07001128 // If result is unused, return a sink target based on type of invoke target.
1129 res = GetReturnWide(ShortyToRegClass(mir_graph_->GetShortyFromTargetIdx(info->index)[0]));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001130 } else {
1131 res = info->result;
buzbee90a21f82014-09-07 11:37:51 -07001132 DCHECK_EQ(LocToRegClass(res),
1133 ShortyToRegClass(mir_graph_->GetShortyFromTargetIdx(info->index)[0]));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001134 }
1135 return res;
1136}
1137
Mathieu Chartiercd48f2d2014-09-09 13:51:09 -07001138bool Mir2Lir::GenInlinedReferenceGetReferent(CallInfo* info) {
Fred Shih4ee7a662014-07-11 09:59:27 -07001139 if (cu_->instruction_set == kMips) {
1140 // TODO - add Mips implementation
1141 return false;
1142 }
1143
Fred Shih4ee7a662014-07-11 09:59:27 -07001144 bool use_direct_type_ptr;
1145 uintptr_t direct_type_ptr;
Fred Shihe7f82e22014-08-06 10:46:37 -07001146 ClassReference ref;
1147 if (!cu_->compiler_driver->CanEmbedReferenceTypeInCode(&ref,
1148 &use_direct_type_ptr, &direct_type_ptr)) {
1149 return false;
1150 }
1151
Andreas Gampe30ab8a82014-07-17 00:12:32 -07001152 RegStorage reg_class = TargetReg(kArg1, kRef);
1153 Clobber(reg_class);
1154 LockTemp(reg_class);
Fred Shih4ee7a662014-07-11 09:59:27 -07001155 if (use_direct_type_ptr) {
1156 LoadConstant(reg_class, direct_type_ptr);
Alex Lighteb76e112014-07-29 15:22:40 -07001157 } else {
Fred Shihe7f82e22014-08-06 10:46:37 -07001158 uint16_t type_idx = ref.first->GetClassDef(ref.second).class_idx_;
1159 LoadClassType(*ref.first, type_idx, kArg1);
Fred Shih4ee7a662014-07-11 09:59:27 -07001160 }
Fred Shih4ee7a662014-07-11 09:59:27 -07001161
Fred Shihe7f82e22014-08-06 10:46:37 -07001162 uint32_t slow_path_flag_offset = cu_->compiler_driver->GetReferenceSlowFlagOffset();
1163 uint32_t disable_flag_offset = cu_->compiler_driver->GetReferenceDisableFlagOffset();
Fred Shih4ee7a662014-07-11 09:59:27 -07001164 CHECK(slow_path_flag_offset && disable_flag_offset &&
1165 (slow_path_flag_offset != disable_flag_offset));
1166
1167 // intrinsic logic start.
1168 RegLocation rl_obj = info->args[0];
Fred Shih37f05ef2014-07-16 18:38:08 -07001169 rl_obj = LoadValue(rl_obj, kRefReg);
Fred Shih4ee7a662014-07-11 09:59:27 -07001170
1171 RegStorage reg_slow_path = AllocTemp();
1172 RegStorage reg_disabled = AllocTemp();
Fred Shih37f05ef2014-07-16 18:38:08 -07001173 Load8Disp(reg_class, slow_path_flag_offset, reg_slow_path);
1174 Load8Disp(reg_class, disable_flag_offset, reg_disabled);
Andreas Gampe30ab8a82014-07-17 00:12:32 -07001175 FreeTemp(reg_class);
1176 LIR* or_inst = OpRegRegReg(kOpOr, reg_slow_path, reg_slow_path, reg_disabled);
Fred Shih4ee7a662014-07-11 09:59:27 -07001177 FreeTemp(reg_disabled);
1178
1179 // if slow path, jump to JNI path target
Andreas Gampe30ab8a82014-07-17 00:12:32 -07001180 LIR* slow_path_branch;
1181 if (or_inst->u.m.def_mask->HasBit(ResourceMask::kCCode)) {
1182 // Generate conditional branch only, as the OR set a condition state (we are interested in a 'Z' flag).
1183 slow_path_branch = OpCondBranch(kCondNe, nullptr);
1184 } else {
1185 // Generate compare and branch.
1186 slow_path_branch = OpCmpImmBranch(kCondNe, reg_slow_path, 0, nullptr);
1187 }
Fred Shih4ee7a662014-07-11 09:59:27 -07001188 FreeTemp(reg_slow_path);
1189
1190 // slow path not enabled, simply load the referent of the reference object
1191 RegLocation rl_dest = InlineTarget(info);
1192 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
1193 GenNullCheck(rl_obj.reg, info->opt_flags);
1194 LoadRefDisp(rl_obj.reg, mirror::Reference::ReferentOffset().Int32Value(), rl_result.reg,
1195 kNotVolatile);
1196 MarkPossibleNullPointerException(info->opt_flags);
1197 StoreValue(rl_dest, rl_result);
1198
1199 LIR* intrinsic_finish = NewLIR0(kPseudoTargetLabel);
1200 AddIntrinsicSlowPath(info, slow_path_branch, intrinsic_finish);
Serguei Katkov9863daf2014-09-04 15:21:32 +07001201 ClobberCallerSave(); // We must clobber everything because slow path will return here
Fred Shih4ee7a662014-07-11 09:59:27 -07001202 return true;
1203}
1204
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001205bool Mir2Lir::GenInlinedCharAt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001206 if (cu_->instruction_set == kMips) {
1207 // TODO - add Mips implementation
1208 return false;
1209 }
1210 // Location of reference to data array
1211 int value_offset = mirror::String::ValueOffset().Int32Value();
1212 // Location of count
1213 int count_offset = mirror::String::CountOffset().Int32Value();
1214 // Starting offset within data array
1215 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1216 // Start of char data with array_
1217 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
1218
1219 RegLocation rl_obj = info->args[0];
1220 RegLocation rl_idx = info->args[1];
buzbeea0cd2d72014-06-01 09:33:49 -07001221 rl_obj = LoadValue(rl_obj, kRefReg);
Andreas Gampe98430592014-07-27 19:44:50 -07001222 rl_idx = LoadValue(rl_idx, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001223 RegStorage reg_max;
1224 GenNullCheck(rl_obj.reg, info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001225 bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK));
Vladimir Marko3bc86152014-03-13 14:11:28 +00001226 LIR* range_check_branch = nullptr;
buzbee2700f7e2014-03-07 09:46:20 -08001227 RegStorage reg_off;
1228 RegStorage reg_ptr;
Andreas Gampe98430592014-07-27 19:44:50 -07001229 reg_off = AllocTemp();
1230 reg_ptr = AllocTempRef();
1231 if (range_check) {
1232 reg_max = AllocTemp();
1233 Load32Disp(rl_obj.reg, count_offset, reg_max);
Dave Allisonb373e092014-02-20 16:06:36 -08001234 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001235 }
Andreas Gampe98430592014-07-27 19:44:50 -07001236 Load32Disp(rl_obj.reg, offset_offset, reg_off);
1237 MarkPossibleNullPointerException(info->opt_flags);
1238 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr, kNotVolatile);
1239 if (range_check) {
1240 // Set up a slow path to allow retry in case of bounds violation */
1241 OpRegReg(kOpCmp, rl_idx.reg, reg_max);
1242 FreeTemp(reg_max);
1243 range_check_branch = OpCondBranch(kCondUge, nullptr);
1244 }
1245 OpRegImm(kOpAdd, reg_ptr, data_offset);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001246 if (rl_idx.is_const) {
1247 OpRegImm(kOpAdd, reg_off, mir_graph_->ConstantValue(rl_idx.orig_sreg));
1248 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001249 OpRegReg(kOpAdd, reg_off, rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001250 }
buzbee2700f7e2014-03-07 09:46:20 -08001251 FreeTemp(rl_obj.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001252 if (rl_idx.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001253 FreeTemp(rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001254 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001255 RegLocation rl_dest = InlineTarget(info);
1256 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Andreas Gampe98430592014-07-27 19:44:50 -07001257 LoadBaseIndexed(reg_ptr, reg_off, rl_result.reg, 1, kUnsignedHalf);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001258 FreeTemp(reg_off);
1259 FreeTemp(reg_ptr);
1260 StoreValue(rl_dest, rl_result);
1261 if (range_check) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001262 DCHECK(range_check_branch != nullptr);
1263 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001264 AddIntrinsicSlowPath(info, range_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001265 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001266 return true;
1267}
1268
1269// Generates an inlined String.is_empty or String.length.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001270bool Mir2Lir::GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001271 if (cu_->instruction_set == kMips) {
1272 // TODO - add Mips implementation
1273 return false;
1274 }
1275 // dst = src.length();
1276 RegLocation rl_obj = info->args[0];
buzbeea0cd2d72014-06-01 09:33:49 -07001277 rl_obj = LoadValue(rl_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001278 RegLocation rl_dest = InlineTarget(info);
1279 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001280 GenNullCheck(rl_obj.reg, info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001281 Load32Disp(rl_obj.reg, mirror::String::CountOffset().Int32Value(), rl_result.reg);
Dave Allisonb373e092014-02-20 16:06:36 -08001282 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001283 if (is_empty) {
1284 // dst = (dst == 0);
1285 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001286 RegStorage t_reg = AllocTemp();
1287 OpRegReg(kOpNeg, t_reg, rl_result.reg);
1288 OpRegRegReg(kOpAdc, rl_result.reg, rl_result.reg, t_reg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001289 } else if (cu_->instruction_set == kArm64) {
1290 OpRegImm(kOpSub, rl_result.reg, 1);
1291 OpRegRegImm(kOpLsr, rl_result.reg, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001292 } else {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001293 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbee2700f7e2014-03-07 09:46:20 -08001294 OpRegImm(kOpSub, rl_result.reg, 1);
1295 OpRegImm(kOpLsr, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001296 }
1297 }
1298 StoreValue(rl_dest, rl_result);
1299 return true;
1300}
1301
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001302bool Mir2Lir::GenInlinedReverseBytes(CallInfo* info, OpSize size) {
Zheng Xua3fe7422014-07-09 14:03:15 +08001303 if (cu_->instruction_set == kMips) {
1304 // TODO - add Mips implementation.
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001305 return false;
1306 }
1307 RegLocation rl_src_i = info->args[0];
Fred Shih37f05ef2014-07-16 18:38:08 -07001308 RegLocation rl_i = IsWide(size) ? LoadValueWide(rl_src_i, kCoreReg) : LoadValue(rl_src_i, kCoreReg);
1309 RegLocation rl_dest = IsWide(size) ? InlineTargetWide(info) : InlineTarget(info); // result reg
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001310 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Fred Shih37f05ef2014-07-16 18:38:08 -07001311 if (IsWide(size)) {
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001312 if (cu_->instruction_set == kArm64 || cu_->instruction_set == kX86_64) {
Serban Constantinescu169489b2014-06-11 16:43:35 +01001313 OpRegReg(kOpRev, rl_result.reg, rl_i.reg);
1314 StoreValueWide(rl_dest, rl_result);
1315 return true;
1316 }
buzbee2700f7e2014-03-07 09:46:20 -08001317 RegStorage r_i_low = rl_i.reg.GetLow();
1318 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001319 // First REV shall clobber rl_result.reg.GetReg(), save the value in a temp for the second REV.
Vladimir Markof246af22013-11-27 12:30:15 +00001320 r_i_low = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -08001321 OpRegCopy(r_i_low, rl_i.reg);
Vladimir Markof246af22013-11-27 12:30:15 +00001322 }
buzbee2700f7e2014-03-07 09:46:20 -08001323 OpRegReg(kOpRev, rl_result.reg.GetLow(), rl_i.reg.GetHigh());
1324 OpRegReg(kOpRev, rl_result.reg.GetHigh(), r_i_low);
1325 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Vladimir Markof246af22013-11-27 12:30:15 +00001326 FreeTemp(r_i_low);
1327 }
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001328 StoreValueWide(rl_dest, rl_result);
1329 } else {
buzbee695d13a2014-04-19 13:32:20 -07001330 DCHECK(size == k32 || size == kSignedHalf);
1331 OpKind op = (size == k32) ? kOpRev : kOpRevsh;
buzbee2700f7e2014-03-07 09:46:20 -08001332 OpRegReg(op, rl_result.reg, rl_i.reg);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001333 StoreValue(rl_dest, rl_result);
1334 }
1335 return true;
1336}
1337
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001338bool Mir2Lir::GenInlinedAbsInt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001339 if (cu_->instruction_set == kMips) {
1340 // TODO - add Mips implementation
1341 return false;
1342 }
1343 RegLocation rl_src = info->args[0];
1344 rl_src = LoadValue(rl_src, kCoreReg);
1345 RegLocation rl_dest = InlineTarget(info);
1346 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001347 RegStorage sign_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001348 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001349 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 31);
1350 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1351 OpRegReg(kOpXor, rl_result.reg, sign_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001352 StoreValue(rl_dest, rl_result);
1353 return true;
1354}
1355
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001356bool Mir2Lir::GenInlinedAbsLong(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001357 if (cu_->instruction_set == kMips) {
1358 // TODO - add Mips implementation
1359 return false;
1360 }
Vladimir Markob9823312014-03-20 17:38:43 +00001361 RegLocation rl_src = info->args[0];
1362 rl_src = LoadValueWide(rl_src, kCoreReg);
1363 RegLocation rl_dest = InlineTargetWide(info);
1364 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1365
1366 // If on x86 or if we would clobber a register needed later, just copy the source first.
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001367 if (cu_->instruction_set != kX86_64 &&
1368 (cu_->instruction_set == kX86 ||
1369 rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg())) {
buzbee2700f7e2014-03-07 09:46:20 -08001370 OpRegCopyWide(rl_result.reg, rl_src.reg);
1371 if (rl_result.reg.GetLowReg() != rl_src.reg.GetLowReg() &&
1372 rl_result.reg.GetLowReg() != rl_src.reg.GetHighReg() &&
1373 rl_result.reg.GetHighReg() != rl_src.reg.GetLowReg() &&
Vladimir Markob9823312014-03-20 17:38:43 +00001374 rl_result.reg.GetHighReg() != rl_src.reg.GetHighReg()) {
1375 // Reuse source registers to avoid running out of temps.
buzbee2700f7e2014-03-07 09:46:20 -08001376 FreeTemp(rl_src.reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001377 }
1378 rl_src = rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001379 }
Vladimir Markob9823312014-03-20 17:38:43 +00001380
1381 // abs(x) = y<=x>>31, (x+y)^y.
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001382 RegStorage sign_reg;
1383 if (cu_->instruction_set == kX86_64) {
1384 sign_reg = AllocTempWide();
1385 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 63);
1386 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1387 OpRegReg(kOpXor, rl_result.reg, sign_reg);
1388 } else {
1389 sign_reg = AllocTemp();
1390 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg.GetHigh(), 31);
1391 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), sign_reg);
1392 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), sign_reg);
1393 OpRegReg(kOpXor, rl_result.reg.GetLow(), sign_reg);
1394 OpRegReg(kOpXor, rl_result.reg.GetHigh(), sign_reg);
1395 }
buzbee082833c2014-05-17 23:16:26 -07001396 FreeTemp(sign_reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001397 StoreValueWide(rl_dest, rl_result);
1398 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001399}
1400
Serban Constantinescu23abec92014-07-02 16:13:38 +01001401bool Mir2Lir::GenInlinedReverseBits(CallInfo* info, OpSize size) {
1402 // Currently implemented only for ARM64
1403 return false;
1404}
1405
1406bool Mir2Lir::GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) {
1407 // Currently implemented only for ARM64
1408 return false;
1409}
1410
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +01001411bool Mir2Lir::GenInlinedCeil(CallInfo* info) {
1412 return false;
1413}
1414
1415bool Mir2Lir::GenInlinedFloor(CallInfo* info) {
1416 return false;
1417}
1418
1419bool Mir2Lir::GenInlinedRint(CallInfo* info) {
1420 return false;
1421}
1422
1423bool Mir2Lir::GenInlinedRound(CallInfo* info, bool is_double) {
1424 return false;
1425}
1426
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001427bool Mir2Lir::GenInlinedFloatCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001428 if (cu_->instruction_set == kMips) {
1429 // TODO - add Mips implementation
1430 return false;
1431 }
1432 RegLocation rl_src = info->args[0];
1433 RegLocation rl_dest = InlineTarget(info);
1434 StoreValue(rl_dest, rl_src);
1435 return true;
1436}
1437
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001438bool Mir2Lir::GenInlinedDoubleCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001439 if (cu_->instruction_set == kMips) {
1440 // TODO - add Mips implementation
1441 return false;
1442 }
1443 RegLocation rl_src = info->args[0];
1444 RegLocation rl_dest = InlineTargetWide(info);
1445 StoreValueWide(rl_dest, rl_src);
1446 return true;
1447}
1448
DaniilSokolov70c4f062014-06-24 17:34:00 -07001449bool Mir2Lir::GenInlinedArrayCopyCharArray(CallInfo* info) {
1450 return false;
1451}
1452
1453
Brian Carlstrom7940e442013-07-12 13:46:57 -07001454/*
Vladimir Marko3bc86152014-03-13 14:11:28 +00001455 * Fast String.indexOf(I) & (II). Tests for simple case of char <= 0xFFFF,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001456 * otherwise bails to standard library code.
1457 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001458bool Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001459 if (cu_->instruction_set == kMips) {
1460 // TODO - add Mips implementation
1461 return false;
1462 }
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001463 if (cu_->instruction_set == kX86_64) {
1464 // TODO - add kX86_64 implementation
1465 return false;
1466 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001467 RegLocation rl_obj = info->args[0];
1468 RegLocation rl_char = info->args[1];
1469 if (rl_char.is_const && (mir_graph_->ConstantValue(rl_char) & ~0xFFFF) != 0) {
1470 // Code point beyond 0xFFFF. Punt to the real String.indexOf().
1471 return false;
1472 }
1473
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001474 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001475 LockCallTemps(); // Using fixed registers
Andreas Gampeccc60262014-07-04 18:02:38 -07001476 RegStorage reg_ptr = TargetReg(kArg0, kRef);
1477 RegStorage reg_char = TargetReg(kArg1, kNotWide);
1478 RegStorage reg_start = TargetReg(kArg2, kNotWide);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001479
Brian Carlstrom7940e442013-07-12 13:46:57 -07001480 LoadValueDirectFixed(rl_obj, reg_ptr);
1481 LoadValueDirectFixed(rl_char, reg_char);
1482 if (zero_based) {
1483 LoadConstant(reg_start, 0);
1484 } else {
buzbeea44d4f52014-03-05 11:26:39 -08001485 RegLocation rl_start = info->args[2]; // 3rd arg only present in III flavor of IndexOf.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001486 LoadValueDirectFixed(rl_start, reg_start);
1487 }
Andreas Gampe98430592014-07-27 19:44:50 -07001488 RegStorage r_tgt = LoadHelper(kQuickIndexOf);
Dave Allisonf9439142014-03-27 15:10:22 -07001489 GenExplicitNullCheck(reg_ptr, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001490 LIR* high_code_point_branch =
1491 rl_char.is_const ? nullptr : OpCmpImmBranch(kCondGt, reg_char, 0xFFFF, nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001492 // NOTE: not a safepoint
Mark Mendell4028a6c2014-02-19 20:06:20 -08001493 OpReg(kOpBlx, r_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001494 if (!rl_char.is_const) {
1495 // Add the slow path for code points beyond 0xFFFF.
1496 DCHECK(high_code_point_branch != nullptr);
1497 LIR* resume_tgt = NewLIR0(kPseudoTargetLabel);
1498 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001499 AddIntrinsicSlowPath(info, high_code_point_branch, resume_tgt);
Serguei Katkov9863daf2014-09-04 15:21:32 +07001500 ClobberCallerSave(); // We must clobber everything because slow path will return here
Vladimir Marko3bc86152014-03-13 14:11:28 +00001501 } else {
1502 DCHECK_EQ(mir_graph_->ConstantValue(rl_char) & ~0xFFFF, 0);
1503 DCHECK(high_code_point_branch == nullptr);
1504 }
buzbeea0cd2d72014-06-01 09:33:49 -07001505 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001506 RegLocation rl_dest = InlineTarget(info);
1507 StoreValue(rl_dest, rl_return);
1508 return true;
1509}
1510
1511/* Fast string.compareTo(Ljava/lang/string;)I. */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001512bool Mir2Lir::GenInlinedStringCompareTo(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001513 if (cu_->instruction_set == kMips) {
1514 // TODO - add Mips implementation
1515 return false;
1516 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001517 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001518 LockCallTemps(); // Using fixed registers
Andreas Gampeccc60262014-07-04 18:02:38 -07001519 RegStorage reg_this = TargetReg(kArg0, kRef);
1520 RegStorage reg_cmp = TargetReg(kArg1, kRef);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001521
1522 RegLocation rl_this = info->args[0];
1523 RegLocation rl_cmp = info->args[1];
1524 LoadValueDirectFixed(rl_this, reg_this);
1525 LoadValueDirectFixed(rl_cmp, reg_cmp);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001526 RegStorage r_tgt;
1527 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Andreas Gampe98430592014-07-27 19:44:50 -07001528 r_tgt = LoadHelper(kQuickStringCompareTo);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001529 } else {
1530 r_tgt = RegStorage::InvalidReg();
1531 }
Dave Allisonf9439142014-03-27 15:10:22 -07001532 GenExplicitNullCheck(reg_this, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001533 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001534 // TUNING: check if rl_cmp.s_reg_low is already null checked
Vladimir Marko3bc86152014-03-13 14:11:28 +00001535 LIR* cmp_null_check_branch = OpCmpImmBranch(kCondEq, reg_cmp, 0, nullptr);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001536 AddIntrinsicSlowPath(info, cmp_null_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001537 // NOTE: not a safepoint
Andreas Gampe98430592014-07-27 19:44:50 -07001538 CallHelper(r_tgt, kQuickStringCompareTo, false, true);
buzbeea0cd2d72014-06-01 09:33:49 -07001539 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001540 RegLocation rl_dest = InlineTarget(info);
1541 StoreValue(rl_dest, rl_return);
1542 return true;
1543}
1544
1545bool Mir2Lir::GenInlinedCurrentThread(CallInfo* info) {
1546 RegLocation rl_dest = InlineTarget(info);
Andreas Gampe7a949612014-07-08 11:03:59 -07001547
1548 // Early exit if the result is unused.
1549 if (rl_dest.orig_sreg < 0) {
1550 return true;
1551 }
1552
nikolay serdjukc5e4ce12014-06-10 17:07:10 +07001553 RegLocation rl_result = EvalLoc(rl_dest, kRefReg, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001554
1555 switch (cu_->instruction_set) {
1556 case kArm:
1557 // Fall-through.
1558 case kThumb2:
1559 // Fall-through.
1560 case kMips:
Chao-ying Fua77ee512014-07-01 17:43:41 -07001561 Load32Disp(TargetPtrReg(kSelf), Thread::PeerOffset<4>().Int32Value(), rl_result.reg);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001562 break;
1563
1564 case kArm64:
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001565 LoadRefDisp(TargetPtrReg(kSelf), Thread::PeerOffset<8>().Int32Value(), rl_result.reg,
1566 kNotVolatile);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001567 break;
1568
Andreas Gampe2f244e92014-05-08 03:35:25 -07001569 default:
1570 LOG(FATAL) << "Unexpected isa " << cu_->instruction_set;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001571 }
1572 StoreValue(rl_dest, rl_result);
1573 return true;
1574}
1575
1576bool Mir2Lir::GenInlinedUnsafeGet(CallInfo* info,
1577 bool is_long, bool is_volatile) {
1578 if (cu_->instruction_set == kMips) {
1579 // TODO - add Mips implementation
1580 return false;
1581 }
1582 // Unused - RegLocation rl_src_unsafe = info->args[0];
1583 RegLocation rl_src_obj = info->args[1]; // Object
1584 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001585 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Mark Mendell55d0eac2014-02-06 11:02:52 -08001586 RegLocation rl_dest = is_long ? InlineTargetWide(info) : InlineTarget(info); // result reg
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001587
buzbeea0cd2d72014-06-01 09:33:49 -07001588 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001589 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001590 RegLocation rl_result = EvalLoc(rl_dest, LocToRegClass(rl_dest), true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001591 if (is_long) {
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001592 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64
1593 || cu_->instruction_set == kArm64) {
1594 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001595 } else {
1596 RegStorage rl_temp_offset = AllocTemp();
1597 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001598 LoadBaseDisp(rl_temp_offset, 0, rl_result.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001599 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001600 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001601 } else {
Matteo Franchin255e0142014-07-04 13:50:41 +01001602 if (rl_result.ref) {
1603 LoadRefIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0);
1604 } else {
1605 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k32);
1606 }
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001607 }
1608
1609 if (is_volatile) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001610 GenMemBarrier(kLoadAny);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001611 }
1612
1613 if (is_long) {
1614 StoreValueWide(rl_dest, rl_result);
1615 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001616 StoreValue(rl_dest, rl_result);
1617 }
1618 return true;
1619}
1620
1621bool Mir2Lir::GenInlinedUnsafePut(CallInfo* info, bool is_long,
1622 bool is_object, bool is_volatile, bool is_ordered) {
1623 if (cu_->instruction_set == kMips) {
1624 // TODO - add Mips implementation
1625 return false;
1626 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001627 // Unused - RegLocation rl_src_unsafe = info->args[0];
1628 RegLocation rl_src_obj = info->args[1]; // Object
1629 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001630 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001631 RegLocation rl_src_value = info->args[4]; // value to store
1632 if (is_volatile || is_ordered) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001633 GenMemBarrier(kAnyStore);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001634 }
buzbeea0cd2d72014-06-01 09:33:49 -07001635 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001636 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1637 RegLocation rl_value;
1638 if (is_long) {
1639 rl_value = LoadValueWide(rl_src_value, kCoreReg);
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001640 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64
1641 || cu_->instruction_set == kArm64) {
1642 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001643 } else {
1644 RegStorage rl_temp_offset = AllocTemp();
1645 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Andreas Gampe3c12c512014-06-24 18:46:29 +00001646 StoreBaseDisp(rl_temp_offset, 0, rl_value.reg, k64, kNotVolatile);
buzbee091cc402014-03-31 10:14:40 -07001647 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001648 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001649 } else {
buzbee7c02e912014-10-03 13:14:17 -07001650 rl_value = LoadValue(rl_src_value, LocToRegClass(rl_src_value));
Matteo Franchin255e0142014-07-04 13:50:41 +01001651 if (rl_value.ref) {
1652 StoreRefIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0);
1653 } else {
1654 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k32);
1655 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001656 }
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001657
1658 // Free up the temp early, to ensure x86 doesn't run out of temporaries in MarkGCCard.
buzbee091cc402014-03-31 10:14:40 -07001659 FreeTemp(rl_offset.reg);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001660
Brian Carlstrom7940e442013-07-12 13:46:57 -07001661 if (is_volatile) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001662 // Prevent reordering with a subsequent volatile load.
1663 // May also be needed to address store atomicity issues.
1664 GenMemBarrier(kAnyAny);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001665 }
1666 if (is_object) {
buzbee2700f7e2014-03-07 09:46:20 -08001667 MarkGCCard(rl_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001668 }
1669 return true;
1670}
1671
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001672void Mir2Lir::GenInvoke(CallInfo* info) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001673 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
Serban Constantinescu63fe93d2014-06-30 17:10:28 +01001674 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
1675 ->GenIntrinsic(this, info)) {
1676 return;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001677 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001678 GenInvokeNoInline(info);
1679}
1680
1681void Mir2Lir::GenInvokeNoInline(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001682 int call_state = 0;
1683 LIR* null_ck;
1684 LIR** p_null_ck = NULL;
1685 NextCallInsn next_call_insn;
1686 FlushAllRegs(); /* Everything to home location */
1687 // Explicit register usage
1688 LockCallTemps();
1689
Vladimir Markof096aad2014-01-23 15:51:58 +00001690 const MirMethodLoweringInfo& method_info = mir_graph_->GetMethodLoweringInfo(info->mir);
1691 cu_->compiler_driver->ProcessedInvoke(method_info.GetInvokeType(), method_info.StatsFlags());
Mark Mendelle87f9b52014-04-30 14:13:18 -04001692 BeginInvoke(info);
Vladimir Markof096aad2014-01-23 15:51:58 +00001693 InvokeType original_type = static_cast<InvokeType>(method_info.GetInvokeType());
Vladimir Markof4da6752014-08-01 19:04:18 +01001694 info->type = method_info.GetSharpType();
Vladimir Markof096aad2014-01-23 15:51:58 +00001695 bool fast_path = method_info.FastPath();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001696 bool skip_this;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001697 if (info->type == kInterface) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001698 next_call_insn = fast_path ? NextInterfaceCallInsn : NextInterfaceCallInsnWithAccessCheck;
Jeff Hao88474b42013-10-23 16:24:40 -07001699 skip_this = fast_path;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001700 } else if (info->type == kDirect) {
1701 if (fast_path) {
1702 p_null_ck = &null_ck;
1703 }
Vladimir Markof4da6752014-08-01 19:04:18 +01001704 next_call_insn = fast_path ? GetNextSDCallInsn() : NextDirectCallInsnSP;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001705 skip_this = false;
1706 } else if (info->type == kStatic) {
Vladimir Markof4da6752014-08-01 19:04:18 +01001707 next_call_insn = fast_path ? GetNextSDCallInsn() : NextStaticCallInsnSP;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001708 skip_this = false;
1709 } else if (info->type == kSuper) {
1710 DCHECK(!fast_path); // Fast path is a direct call.
1711 next_call_insn = NextSuperCallInsnSP;
1712 skip_this = false;
1713 } else {
1714 DCHECK_EQ(info->type, kVirtual);
1715 next_call_insn = fast_path ? NextVCallInsn : NextVCallInsnSP;
1716 skip_this = fast_path;
1717 }
Vladimir Markof096aad2014-01-23 15:51:58 +00001718 MethodReference target_method = method_info.GetTargetMethod();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001719 if (!info->is_range) {
1720 call_state = GenDalvikArgsNoRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001721 next_call_insn, target_method, method_info.VTableIndex(),
1722 method_info.DirectCode(), method_info.DirectMethod(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001723 original_type, skip_this);
1724 } else {
1725 call_state = GenDalvikArgsRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001726 next_call_insn, target_method, method_info.VTableIndex(),
1727 method_info.DirectCode(), method_info.DirectMethod(),
1728 original_type, skip_this);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001729 }
1730 // Finish up any of the call sequence not interleaved in arg loading
1731 while (call_state >= 0) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001732 call_state = next_call_insn(cu_, info, call_state, target_method, method_info.VTableIndex(),
1733 method_info.DirectCode(), method_info.DirectMethod(), original_type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001734 }
Vladimir Markof4da6752014-08-01 19:04:18 +01001735 LIR* call_insn = GenCallInsn(method_info);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001736 EndInvoke(info);
Vladimir Markof4da6752014-08-01 19:04:18 +01001737 MarkSafepointPC(call_insn);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001738
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001739 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001740 if (info->result.location != kLocInvalid) {
1741 // We have a following MOVE_RESULT - do it now.
1742 if (info->result.wide) {
buzbeea0cd2d72014-06-01 09:33:49 -07001743 RegLocation ret_loc = GetReturnWide(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001744 StoreValueWide(info->result, ret_loc);
1745 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001746 RegLocation ret_loc = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001747 StoreValue(info->result, ret_loc);
1748 }
1749 }
1750}
1751
Vladimir Markof4da6752014-08-01 19:04:18 +01001752NextCallInsn Mir2Lir::GetNextSDCallInsn() {
1753 return NextSDCallInsn;
1754}
1755
1756LIR* Mir2Lir::GenCallInsn(const MirMethodLoweringInfo& method_info) {
1757 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64 &&
Vladimir Marko7c2ad5a2014-09-24 12:42:55 +01001758 cu_->instruction_set != kThumb2 && cu_->instruction_set != kArm &&
1759 cu_->instruction_set != kArm64);
Vladimir Markof4da6752014-08-01 19:04:18 +01001760 return OpReg(kOpBlx, TargetPtrReg(kInvokeTgt));
1761}
1762
Brian Carlstrom7940e442013-07-12 13:46:57 -07001763} // namespace art