blob: 83584a2dcbcb3a8f9d32be5e89b6f1ce53b8b3d1 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
54 EmitLabel(label, kSize);
55}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Ian Rogers2c8f6532011-09-02 17:16:34 -0700148void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xB6);
152 EmitRegisterOperand(dst, src);
153}
154
155
Ian Rogers2c8f6532011-09-02 17:16:34 -0700156void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
158 EmitUint8(0x0F);
159 EmitUint8(0xB6);
160 EmitOperand(dst, src);
161}
162
163
Ian Rogers2c8f6532011-09-02 17:16:34 -0700164void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
166 EmitUint8(0x0F);
167 EmitUint8(0xBE);
168 EmitRegisterOperand(dst, src);
169}
170
171
Ian Rogers2c8f6532011-09-02 17:16:34 -0700172void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700173 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
174 EmitUint8(0x0F);
175 EmitUint8(0xBE);
176 EmitOperand(dst, src);
177}
178
179
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700180void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700181 LOG(FATAL) << "Use movzxb or movsxb instead.";
182}
183
184
Ian Rogers2c8f6532011-09-02 17:16:34 -0700185void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
187 EmitUint8(0x88);
188 EmitOperand(src, dst);
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0xC6);
195 EmitOperand(EAX, dst);
196 CHECK(imm.is_int8());
197 EmitUint8(imm.value() & 0xFF);
198}
199
200
Ian Rogers2c8f6532011-09-02 17:16:34 -0700201void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
203 EmitUint8(0x0F);
204 EmitUint8(0xB7);
205 EmitRegisterOperand(dst, src);
206}
207
208
Ian Rogers2c8f6532011-09-02 17:16:34 -0700209void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700210 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
211 EmitUint8(0x0F);
212 EmitUint8(0xB7);
213 EmitOperand(dst, src);
214}
215
216
Ian Rogers2c8f6532011-09-02 17:16:34 -0700217void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
219 EmitUint8(0x0F);
220 EmitUint8(0xBF);
221 EmitRegisterOperand(dst, src);
222}
223
224
Ian Rogers2c8f6532011-09-02 17:16:34 -0700225void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700226 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
227 EmitUint8(0x0F);
228 EmitUint8(0xBF);
229 EmitOperand(dst, src);
230}
231
232
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700233void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 LOG(FATAL) << "Use movzxw or movsxw instead.";
235}
236
237
Ian Rogers2c8f6532011-09-02 17:16:34 -0700238void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
240 EmitOperandSizeOverride();
241 EmitUint8(0x89);
242 EmitOperand(src, dst);
243}
244
245
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100246void X86Assembler::movw(const Address& dst, const Immediate& imm) {
247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
248 EmitOperandSizeOverride();
249 EmitUint8(0xC7);
250 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100251 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100252 EmitUint8(imm.value() & 0xFF);
253 EmitUint8(imm.value() >> 8);
254}
255
256
Ian Rogers2c8f6532011-09-02 17:16:34 -0700257void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
259 EmitUint8(0x8D);
260 EmitOperand(dst, src);
261}
262
263
Ian Rogers2c8f6532011-09-02 17:16:34 -0700264void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700265 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
266 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700267 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700268 EmitRegisterOperand(dst, src);
269}
270
271
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000272void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700273 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
274 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700275 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000276 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700277}
278
279
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100280void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
281 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
282 EmitUint8(0x0F);
283 EmitUint8(0x28);
284 EmitXmmRegisterOperand(dst, src);
285}
286
287
Ian Rogers2c8f6532011-09-02 17:16:34 -0700288void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700289 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
290 EmitUint8(0xF3);
291 EmitUint8(0x0F);
292 EmitUint8(0x10);
293 EmitOperand(dst, src);
294}
295
296
Ian Rogers2c8f6532011-09-02 17:16:34 -0700297void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700298 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
299 EmitUint8(0xF3);
300 EmitUint8(0x0F);
301 EmitUint8(0x11);
302 EmitOperand(src, dst);
303}
304
305
Ian Rogers2c8f6532011-09-02 17:16:34 -0700306void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700307 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
308 EmitUint8(0xF3);
309 EmitUint8(0x0F);
310 EmitUint8(0x11);
311 EmitXmmRegisterOperand(src, dst);
312}
313
314
Ian Rogers2c8f6532011-09-02 17:16:34 -0700315void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700316 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
317 EmitUint8(0x66);
318 EmitUint8(0x0F);
319 EmitUint8(0x6E);
320 EmitOperand(dst, Operand(src));
321}
322
323
Ian Rogers2c8f6532011-09-02 17:16:34 -0700324void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
326 EmitUint8(0x66);
327 EmitUint8(0x0F);
328 EmitUint8(0x7E);
329 EmitOperand(src, Operand(dst));
330}
331
332
Ian Rogers2c8f6532011-09-02 17:16:34 -0700333void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700334 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
335 EmitUint8(0xF3);
336 EmitUint8(0x0F);
337 EmitUint8(0x58);
338 EmitXmmRegisterOperand(dst, src);
339}
340
341
Ian Rogers2c8f6532011-09-02 17:16:34 -0700342void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700343 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
344 EmitUint8(0xF3);
345 EmitUint8(0x0F);
346 EmitUint8(0x58);
347 EmitOperand(dst, src);
348}
349
350
Ian Rogers2c8f6532011-09-02 17:16:34 -0700351void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700352 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
353 EmitUint8(0xF3);
354 EmitUint8(0x0F);
355 EmitUint8(0x5C);
356 EmitXmmRegisterOperand(dst, src);
357}
358
359
Ian Rogers2c8f6532011-09-02 17:16:34 -0700360void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
362 EmitUint8(0xF3);
363 EmitUint8(0x0F);
364 EmitUint8(0x5C);
365 EmitOperand(dst, src);
366}
367
368
Ian Rogers2c8f6532011-09-02 17:16:34 -0700369void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700370 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
371 EmitUint8(0xF3);
372 EmitUint8(0x0F);
373 EmitUint8(0x59);
374 EmitXmmRegisterOperand(dst, src);
375}
376
377
Ian Rogers2c8f6532011-09-02 17:16:34 -0700378void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700379 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
380 EmitUint8(0xF3);
381 EmitUint8(0x0F);
382 EmitUint8(0x59);
383 EmitOperand(dst, src);
384}
385
386
Ian Rogers2c8f6532011-09-02 17:16:34 -0700387void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700388 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
389 EmitUint8(0xF3);
390 EmitUint8(0x0F);
391 EmitUint8(0x5E);
392 EmitXmmRegisterOperand(dst, src);
393}
394
395
Ian Rogers2c8f6532011-09-02 17:16:34 -0700396void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700397 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
398 EmitUint8(0xF3);
399 EmitUint8(0x0F);
400 EmitUint8(0x5E);
401 EmitOperand(dst, src);
402}
403
404
Ian Rogers2c8f6532011-09-02 17:16:34 -0700405void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700406 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
407 EmitUint8(0xD9);
408 EmitOperand(0, src);
409}
410
411
Ian Rogers2c8f6532011-09-02 17:16:34 -0700412void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
414 EmitUint8(0xD9);
415 EmitOperand(3, dst);
416}
417
418
Ian Rogers2c8f6532011-09-02 17:16:34 -0700419void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xF2);
422 EmitUint8(0x0F);
423 EmitUint8(0x10);
424 EmitOperand(dst, src);
425}
426
427
Ian Rogers2c8f6532011-09-02 17:16:34 -0700428void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700429 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
430 EmitUint8(0xF2);
431 EmitUint8(0x0F);
432 EmitUint8(0x11);
433 EmitOperand(src, dst);
434}
435
436
Ian Rogers2c8f6532011-09-02 17:16:34 -0700437void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700438 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
439 EmitUint8(0xF2);
440 EmitUint8(0x0F);
441 EmitUint8(0x11);
442 EmitXmmRegisterOperand(src, dst);
443}
444
445
Calin Juravle52c48962014-12-16 17:02:57 +0000446void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
447 DCHECK(shift_count.is_uint8());
448
449 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
450 EmitUint8(0x66);
451 EmitUint8(0x0F);
452 EmitUint8(0x73);
453 EmitXmmRegisterOperand(2, reg);
454 EmitUint8(shift_count.value());
455}
456
457
458void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
459 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
460 EmitUint8(0x66);
461 EmitUint8(0x0F);
462 EmitUint8(0x62);
463 EmitXmmRegisterOperand(dst, src);
464}
465
466
Ian Rogers2c8f6532011-09-02 17:16:34 -0700467void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700468 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
469 EmitUint8(0xF2);
470 EmitUint8(0x0F);
471 EmitUint8(0x58);
472 EmitXmmRegisterOperand(dst, src);
473}
474
475
Ian Rogers2c8f6532011-09-02 17:16:34 -0700476void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700477 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
478 EmitUint8(0xF2);
479 EmitUint8(0x0F);
480 EmitUint8(0x58);
481 EmitOperand(dst, src);
482}
483
484
Ian Rogers2c8f6532011-09-02 17:16:34 -0700485void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700486 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
487 EmitUint8(0xF2);
488 EmitUint8(0x0F);
489 EmitUint8(0x5C);
490 EmitXmmRegisterOperand(dst, src);
491}
492
493
Ian Rogers2c8f6532011-09-02 17:16:34 -0700494void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700495 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
496 EmitUint8(0xF2);
497 EmitUint8(0x0F);
498 EmitUint8(0x5C);
499 EmitOperand(dst, src);
500}
501
502
Ian Rogers2c8f6532011-09-02 17:16:34 -0700503void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700504 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
505 EmitUint8(0xF2);
506 EmitUint8(0x0F);
507 EmitUint8(0x59);
508 EmitXmmRegisterOperand(dst, src);
509}
510
511
Ian Rogers2c8f6532011-09-02 17:16:34 -0700512void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700513 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
514 EmitUint8(0xF2);
515 EmitUint8(0x0F);
516 EmitUint8(0x59);
517 EmitOperand(dst, src);
518}
519
520
Ian Rogers2c8f6532011-09-02 17:16:34 -0700521void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700522 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
523 EmitUint8(0xF2);
524 EmitUint8(0x0F);
525 EmitUint8(0x5E);
526 EmitXmmRegisterOperand(dst, src);
527}
528
529
Ian Rogers2c8f6532011-09-02 17:16:34 -0700530void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700531 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
532 EmitUint8(0xF2);
533 EmitUint8(0x0F);
534 EmitUint8(0x5E);
535 EmitOperand(dst, src);
536}
537
538
Ian Rogers2c8f6532011-09-02 17:16:34 -0700539void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700540 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
541 EmitUint8(0xF3);
542 EmitUint8(0x0F);
543 EmitUint8(0x2A);
544 EmitOperand(dst, Operand(src));
545}
546
547
Ian Rogers2c8f6532011-09-02 17:16:34 -0700548void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700549 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
550 EmitUint8(0xF2);
551 EmitUint8(0x0F);
552 EmitUint8(0x2A);
553 EmitOperand(dst, Operand(src));
554}
555
556
Ian Rogers2c8f6532011-09-02 17:16:34 -0700557void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700558 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
559 EmitUint8(0xF3);
560 EmitUint8(0x0F);
561 EmitUint8(0x2D);
562 EmitXmmRegisterOperand(dst, src);
563}
564
565
Ian Rogers2c8f6532011-09-02 17:16:34 -0700566void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700567 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
568 EmitUint8(0xF3);
569 EmitUint8(0x0F);
570 EmitUint8(0x5A);
571 EmitXmmRegisterOperand(dst, src);
572}
573
574
Ian Rogers2c8f6532011-09-02 17:16:34 -0700575void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700576 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
577 EmitUint8(0xF2);
578 EmitUint8(0x0F);
579 EmitUint8(0x2D);
580 EmitXmmRegisterOperand(dst, src);
581}
582
583
Ian Rogers2c8f6532011-09-02 17:16:34 -0700584void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700585 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
586 EmitUint8(0xF3);
587 EmitUint8(0x0F);
588 EmitUint8(0x2C);
589 EmitXmmRegisterOperand(dst, src);
590}
591
592
Ian Rogers2c8f6532011-09-02 17:16:34 -0700593void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700594 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
595 EmitUint8(0xF2);
596 EmitUint8(0x0F);
597 EmitUint8(0x2C);
598 EmitXmmRegisterOperand(dst, src);
599}
600
601
Ian Rogers2c8f6532011-09-02 17:16:34 -0700602void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700603 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
604 EmitUint8(0xF2);
605 EmitUint8(0x0F);
606 EmitUint8(0x5A);
607 EmitXmmRegisterOperand(dst, src);
608}
609
610
Ian Rogers2c8f6532011-09-02 17:16:34 -0700611void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700612 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
613 EmitUint8(0xF3);
614 EmitUint8(0x0F);
615 EmitUint8(0xE6);
616 EmitXmmRegisterOperand(dst, src);
617}
618
619
Ian Rogers2c8f6532011-09-02 17:16:34 -0700620void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700621 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
622 EmitUint8(0x0F);
623 EmitUint8(0x2F);
624 EmitXmmRegisterOperand(a, b);
625}
626
627
Ian Rogers2c8f6532011-09-02 17:16:34 -0700628void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700629 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
630 EmitUint8(0x66);
631 EmitUint8(0x0F);
632 EmitUint8(0x2F);
633 EmitXmmRegisterOperand(a, b);
634}
635
636
Calin Juravleddb7df22014-11-25 20:56:51 +0000637void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
638 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
639 EmitUint8(0x0F);
640 EmitUint8(0x2E);
641 EmitXmmRegisterOperand(a, b);
642}
643
644
645void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
646 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
647 EmitUint8(0x66);
648 EmitUint8(0x0F);
649 EmitUint8(0x2E);
650 EmitXmmRegisterOperand(a, b);
651}
652
653
Ian Rogers2c8f6532011-09-02 17:16:34 -0700654void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700655 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
656 EmitUint8(0xF2);
657 EmitUint8(0x0F);
658 EmitUint8(0x51);
659 EmitXmmRegisterOperand(dst, src);
660}
661
662
Ian Rogers2c8f6532011-09-02 17:16:34 -0700663void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700664 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
665 EmitUint8(0xF3);
666 EmitUint8(0x0F);
667 EmitUint8(0x51);
668 EmitXmmRegisterOperand(dst, src);
669}
670
671
Ian Rogers2c8f6532011-09-02 17:16:34 -0700672void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700673 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
674 EmitUint8(0x66);
675 EmitUint8(0x0F);
676 EmitUint8(0x57);
677 EmitOperand(dst, src);
678}
679
680
Ian Rogers2c8f6532011-09-02 17:16:34 -0700681void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700682 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
683 EmitUint8(0x66);
684 EmitUint8(0x0F);
685 EmitUint8(0x57);
686 EmitXmmRegisterOperand(dst, src);
687}
688
689
Ian Rogers2c8f6532011-09-02 17:16:34 -0700690void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700691 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
692 EmitUint8(0x0F);
693 EmitUint8(0x57);
694 EmitOperand(dst, src);
695}
696
697
Ian Rogers2c8f6532011-09-02 17:16:34 -0700698void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0x0F);
701 EmitUint8(0x57);
702 EmitXmmRegisterOperand(dst, src);
703}
704
705
Ian Rogers2c8f6532011-09-02 17:16:34 -0700706void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700707 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
708 EmitUint8(0x66);
709 EmitUint8(0x0F);
710 EmitUint8(0x54);
711 EmitOperand(dst, src);
712}
713
714
Ian Rogers2c8f6532011-09-02 17:16:34 -0700715void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
717 EmitUint8(0xDD);
718 EmitOperand(0, src);
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0xDD);
725 EmitOperand(3, dst);
726}
727
728
Ian Rogers2c8f6532011-09-02 17:16:34 -0700729void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700730 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
731 EmitUint8(0xD9);
732 EmitOperand(7, dst);
733}
734
735
Ian Rogers2c8f6532011-09-02 17:16:34 -0700736void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700737 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
738 EmitUint8(0xD9);
739 EmitOperand(5, src);
740}
741
742
Ian Rogers2c8f6532011-09-02 17:16:34 -0700743void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700744 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
745 EmitUint8(0xDF);
746 EmitOperand(7, dst);
747}
748
749
Ian Rogers2c8f6532011-09-02 17:16:34 -0700750void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700751 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
752 EmitUint8(0xDB);
753 EmitOperand(3, dst);
754}
755
756
Ian Rogers2c8f6532011-09-02 17:16:34 -0700757void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700758 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
759 EmitUint8(0xDF);
760 EmitOperand(5, src);
761}
762
763
Ian Rogers2c8f6532011-09-02 17:16:34 -0700764void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700765 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
766 EmitUint8(0xD9);
767 EmitUint8(0xF7);
768}
769
770
Ian Rogers2c8f6532011-09-02 17:16:34 -0700771void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700772 CHECK_LT(index.value(), 7);
773 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
774 EmitUint8(0xDD);
775 EmitUint8(0xC0 + index.value());
776}
777
778
Ian Rogers2c8f6532011-09-02 17:16:34 -0700779void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700780 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
781 EmitUint8(0xD9);
782 EmitUint8(0xFE);
783}
784
785
Ian Rogers2c8f6532011-09-02 17:16:34 -0700786void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700787 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
788 EmitUint8(0xD9);
789 EmitUint8(0xFF);
790}
791
792
Ian Rogers2c8f6532011-09-02 17:16:34 -0700793void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700794 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
795 EmitUint8(0xD9);
796 EmitUint8(0xF2);
797}
798
799
Ian Rogers2c8f6532011-09-02 17:16:34 -0700800void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700801 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
802 EmitUint8(0x87);
803 EmitRegisterOperand(dst, src);
804}
805
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100806
Ian Rogers7caad772012-03-30 01:07:54 -0700807void X86Assembler::xchgl(Register reg, const Address& address) {
808 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
809 EmitUint8(0x87);
810 EmitOperand(reg, address);
811}
812
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700813
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100814void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
815 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
816 EmitUint8(0x66);
817 EmitComplex(7, address, imm);
818}
819
820
Ian Rogers2c8f6532011-09-02 17:16:34 -0700821void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700822 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
823 EmitComplex(7, Operand(reg), imm);
824}
825
826
Ian Rogers2c8f6532011-09-02 17:16:34 -0700827void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700828 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
829 EmitUint8(0x3B);
830 EmitOperand(reg0, Operand(reg1));
831}
832
833
Ian Rogers2c8f6532011-09-02 17:16:34 -0700834void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700835 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
836 EmitUint8(0x3B);
837 EmitOperand(reg, address);
838}
839
840
Ian Rogers2c8f6532011-09-02 17:16:34 -0700841void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700842 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
843 EmitUint8(0x03);
844 EmitRegisterOperand(dst, src);
845}
846
847
Ian Rogers2c8f6532011-09-02 17:16:34 -0700848void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700849 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
850 EmitUint8(0x03);
851 EmitOperand(reg, address);
852}
853
854
Ian Rogers2c8f6532011-09-02 17:16:34 -0700855void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700856 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
857 EmitUint8(0x39);
858 EmitOperand(reg, address);
859}
860
861
Ian Rogers2c8f6532011-09-02 17:16:34 -0700862void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700863 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
864 EmitComplex(7, address, imm);
865}
866
867
Ian Rogers2c8f6532011-09-02 17:16:34 -0700868void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700869 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
870 EmitUint8(0x85);
871 EmitRegisterOperand(reg1, reg2);
872}
873
874
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100875void X86Assembler::testl(Register reg, const Address& address) {
876 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
877 EmitUint8(0x85);
878 EmitOperand(reg, address);
879}
880
881
Ian Rogers2c8f6532011-09-02 17:16:34 -0700882void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700883 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
884 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
885 // we only test the byte register to keep the encoding short.
886 if (immediate.is_uint8() && reg < 4) {
887 // Use zero-extended 8-bit immediate.
888 if (reg == EAX) {
889 EmitUint8(0xA8);
890 } else {
891 EmitUint8(0xF6);
892 EmitUint8(0xC0 + reg);
893 }
894 EmitUint8(immediate.value() & 0xFF);
895 } else if (reg == EAX) {
896 // Use short form if the destination is EAX.
897 EmitUint8(0xA9);
898 EmitImmediate(immediate);
899 } else {
900 EmitUint8(0xF7);
901 EmitOperand(0, Operand(reg));
902 EmitImmediate(immediate);
903 }
904}
905
906
Ian Rogers2c8f6532011-09-02 17:16:34 -0700907void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700908 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
909 EmitUint8(0x23);
910 EmitOperand(dst, Operand(src));
911}
912
913
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000914void X86Assembler::andl(Register reg, const Address& address) {
915 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
916 EmitUint8(0x23);
917 EmitOperand(reg, address);
918}
919
920
Ian Rogers2c8f6532011-09-02 17:16:34 -0700921void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700922 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
923 EmitComplex(4, Operand(dst), imm);
924}
925
926
Ian Rogers2c8f6532011-09-02 17:16:34 -0700927void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700928 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
929 EmitUint8(0x0B);
930 EmitOperand(dst, Operand(src));
931}
932
933
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000934void X86Assembler::orl(Register reg, const Address& address) {
935 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
936 EmitUint8(0x0B);
937 EmitOperand(reg, address);
938}
939
940
Ian Rogers2c8f6532011-09-02 17:16:34 -0700941void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700942 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
943 EmitComplex(1, Operand(dst), imm);
944}
945
946
Ian Rogers2c8f6532011-09-02 17:16:34 -0700947void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700948 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
949 EmitUint8(0x33);
950 EmitOperand(dst, Operand(src));
951}
952
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000953
954void X86Assembler::xorl(Register reg, const Address& address) {
955 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
956 EmitUint8(0x33);
957 EmitOperand(reg, address);
958}
959
960
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100961void X86Assembler::xorl(Register dst, const Immediate& imm) {
962 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
963 EmitComplex(6, Operand(dst), imm);
964}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700965
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000966
Ian Rogers2c8f6532011-09-02 17:16:34 -0700967void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700968 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
969 EmitComplex(0, Operand(reg), imm);
970}
971
972
Ian Rogers2c8f6532011-09-02 17:16:34 -0700973void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700974 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
975 EmitUint8(0x01);
976 EmitOperand(reg, address);
977}
978
979
Ian Rogers2c8f6532011-09-02 17:16:34 -0700980void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700981 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
982 EmitComplex(0, address, imm);
983}
984
985
Ian Rogers2c8f6532011-09-02 17:16:34 -0700986void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700987 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
988 EmitComplex(2, Operand(reg), imm);
989}
990
991
Ian Rogers2c8f6532011-09-02 17:16:34 -0700992void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700993 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
994 EmitUint8(0x13);
995 EmitOperand(dst, Operand(src));
996}
997
998
Ian Rogers2c8f6532011-09-02 17:16:34 -0700999void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001000 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1001 EmitUint8(0x13);
1002 EmitOperand(dst, address);
1003}
1004
1005
Ian Rogers2c8f6532011-09-02 17:16:34 -07001006void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001007 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1008 EmitUint8(0x2B);
1009 EmitOperand(dst, Operand(src));
1010}
1011
1012
Ian Rogers2c8f6532011-09-02 17:16:34 -07001013void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001014 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1015 EmitComplex(5, Operand(reg), imm);
1016}
1017
1018
Ian Rogers2c8f6532011-09-02 17:16:34 -07001019void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001020 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1021 EmitUint8(0x2B);
1022 EmitOperand(reg, address);
1023}
1024
1025
Ian Rogers2c8f6532011-09-02 17:16:34 -07001026void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001027 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1028 EmitUint8(0x99);
1029}
1030
1031
Ian Rogers2c8f6532011-09-02 17:16:34 -07001032void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001033 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1034 EmitUint8(0xF7);
1035 EmitUint8(0xF8 | reg);
1036}
1037
1038
Ian Rogers2c8f6532011-09-02 17:16:34 -07001039void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001040 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1041 EmitUint8(0x0F);
1042 EmitUint8(0xAF);
1043 EmitOperand(dst, Operand(src));
1044}
1045
1046
Ian Rogers2c8f6532011-09-02 17:16:34 -07001047void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001048 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1049 EmitUint8(0x69);
1050 EmitOperand(reg, Operand(reg));
1051 EmitImmediate(imm);
1052}
1053
1054
Ian Rogers2c8f6532011-09-02 17:16:34 -07001055void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001056 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1057 EmitUint8(0x0F);
1058 EmitUint8(0xAF);
1059 EmitOperand(reg, address);
1060}
1061
1062
Ian Rogers2c8f6532011-09-02 17:16:34 -07001063void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001064 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1065 EmitUint8(0xF7);
1066 EmitOperand(5, Operand(reg));
1067}
1068
1069
Ian Rogers2c8f6532011-09-02 17:16:34 -07001070void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001071 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1072 EmitUint8(0xF7);
1073 EmitOperand(5, address);
1074}
1075
1076
Ian Rogers2c8f6532011-09-02 17:16:34 -07001077void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001078 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1079 EmitUint8(0xF7);
1080 EmitOperand(4, Operand(reg));
1081}
1082
1083
Ian Rogers2c8f6532011-09-02 17:16:34 -07001084void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001085 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1086 EmitUint8(0xF7);
1087 EmitOperand(4, address);
1088}
1089
1090
Ian Rogers2c8f6532011-09-02 17:16:34 -07001091void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001092 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1093 EmitUint8(0x1B);
1094 EmitOperand(dst, Operand(src));
1095}
1096
1097
Ian Rogers2c8f6532011-09-02 17:16:34 -07001098void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001099 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1100 EmitComplex(3, Operand(reg), imm);
1101}
1102
1103
Ian Rogers2c8f6532011-09-02 17:16:34 -07001104void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001105 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1106 EmitUint8(0x1B);
1107 EmitOperand(dst, address);
1108}
1109
1110
Ian Rogers2c8f6532011-09-02 17:16:34 -07001111void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001112 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1113 EmitUint8(0x40 + reg);
1114}
1115
1116
Ian Rogers2c8f6532011-09-02 17:16:34 -07001117void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001118 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1119 EmitUint8(0xFF);
1120 EmitOperand(0, address);
1121}
1122
1123
Ian Rogers2c8f6532011-09-02 17:16:34 -07001124void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001125 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1126 EmitUint8(0x48 + reg);
1127}
1128
1129
Ian Rogers2c8f6532011-09-02 17:16:34 -07001130void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001131 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1132 EmitUint8(0xFF);
1133 EmitOperand(1, address);
1134}
1135
1136
Ian Rogers2c8f6532011-09-02 17:16:34 -07001137void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001138 EmitGenericShift(4, reg, imm);
1139}
1140
1141
Ian Rogers2c8f6532011-09-02 17:16:34 -07001142void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001143 EmitGenericShift(4, operand, shifter);
1144}
1145
1146
Ian Rogers2c8f6532011-09-02 17:16:34 -07001147void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001148 EmitGenericShift(5, reg, imm);
1149}
1150
1151
Ian Rogers2c8f6532011-09-02 17:16:34 -07001152void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001153 EmitGenericShift(5, operand, shifter);
1154}
1155
1156
Ian Rogers2c8f6532011-09-02 17:16:34 -07001157void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001158 EmitGenericShift(7, reg, imm);
1159}
1160
1161
Ian Rogers2c8f6532011-09-02 17:16:34 -07001162void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001163 EmitGenericShift(7, operand, shifter);
1164}
1165
1166
Calin Juravle9aec02f2014-11-18 23:06:35 +00001167void X86Assembler::shld(Register dst, Register src, Register shifter) {
1168 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1170 EmitUint8(0x0F);
1171 EmitUint8(0xA5);
1172 EmitRegisterOperand(src, dst);
1173}
1174
1175
Calin Juravle9aec02f2014-11-18 23:06:35 +00001176void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1177 DCHECK_EQ(ECX, shifter);
1178 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1179 EmitUint8(0x0F);
1180 EmitUint8(0xAD);
1181 EmitRegisterOperand(src, dst);
1182}
1183
1184
Ian Rogers2c8f6532011-09-02 17:16:34 -07001185void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1187 EmitUint8(0xF7);
1188 EmitOperand(3, Operand(reg));
1189}
1190
1191
Ian Rogers2c8f6532011-09-02 17:16:34 -07001192void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1194 EmitUint8(0xF7);
1195 EmitUint8(0xD0 | reg);
1196}
1197
1198
Ian Rogers2c8f6532011-09-02 17:16:34 -07001199void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001200 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1201 EmitUint8(0xC8);
1202 CHECK(imm.is_uint16());
1203 EmitUint8(imm.value() & 0xFF);
1204 EmitUint8((imm.value() >> 8) & 0xFF);
1205 EmitUint8(0x00);
1206}
1207
1208
Ian Rogers2c8f6532011-09-02 17:16:34 -07001209void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001210 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1211 EmitUint8(0xC9);
1212}
1213
1214
Ian Rogers2c8f6532011-09-02 17:16:34 -07001215void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001216 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1217 EmitUint8(0xC3);
1218}
1219
1220
Ian Rogers2c8f6532011-09-02 17:16:34 -07001221void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1223 EmitUint8(0xC2);
1224 CHECK(imm.is_uint16());
1225 EmitUint8(imm.value() & 0xFF);
1226 EmitUint8((imm.value() >> 8) & 0xFF);
1227}
1228
1229
1230
Ian Rogers2c8f6532011-09-02 17:16:34 -07001231void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001232 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1233 EmitUint8(0x90);
1234}
1235
1236
Ian Rogers2c8f6532011-09-02 17:16:34 -07001237void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001238 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1239 EmitUint8(0xCC);
1240}
1241
1242
Ian Rogers2c8f6532011-09-02 17:16:34 -07001243void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001244 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1245 EmitUint8(0xF4);
1246}
1247
1248
Ian Rogers2c8f6532011-09-02 17:16:34 -07001249void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001250 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1251 if (label->IsBound()) {
1252 static const int kShortSize = 2;
1253 static const int kLongSize = 6;
1254 int offset = label->Position() - buffer_.Size();
1255 CHECK_LE(offset, 0);
1256 if (IsInt(8, offset - kShortSize)) {
1257 EmitUint8(0x70 + condition);
1258 EmitUint8((offset - kShortSize) & 0xFF);
1259 } else {
1260 EmitUint8(0x0F);
1261 EmitUint8(0x80 + condition);
1262 EmitInt32(offset - kLongSize);
1263 }
1264 } else {
1265 EmitUint8(0x0F);
1266 EmitUint8(0x80 + condition);
1267 EmitLabelLink(label);
1268 }
1269}
1270
1271
Ian Rogers2c8f6532011-09-02 17:16:34 -07001272void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001273 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1274 EmitUint8(0xFF);
1275 EmitRegisterOperand(4, reg);
1276}
1277
Ian Rogers7caad772012-03-30 01:07:54 -07001278void X86Assembler::jmp(const Address& address) {
1279 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1280 EmitUint8(0xFF);
1281 EmitOperand(4, address);
1282}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001283
Ian Rogers2c8f6532011-09-02 17:16:34 -07001284void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001285 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1286 if (label->IsBound()) {
1287 static const int kShortSize = 2;
1288 static const int kLongSize = 5;
1289 int offset = label->Position() - buffer_.Size();
1290 CHECK_LE(offset, 0);
1291 if (IsInt(8, offset - kShortSize)) {
1292 EmitUint8(0xEB);
1293 EmitUint8((offset - kShortSize) & 0xFF);
1294 } else {
1295 EmitUint8(0xE9);
1296 EmitInt32(offset - kLongSize);
1297 }
1298 } else {
1299 EmitUint8(0xE9);
1300 EmitLabelLink(label);
1301 }
1302}
1303
1304
Ian Rogers2c8f6532011-09-02 17:16:34 -07001305X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001306 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1307 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001308 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001309}
1310
1311
Ian Rogers2c8f6532011-09-02 17:16:34 -07001312void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001313 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1314 EmitUint8(0x0F);
1315 EmitUint8(0xB1);
1316 EmitOperand(reg, address);
1317}
1318
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001319void X86Assembler::mfence() {
1320 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1321 EmitUint8(0x0F);
1322 EmitUint8(0xAE);
1323 EmitUint8(0xF0);
1324}
1325
Ian Rogers2c8f6532011-09-02 17:16:34 -07001326X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001327 // TODO: fs is a prefix and not an instruction
1328 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1329 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001330 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001331}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001332
Ian Rogersbefbd572014-03-06 01:13:39 -08001333X86Assembler* X86Assembler::gs() {
1334 // TODO: fs is a prefix and not an instruction
1335 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1336 EmitUint8(0x65);
1337 return this;
1338}
1339
Ian Rogers2c8f6532011-09-02 17:16:34 -07001340void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001341 int value = imm.value();
1342 if (value > 0) {
1343 if (value == 1) {
1344 incl(reg);
1345 } else if (value != 0) {
1346 addl(reg, imm);
1347 }
1348 } else if (value < 0) {
1349 value = -value;
1350 if (value == 1) {
1351 decl(reg);
1352 } else if (value != 0) {
1353 subl(reg, Immediate(value));
1354 }
1355 }
1356}
1357
1358
Roland Levillain647b9ed2014-11-27 12:06:00 +00001359void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1360 // TODO: Need to have a code constants table.
1361 pushl(Immediate(High32Bits(value)));
1362 pushl(Immediate(Low32Bits(value)));
1363 movsd(dst, Address(ESP, 0));
1364 addl(ESP, Immediate(2 * sizeof(int32_t)));
1365}
1366
1367
Ian Rogers2c8f6532011-09-02 17:16:34 -07001368void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001369 // TODO: Need to have a code constants table.
1370 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001371 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001372}
1373
1374
Ian Rogers2c8f6532011-09-02 17:16:34 -07001375void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001376 CHECK(IsPowerOfTwo(alignment));
1377 // Emit nop instruction until the real position is aligned.
1378 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1379 nop();
1380 }
1381}
1382
1383
Ian Rogers2c8f6532011-09-02 17:16:34 -07001384void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001385 int bound = buffer_.Size();
1386 CHECK(!label->IsBound()); // Labels can only be bound once.
1387 while (label->IsLinked()) {
1388 int position = label->LinkPosition();
1389 int next = buffer_.Load<int32_t>(position);
1390 buffer_.Store<int32_t>(position, bound - (position + 4));
1391 label->position_ = next;
1392 }
1393 label->BindTo(bound);
1394}
1395
1396
Ian Rogers44fb0d02012-03-23 16:46:24 -07001397void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1398 CHECK_GE(reg_or_opcode, 0);
1399 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001400 const int length = operand.length_;
1401 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001402 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001403 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001404 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001405 // Emit the rest of the encoded operand.
1406 for (int i = 1; i < length; i++) {
1407 EmitUint8(operand.encoding_[i]);
1408 }
1409}
1410
1411
Ian Rogers2c8f6532011-09-02 17:16:34 -07001412void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001413 EmitInt32(imm.value());
1414}
1415
1416
Ian Rogers44fb0d02012-03-23 16:46:24 -07001417void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001418 const Operand& operand,
1419 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001420 CHECK_GE(reg_or_opcode, 0);
1421 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001422 if (immediate.is_int8()) {
1423 // Use sign-extended 8-bit immediate.
1424 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001425 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001426 EmitUint8(immediate.value() & 0xFF);
1427 } else if (operand.IsRegister(EAX)) {
1428 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001429 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001430 EmitImmediate(immediate);
1431 } else {
1432 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001433 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001434 EmitImmediate(immediate);
1435 }
1436}
1437
1438
Ian Rogers2c8f6532011-09-02 17:16:34 -07001439void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001440 if (label->IsBound()) {
1441 int offset = label->Position() - buffer_.Size();
1442 CHECK_LE(offset, 0);
1443 EmitInt32(offset - instruction_size);
1444 } else {
1445 EmitLabelLink(label);
1446 }
1447}
1448
1449
Ian Rogers2c8f6532011-09-02 17:16:34 -07001450void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001451 CHECK(!label->IsBound());
1452 int position = buffer_.Size();
1453 EmitInt32(label->position_);
1454 label->LinkTo(position);
1455}
1456
1457
Ian Rogers44fb0d02012-03-23 16:46:24 -07001458void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001459 Register reg,
1460 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001461 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1462 CHECK(imm.is_int8());
1463 if (imm.value() == 1) {
1464 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001465 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001466 } else {
1467 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001468 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001469 EmitUint8(imm.value() & 0xFF);
1470 }
1471}
1472
1473
Ian Rogers44fb0d02012-03-23 16:46:24 -07001474void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001475 Register operand,
1476 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001477 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1478 CHECK_EQ(shifter, ECX);
1479 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001480 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001481}
1482
Tong Shen547cdfd2014-08-05 01:54:19 -07001483void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001484 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001485}
1486
1487void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001488 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001489 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001490 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001491}
1492
Ian Rogers790a6b72014-04-01 10:36:00 -07001493constexpr size_t kFramePointerSize = 4;
1494
Ian Rogers2c8f6532011-09-02 17:16:34 -07001495void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001496 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001497 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001498 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1499 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1500 DCHECK_EQ(cfi_pc_, 0U);
1501
1502 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001503 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001504 for (int i = spill_regs.size() - 1; i >= 0; --i) {
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001505 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001506
1507 // DW_CFA_advance_loc
1508 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1509 cfi_pc_ = buffer_.Size();
1510 // DW_CFA_def_cfa_offset
1511 cfi_cfa_offset_ += kFramePointerSize;
1512 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1513 // DW_CFA_offset reg offset
1514 reg_offset++;
1515 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001516 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001517
Ian Rogersb033c752011-07-20 12:22:35 -07001518 // return address then method on stack
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001519 int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) -
Tong Shen547cdfd2014-08-05 01:54:19 -07001520 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1521 kFramePointerSize /*return address*/;
1522 addl(ESP, Immediate(-adjust));
1523 // DW_CFA_advance_loc
1524 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1525 cfi_pc_ = buffer_.Size();
1526 // DW_CFA_def_cfa_offset
1527 cfi_cfa_offset_ += adjust;
1528 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1529
Ian Rogers2c8f6532011-09-02 17:16:34 -07001530 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001531 // DW_CFA_advance_loc
1532 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1533 cfi_pc_ = buffer_.Size();
1534 // DW_CFA_def_cfa_offset
1535 cfi_cfa_offset_ += kFramePointerSize;
1536 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1537
Ian Rogersb5d09b22012-03-06 22:14:17 -08001538 for (size_t i = 0; i < entry_spills.size(); ++i) {
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001539 movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) +
1540 (i * kFramePointerSize)),
1541 entry_spills.at(i).AsX86().AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001542 }
Ian Rogersb033c752011-07-20 12:22:35 -07001543}
1544
Ian Rogers2c8f6532011-09-02 17:16:34 -07001545void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001546 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001547 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001548 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1549 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001550 for (size_t i = 0; i < spill_regs.size(); ++i) {
Vladimir Marko0f9b03c2015-01-12 18:21:07 +00001551 popl(spill_regs.at(i).AsX86().AsCpuRegister());
jeffhao703f2cd2012-07-13 17:25:52 -07001552 }
Ian Rogersb033c752011-07-20 12:22:35 -07001553 ret();
1554}
1555
Ian Rogers2c8f6532011-09-02 17:16:34 -07001556void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001557 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001558 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001559 // DW_CFA_advance_loc
1560 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1561 cfi_pc_ = buffer_.Size();
1562 // DW_CFA_def_cfa_offset
1563 cfi_cfa_offset_ += adjust;
1564 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001565}
1566
Ian Rogers2c8f6532011-09-02 17:16:34 -07001567void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001568 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001569 addl(ESP, Immediate(adjust));
1570}
1571
Ian Rogers2c8f6532011-09-02 17:16:34 -07001572void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1573 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001574 if (src.IsNoRegister()) {
1575 CHECK_EQ(0u, size);
1576 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001577 CHECK_EQ(4u, size);
1578 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001579 } else if (src.IsRegisterPair()) {
1580 CHECK_EQ(8u, size);
1581 movl(Address(ESP, offs), src.AsRegisterPairLow());
1582 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1583 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001584 } else if (src.IsX87Register()) {
1585 if (size == 4) {
1586 fstps(Address(ESP, offs));
1587 } else {
1588 fstpl(Address(ESP, offs));
1589 }
1590 } else {
1591 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001592 if (size == 4) {
1593 movss(Address(ESP, offs), src.AsXmmRegister());
1594 } else {
1595 movsd(Address(ESP, offs), src.AsXmmRegister());
1596 }
1597 }
1598}
1599
Ian Rogers2c8f6532011-09-02 17:16:34 -07001600void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1601 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001602 CHECK(src.IsCpuRegister());
1603 movl(Address(ESP, dest), src.AsCpuRegister());
1604}
1605
Ian Rogers2c8f6532011-09-02 17:16:34 -07001606void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1607 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001608 CHECK(src.IsCpuRegister());
1609 movl(Address(ESP, dest), src.AsCpuRegister());
1610}
1611
Ian Rogers2c8f6532011-09-02 17:16:34 -07001612void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1613 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001614 movl(Address(ESP, dest), Immediate(imm));
1615}
1616
Ian Rogersdd7624d2014-03-14 17:43:00 -07001617void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001618 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001619 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001620}
1621
Ian Rogersdd7624d2014-03-14 17:43:00 -07001622void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001623 FrameOffset fr_offs,
1624 ManagedRegister mscratch) {
1625 X86ManagedRegister scratch = mscratch.AsX86();
1626 CHECK(scratch.IsCpuRegister());
1627 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1628 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1629}
1630
Ian Rogersdd7624d2014-03-14 17:43:00 -07001631void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001632 fs()->movl(Address::Absolute(thr_offs), ESP);
1633}
1634
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001635void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1636 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001637 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1638}
1639
1640void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1641 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001642 if (dest.IsNoRegister()) {
1643 CHECK_EQ(0u, size);
1644 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001645 CHECK_EQ(4u, size);
1646 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001647 } else if (dest.IsRegisterPair()) {
1648 CHECK_EQ(8u, size);
1649 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1650 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001651 } else if (dest.IsX87Register()) {
1652 if (size == 4) {
1653 flds(Address(ESP, src));
1654 } else {
1655 fldl(Address(ESP, src));
1656 }
Ian Rogersb033c752011-07-20 12:22:35 -07001657 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001658 CHECK(dest.IsXmmRegister());
1659 if (size == 4) {
1660 movss(dest.AsXmmRegister(), Address(ESP, src));
1661 } else {
1662 movsd(dest.AsXmmRegister(), Address(ESP, src));
1663 }
Ian Rogersb033c752011-07-20 12:22:35 -07001664 }
1665}
1666
Ian Rogersdd7624d2014-03-14 17:43:00 -07001667void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001668 X86ManagedRegister dest = mdest.AsX86();
1669 if (dest.IsNoRegister()) {
1670 CHECK_EQ(0u, size);
1671 } else if (dest.IsCpuRegister()) {
1672 CHECK_EQ(4u, size);
1673 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1674 } else if (dest.IsRegisterPair()) {
1675 CHECK_EQ(8u, size);
1676 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001677 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001678 } else if (dest.IsX87Register()) {
1679 if (size == 4) {
1680 fs()->flds(Address::Absolute(src));
1681 } else {
1682 fs()->fldl(Address::Absolute(src));
1683 }
1684 } else {
1685 CHECK(dest.IsXmmRegister());
1686 if (size == 4) {
1687 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1688 } else {
1689 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1690 }
1691 }
1692}
1693
Ian Rogers2c8f6532011-09-02 17:16:34 -07001694void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1695 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001696 CHECK(dest.IsCpuRegister());
1697 movl(dest.AsCpuRegister(), Address(ESP, src));
1698}
1699
Ian Rogers2c8f6532011-09-02 17:16:34 -07001700void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1701 MemberOffset offs) {
1702 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001703 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001704 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001705 if (kPoisonHeapReferences) {
1706 negl(dest.AsCpuRegister());
1707 }
Ian Rogersb033c752011-07-20 12:22:35 -07001708}
1709
Ian Rogers2c8f6532011-09-02 17:16:34 -07001710void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1711 Offset offs) {
1712 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001713 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001714 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001715}
1716
Ian Rogersdd7624d2014-03-14 17:43:00 -07001717void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1718 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001719 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001720 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001721 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001722}
1723
jeffhao58136ca2012-05-24 13:40:11 -07001724void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1725 X86ManagedRegister reg = mreg.AsX86();
1726 CHECK(size == 1 || size == 2) << size;
1727 CHECK(reg.IsCpuRegister()) << reg;
1728 if (size == 1) {
1729 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1730 } else {
1731 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1732 }
1733}
1734
jeffhaocee4d0c2012-06-15 14:42:01 -07001735void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1736 X86ManagedRegister reg = mreg.AsX86();
1737 CHECK(size == 1 || size == 2) << size;
1738 CHECK(reg.IsCpuRegister()) << reg;
1739 if (size == 1) {
1740 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1741 } else {
1742 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1743 }
1744}
1745
Ian Rogersb5d09b22012-03-06 22:14:17 -08001746void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001747 X86ManagedRegister dest = mdest.AsX86();
1748 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001749 if (!dest.Equals(src)) {
1750 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1751 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001752 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1753 // Pass via stack and pop X87 register
1754 subl(ESP, Immediate(16));
1755 if (size == 4) {
1756 CHECK_EQ(src.AsX87Register(), ST0);
1757 fstps(Address(ESP, 0));
1758 movss(dest.AsXmmRegister(), Address(ESP, 0));
1759 } else {
1760 CHECK_EQ(src.AsX87Register(), ST0);
1761 fstpl(Address(ESP, 0));
1762 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1763 }
1764 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001765 } else {
1766 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001767 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001768 }
1769 }
1770}
1771
Ian Rogers2c8f6532011-09-02 17:16:34 -07001772void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1773 ManagedRegister mscratch) {
1774 X86ManagedRegister scratch = mscratch.AsX86();
1775 CHECK(scratch.IsCpuRegister());
1776 movl(scratch.AsCpuRegister(), Address(ESP, src));
1777 movl(Address(ESP, dest), scratch.AsCpuRegister());
1778}
1779
Ian Rogersdd7624d2014-03-14 17:43:00 -07001780void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1781 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001782 ManagedRegister mscratch) {
1783 X86ManagedRegister scratch = mscratch.AsX86();
1784 CHECK(scratch.IsCpuRegister());
1785 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1786 Store(fr_offs, scratch, 4);
1787}
1788
Ian Rogersdd7624d2014-03-14 17:43:00 -07001789void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001790 FrameOffset fr_offs,
1791 ManagedRegister mscratch) {
1792 X86ManagedRegister scratch = mscratch.AsX86();
1793 CHECK(scratch.IsCpuRegister());
1794 Load(scratch, fr_offs, 4);
1795 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1796}
1797
1798void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1799 ManagedRegister mscratch,
1800 size_t size) {
1801 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001802 if (scratch.IsCpuRegister() && size == 8) {
1803 Load(scratch, src, 4);
1804 Store(dest, scratch, 4);
1805 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1806 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1807 } else {
1808 Load(scratch, src, size);
1809 Store(dest, scratch, size);
1810 }
1811}
1812
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001813void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1814 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001815 UNIMPLEMENTED(FATAL);
1816}
1817
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001818void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1819 ManagedRegister scratch, size_t size) {
1820 CHECK(scratch.IsNoRegister());
1821 CHECK_EQ(size, 4u);
1822 pushl(Address(ESP, src));
1823 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1824}
1825
Ian Rogersdc51b792011-09-22 20:41:37 -07001826void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1827 ManagedRegister mscratch, size_t size) {
1828 Register scratch = mscratch.AsX86().AsCpuRegister();
1829 CHECK_EQ(size, 4u);
1830 movl(scratch, Address(ESP, src_base));
1831 movl(scratch, Address(scratch, src_offset));
1832 movl(Address(ESP, dest), scratch);
1833}
1834
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001835void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1836 ManagedRegister src, Offset src_offset,
1837 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001838 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001839 CHECK(scratch.IsNoRegister());
1840 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1841 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1842}
1843
1844void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1845 ManagedRegister mscratch, size_t size) {
1846 Register scratch = mscratch.AsX86().AsCpuRegister();
1847 CHECK_EQ(size, 4u);
1848 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1849 movl(scratch, Address(ESP, src));
1850 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001851 popl(Address(scratch, dest_offset));
1852}
1853
Ian Rogerse5de95b2011-09-18 20:31:38 -07001854void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001855 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001856}
1857
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001858void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1859 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001860 ManagedRegister min_reg, bool null_allowed) {
1861 X86ManagedRegister out_reg = mout_reg.AsX86();
1862 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001863 CHECK(in_reg.IsCpuRegister());
1864 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001865 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001866 if (null_allowed) {
1867 Label null_arg;
1868 if (!out_reg.Equals(in_reg)) {
1869 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1870 }
1871 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001872 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001873 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001874 Bind(&null_arg);
1875 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001876 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001877 }
1878}
1879
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001880void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1881 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001882 ManagedRegister mscratch,
1883 bool null_allowed) {
1884 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001885 CHECK(scratch.IsCpuRegister());
1886 if (null_allowed) {
1887 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001888 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001889 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001890 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001891 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001892 Bind(&null_arg);
1893 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001894 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001895 }
1896 Store(out_off, scratch, 4);
1897}
1898
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001899// Given a handle scope entry, load the associated reference.
1900void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001901 ManagedRegister min_reg) {
1902 X86ManagedRegister out_reg = mout_reg.AsX86();
1903 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001904 CHECK(out_reg.IsCpuRegister());
1905 CHECK(in_reg.IsCpuRegister());
1906 Label null_arg;
1907 if (!out_reg.Equals(in_reg)) {
1908 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1909 }
1910 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001911 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001912 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1913 Bind(&null_arg);
1914}
1915
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001916void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001917 // TODO: not validating references
1918}
1919
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001920void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001921 // TODO: not validating references
1922}
1923
Ian Rogers2c8f6532011-09-02 17:16:34 -07001924void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1925 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001926 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001927 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001928 // TODO: place reference map on call
1929}
1930
Ian Rogers67375ac2011-09-14 00:55:44 -07001931void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1932 Register scratch = mscratch.AsX86().AsCpuRegister();
1933 movl(scratch, Address(ESP, base));
1934 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001935}
1936
Ian Rogersdd7624d2014-03-14 17:43:00 -07001937void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001938 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001939}
1940
Ian Rogers2c8f6532011-09-02 17:16:34 -07001941void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1942 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001943 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001944}
1945
Ian Rogers2c8f6532011-09-02 17:16:34 -07001946void X86Assembler::GetCurrentThread(FrameOffset offset,
1947 ManagedRegister mscratch) {
1948 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001949 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001950 movl(Address(ESP, offset), scratch.AsCpuRegister());
1951}
1952
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001953void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1954 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001955 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001956 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001957 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001958}
Ian Rogers0d666d82011-08-14 16:03:46 -07001959
Ian Rogers2c8f6532011-09-02 17:16:34 -07001960void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1961 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001962#define __ sp_asm->
1963 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001964 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001965 if (stack_adjust_ != 0) { // Fix up the frame.
1966 __ DecreaseFrameSize(stack_adjust_);
1967 }
Ian Rogers67375ac2011-09-14 00:55:44 -07001968 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07001969 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
1970 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001971 // this call should never return
1972 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001973#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001974}
1975
Ian Rogers2c8f6532011-09-02 17:16:34 -07001976} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001977} // namespace art