blob: f888d46dd174c2237272a0c05103320a86107c2f [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
54 EmitLabel(label, kSize);
55}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Ian Rogers2c8f6532011-09-02 17:16:34 -0700148void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xB6);
152 EmitRegisterOperand(dst, src);
153}
154
155
Ian Rogers2c8f6532011-09-02 17:16:34 -0700156void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
158 EmitUint8(0x0F);
159 EmitUint8(0xB6);
160 EmitOperand(dst, src);
161}
162
163
Ian Rogers2c8f6532011-09-02 17:16:34 -0700164void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
166 EmitUint8(0x0F);
167 EmitUint8(0xBE);
168 EmitRegisterOperand(dst, src);
169}
170
171
Ian Rogers2c8f6532011-09-02 17:16:34 -0700172void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700173 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
174 EmitUint8(0x0F);
175 EmitUint8(0xBE);
176 EmitOperand(dst, src);
177}
178
179
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700180void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700181 LOG(FATAL) << "Use movzxb or movsxb instead.";
182}
183
184
Ian Rogers2c8f6532011-09-02 17:16:34 -0700185void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
187 EmitUint8(0x88);
188 EmitOperand(src, dst);
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0xC6);
195 EmitOperand(EAX, dst);
196 CHECK(imm.is_int8());
197 EmitUint8(imm.value() & 0xFF);
198}
199
200
Ian Rogers2c8f6532011-09-02 17:16:34 -0700201void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
203 EmitUint8(0x0F);
204 EmitUint8(0xB7);
205 EmitRegisterOperand(dst, src);
206}
207
208
Ian Rogers2c8f6532011-09-02 17:16:34 -0700209void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700210 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
211 EmitUint8(0x0F);
212 EmitUint8(0xB7);
213 EmitOperand(dst, src);
214}
215
216
Ian Rogers2c8f6532011-09-02 17:16:34 -0700217void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
219 EmitUint8(0x0F);
220 EmitUint8(0xBF);
221 EmitRegisterOperand(dst, src);
222}
223
224
Ian Rogers2c8f6532011-09-02 17:16:34 -0700225void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700226 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
227 EmitUint8(0x0F);
228 EmitUint8(0xBF);
229 EmitOperand(dst, src);
230}
231
232
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700233void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 LOG(FATAL) << "Use movzxw or movsxw instead.";
235}
236
237
Ian Rogers2c8f6532011-09-02 17:16:34 -0700238void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
240 EmitOperandSizeOverride();
241 EmitUint8(0x89);
242 EmitOperand(src, dst);
243}
244
245
Ian Rogers2c8f6532011-09-02 17:16:34 -0700246void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
248 EmitUint8(0x8D);
249 EmitOperand(dst, src);
250}
251
252
Ian Rogers2c8f6532011-09-02 17:16:34 -0700253void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700254 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
255 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700256 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700257 EmitRegisterOperand(dst, src);
258}
259
260
Ian Rogers2c8f6532011-09-02 17:16:34 -0700261void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700262 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
263 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700264 EmitUint8(0x90 + condition);
265 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700266}
267
268
Ian Rogers2c8f6532011-09-02 17:16:34 -0700269void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700270 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
271 EmitUint8(0xF3);
272 EmitUint8(0x0F);
273 EmitUint8(0x10);
274 EmitOperand(dst, src);
275}
276
277
Ian Rogers2c8f6532011-09-02 17:16:34 -0700278void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700279 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
280 EmitUint8(0xF3);
281 EmitUint8(0x0F);
282 EmitUint8(0x11);
283 EmitOperand(src, dst);
284}
285
286
Ian Rogers2c8f6532011-09-02 17:16:34 -0700287void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
289 EmitUint8(0xF3);
290 EmitUint8(0x0F);
291 EmitUint8(0x11);
292 EmitXmmRegisterOperand(src, dst);
293}
294
295
Ian Rogers2c8f6532011-09-02 17:16:34 -0700296void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700297 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
298 EmitUint8(0x66);
299 EmitUint8(0x0F);
300 EmitUint8(0x6E);
301 EmitOperand(dst, Operand(src));
302}
303
304
Ian Rogers2c8f6532011-09-02 17:16:34 -0700305void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700306 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
307 EmitUint8(0x66);
308 EmitUint8(0x0F);
309 EmitUint8(0x7E);
310 EmitOperand(src, Operand(dst));
311}
312
313
Ian Rogers2c8f6532011-09-02 17:16:34 -0700314void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700315 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
316 EmitUint8(0xF3);
317 EmitUint8(0x0F);
318 EmitUint8(0x58);
319 EmitXmmRegisterOperand(dst, src);
320}
321
322
Ian Rogers2c8f6532011-09-02 17:16:34 -0700323void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700324 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
325 EmitUint8(0xF3);
326 EmitUint8(0x0F);
327 EmitUint8(0x58);
328 EmitOperand(dst, src);
329}
330
331
Ian Rogers2c8f6532011-09-02 17:16:34 -0700332void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700333 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
334 EmitUint8(0xF3);
335 EmitUint8(0x0F);
336 EmitUint8(0x5C);
337 EmitXmmRegisterOperand(dst, src);
338}
339
340
Ian Rogers2c8f6532011-09-02 17:16:34 -0700341void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700342 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
343 EmitUint8(0xF3);
344 EmitUint8(0x0F);
345 EmitUint8(0x5C);
346 EmitOperand(dst, src);
347}
348
349
Ian Rogers2c8f6532011-09-02 17:16:34 -0700350void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700351 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
352 EmitUint8(0xF3);
353 EmitUint8(0x0F);
354 EmitUint8(0x59);
355 EmitXmmRegisterOperand(dst, src);
356}
357
358
Ian Rogers2c8f6532011-09-02 17:16:34 -0700359void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700360 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
361 EmitUint8(0xF3);
362 EmitUint8(0x0F);
363 EmitUint8(0x59);
364 EmitOperand(dst, src);
365}
366
367
Ian Rogers2c8f6532011-09-02 17:16:34 -0700368void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700369 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
370 EmitUint8(0xF3);
371 EmitUint8(0x0F);
372 EmitUint8(0x5E);
373 EmitXmmRegisterOperand(dst, src);
374}
375
376
Ian Rogers2c8f6532011-09-02 17:16:34 -0700377void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700378 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
379 EmitUint8(0xF3);
380 EmitUint8(0x0F);
381 EmitUint8(0x5E);
382 EmitOperand(dst, src);
383}
384
385
Ian Rogers2c8f6532011-09-02 17:16:34 -0700386void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700387 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
388 EmitUint8(0xD9);
389 EmitOperand(0, src);
390}
391
392
Ian Rogers2c8f6532011-09-02 17:16:34 -0700393void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700394 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
395 EmitUint8(0xD9);
396 EmitOperand(3, dst);
397}
398
399
Ian Rogers2c8f6532011-09-02 17:16:34 -0700400void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700401 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
402 EmitUint8(0xF2);
403 EmitUint8(0x0F);
404 EmitUint8(0x10);
405 EmitOperand(dst, src);
406}
407
408
Ian Rogers2c8f6532011-09-02 17:16:34 -0700409void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700410 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
411 EmitUint8(0xF2);
412 EmitUint8(0x0F);
413 EmitUint8(0x11);
414 EmitOperand(src, dst);
415}
416
417
Ian Rogers2c8f6532011-09-02 17:16:34 -0700418void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700419 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
420 EmitUint8(0xF2);
421 EmitUint8(0x0F);
422 EmitUint8(0x11);
423 EmitXmmRegisterOperand(src, dst);
424}
425
426
Ian Rogers2c8f6532011-09-02 17:16:34 -0700427void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700428 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
429 EmitUint8(0xF2);
430 EmitUint8(0x0F);
431 EmitUint8(0x58);
432 EmitXmmRegisterOperand(dst, src);
433}
434
435
Ian Rogers2c8f6532011-09-02 17:16:34 -0700436void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700437 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
438 EmitUint8(0xF2);
439 EmitUint8(0x0F);
440 EmitUint8(0x58);
441 EmitOperand(dst, src);
442}
443
444
Ian Rogers2c8f6532011-09-02 17:16:34 -0700445void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700446 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
447 EmitUint8(0xF2);
448 EmitUint8(0x0F);
449 EmitUint8(0x5C);
450 EmitXmmRegisterOperand(dst, src);
451}
452
453
Ian Rogers2c8f6532011-09-02 17:16:34 -0700454void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700455 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
456 EmitUint8(0xF2);
457 EmitUint8(0x0F);
458 EmitUint8(0x5C);
459 EmitOperand(dst, src);
460}
461
462
Ian Rogers2c8f6532011-09-02 17:16:34 -0700463void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700464 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
465 EmitUint8(0xF2);
466 EmitUint8(0x0F);
467 EmitUint8(0x59);
468 EmitXmmRegisterOperand(dst, src);
469}
470
471
Ian Rogers2c8f6532011-09-02 17:16:34 -0700472void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700473 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
474 EmitUint8(0xF2);
475 EmitUint8(0x0F);
476 EmitUint8(0x59);
477 EmitOperand(dst, src);
478}
479
480
Ian Rogers2c8f6532011-09-02 17:16:34 -0700481void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700482 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
483 EmitUint8(0xF2);
484 EmitUint8(0x0F);
485 EmitUint8(0x5E);
486 EmitXmmRegisterOperand(dst, src);
487}
488
489
Ian Rogers2c8f6532011-09-02 17:16:34 -0700490void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700491 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
492 EmitUint8(0xF2);
493 EmitUint8(0x0F);
494 EmitUint8(0x5E);
495 EmitOperand(dst, src);
496}
497
498
Ian Rogers2c8f6532011-09-02 17:16:34 -0700499void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700500 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
501 EmitUint8(0xF3);
502 EmitUint8(0x0F);
503 EmitUint8(0x2A);
504 EmitOperand(dst, Operand(src));
505}
506
507
Ian Rogers2c8f6532011-09-02 17:16:34 -0700508void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700509 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
510 EmitUint8(0xF2);
511 EmitUint8(0x0F);
512 EmitUint8(0x2A);
513 EmitOperand(dst, Operand(src));
514}
515
516
Ian Rogers2c8f6532011-09-02 17:16:34 -0700517void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700518 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
519 EmitUint8(0xF3);
520 EmitUint8(0x0F);
521 EmitUint8(0x2D);
522 EmitXmmRegisterOperand(dst, src);
523}
524
525
Ian Rogers2c8f6532011-09-02 17:16:34 -0700526void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700527 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
528 EmitUint8(0xF3);
529 EmitUint8(0x0F);
530 EmitUint8(0x5A);
531 EmitXmmRegisterOperand(dst, src);
532}
533
534
Ian Rogers2c8f6532011-09-02 17:16:34 -0700535void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700536 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
537 EmitUint8(0xF2);
538 EmitUint8(0x0F);
539 EmitUint8(0x2D);
540 EmitXmmRegisterOperand(dst, src);
541}
542
543
Ian Rogers2c8f6532011-09-02 17:16:34 -0700544void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700545 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
546 EmitUint8(0xF3);
547 EmitUint8(0x0F);
548 EmitUint8(0x2C);
549 EmitXmmRegisterOperand(dst, src);
550}
551
552
Ian Rogers2c8f6532011-09-02 17:16:34 -0700553void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700554 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
555 EmitUint8(0xF2);
556 EmitUint8(0x0F);
557 EmitUint8(0x2C);
558 EmitXmmRegisterOperand(dst, src);
559}
560
561
Ian Rogers2c8f6532011-09-02 17:16:34 -0700562void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700563 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
564 EmitUint8(0xF2);
565 EmitUint8(0x0F);
566 EmitUint8(0x5A);
567 EmitXmmRegisterOperand(dst, src);
568}
569
570
Ian Rogers2c8f6532011-09-02 17:16:34 -0700571void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700572 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
573 EmitUint8(0xF3);
574 EmitUint8(0x0F);
575 EmitUint8(0xE6);
576 EmitXmmRegisterOperand(dst, src);
577}
578
579
Ian Rogers2c8f6532011-09-02 17:16:34 -0700580void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700581 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
582 EmitUint8(0x0F);
583 EmitUint8(0x2F);
584 EmitXmmRegisterOperand(a, b);
585}
586
587
Ian Rogers2c8f6532011-09-02 17:16:34 -0700588void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700589 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
590 EmitUint8(0x66);
591 EmitUint8(0x0F);
592 EmitUint8(0x2F);
593 EmitXmmRegisterOperand(a, b);
594}
595
596
Ian Rogers2c8f6532011-09-02 17:16:34 -0700597void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700598 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
599 EmitUint8(0xF2);
600 EmitUint8(0x0F);
601 EmitUint8(0x51);
602 EmitXmmRegisterOperand(dst, src);
603}
604
605
Ian Rogers2c8f6532011-09-02 17:16:34 -0700606void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700607 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
608 EmitUint8(0xF3);
609 EmitUint8(0x0F);
610 EmitUint8(0x51);
611 EmitXmmRegisterOperand(dst, src);
612}
613
614
Ian Rogers2c8f6532011-09-02 17:16:34 -0700615void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700616 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
617 EmitUint8(0x66);
618 EmitUint8(0x0F);
619 EmitUint8(0x57);
620 EmitOperand(dst, src);
621}
622
623
Ian Rogers2c8f6532011-09-02 17:16:34 -0700624void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700625 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
626 EmitUint8(0x66);
627 EmitUint8(0x0F);
628 EmitUint8(0x57);
629 EmitXmmRegisterOperand(dst, src);
630}
631
632
Ian Rogers2c8f6532011-09-02 17:16:34 -0700633void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700634 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
635 EmitUint8(0x0F);
636 EmitUint8(0x57);
637 EmitOperand(dst, src);
638}
639
640
Ian Rogers2c8f6532011-09-02 17:16:34 -0700641void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700642 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
643 EmitUint8(0x0F);
644 EmitUint8(0x57);
645 EmitXmmRegisterOperand(dst, src);
646}
647
648
Ian Rogers2c8f6532011-09-02 17:16:34 -0700649void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700650 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
651 EmitUint8(0x66);
652 EmitUint8(0x0F);
653 EmitUint8(0x54);
654 EmitOperand(dst, src);
655}
656
657
Ian Rogers2c8f6532011-09-02 17:16:34 -0700658void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700659 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
660 EmitUint8(0xDD);
661 EmitOperand(0, src);
662}
663
664
Ian Rogers2c8f6532011-09-02 17:16:34 -0700665void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700666 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
667 EmitUint8(0xDD);
668 EmitOperand(3, dst);
669}
670
671
Ian Rogers2c8f6532011-09-02 17:16:34 -0700672void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700673 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
674 EmitUint8(0xD9);
675 EmitOperand(7, dst);
676}
677
678
Ian Rogers2c8f6532011-09-02 17:16:34 -0700679void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700680 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
681 EmitUint8(0xD9);
682 EmitOperand(5, src);
683}
684
685
Ian Rogers2c8f6532011-09-02 17:16:34 -0700686void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700687 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
688 EmitUint8(0xDF);
689 EmitOperand(7, dst);
690}
691
692
Ian Rogers2c8f6532011-09-02 17:16:34 -0700693void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700694 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
695 EmitUint8(0xDB);
696 EmitOperand(3, dst);
697}
698
699
Ian Rogers2c8f6532011-09-02 17:16:34 -0700700void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700701 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
702 EmitUint8(0xDF);
703 EmitOperand(5, src);
704}
705
706
Ian Rogers2c8f6532011-09-02 17:16:34 -0700707void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700708 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
709 EmitUint8(0xD9);
710 EmitUint8(0xF7);
711}
712
713
Ian Rogers2c8f6532011-09-02 17:16:34 -0700714void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700715 CHECK_LT(index.value(), 7);
716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
717 EmitUint8(0xDD);
718 EmitUint8(0xC0 + index.value());
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0xD9);
725 EmitUint8(0xFE);
726}
727
728
Ian Rogers2c8f6532011-09-02 17:16:34 -0700729void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700730 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
731 EmitUint8(0xD9);
732 EmitUint8(0xFF);
733}
734
735
Ian Rogers2c8f6532011-09-02 17:16:34 -0700736void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700737 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
738 EmitUint8(0xD9);
739 EmitUint8(0xF2);
740}
741
742
Ian Rogers2c8f6532011-09-02 17:16:34 -0700743void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700744 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
745 EmitUint8(0x87);
746 EmitRegisterOperand(dst, src);
747}
748
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100749
Ian Rogers7caad772012-03-30 01:07:54 -0700750void X86Assembler::xchgl(Register reg, const Address& address) {
751 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
752 EmitUint8(0x87);
753 EmitOperand(reg, address);
754}
755
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700756
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100757void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
758 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
759 EmitUint8(0x66);
760 EmitComplex(7, address, imm);
761}
762
763
Ian Rogers2c8f6532011-09-02 17:16:34 -0700764void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700765 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
766 EmitComplex(7, Operand(reg), imm);
767}
768
769
Ian Rogers2c8f6532011-09-02 17:16:34 -0700770void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700771 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
772 EmitUint8(0x3B);
773 EmitOperand(reg0, Operand(reg1));
774}
775
776
Ian Rogers2c8f6532011-09-02 17:16:34 -0700777void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700778 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
779 EmitUint8(0x3B);
780 EmitOperand(reg, address);
781}
782
783
Ian Rogers2c8f6532011-09-02 17:16:34 -0700784void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700785 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
786 EmitUint8(0x03);
787 EmitRegisterOperand(dst, src);
788}
789
790
Ian Rogers2c8f6532011-09-02 17:16:34 -0700791void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700792 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
793 EmitUint8(0x03);
794 EmitOperand(reg, address);
795}
796
797
Ian Rogers2c8f6532011-09-02 17:16:34 -0700798void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700799 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
800 EmitUint8(0x39);
801 EmitOperand(reg, address);
802}
803
804
Ian Rogers2c8f6532011-09-02 17:16:34 -0700805void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700806 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
807 EmitComplex(7, address, imm);
808}
809
810
Ian Rogers2c8f6532011-09-02 17:16:34 -0700811void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700812 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
813 EmitUint8(0x85);
814 EmitRegisterOperand(reg1, reg2);
815}
816
817
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100818void X86Assembler::testl(Register reg, const Address& address) {
819 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
820 EmitUint8(0x85);
821 EmitOperand(reg, address);
822}
823
824
Ian Rogers2c8f6532011-09-02 17:16:34 -0700825void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700826 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
827 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
828 // we only test the byte register to keep the encoding short.
829 if (immediate.is_uint8() && reg < 4) {
830 // Use zero-extended 8-bit immediate.
831 if (reg == EAX) {
832 EmitUint8(0xA8);
833 } else {
834 EmitUint8(0xF6);
835 EmitUint8(0xC0 + reg);
836 }
837 EmitUint8(immediate.value() & 0xFF);
838 } else if (reg == EAX) {
839 // Use short form if the destination is EAX.
840 EmitUint8(0xA9);
841 EmitImmediate(immediate);
842 } else {
843 EmitUint8(0xF7);
844 EmitOperand(0, Operand(reg));
845 EmitImmediate(immediate);
846 }
847}
848
849
Ian Rogers2c8f6532011-09-02 17:16:34 -0700850void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700851 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
852 EmitUint8(0x23);
853 EmitOperand(dst, Operand(src));
854}
855
856
Ian Rogers2c8f6532011-09-02 17:16:34 -0700857void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitComplex(4, Operand(dst), imm);
860}
861
862
Ian Rogers2c8f6532011-09-02 17:16:34 -0700863void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700864 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
865 EmitUint8(0x0B);
866 EmitOperand(dst, Operand(src));
867}
868
869
Ian Rogers2c8f6532011-09-02 17:16:34 -0700870void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700871 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
872 EmitComplex(1, Operand(dst), imm);
873}
874
875
Ian Rogers2c8f6532011-09-02 17:16:34 -0700876void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700877 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
878 EmitUint8(0x33);
879 EmitOperand(dst, Operand(src));
880}
881
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100882void X86Assembler::xorl(Register dst, const Immediate& imm) {
883 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
884 EmitComplex(6, Operand(dst), imm);
885}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700886
Ian Rogers2c8f6532011-09-02 17:16:34 -0700887void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700888 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
889 EmitComplex(0, Operand(reg), imm);
890}
891
892
Ian Rogers2c8f6532011-09-02 17:16:34 -0700893void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitUint8(0x01);
896 EmitOperand(reg, address);
897}
898
899
Ian Rogers2c8f6532011-09-02 17:16:34 -0700900void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700901 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
902 EmitComplex(0, address, imm);
903}
904
905
Ian Rogers2c8f6532011-09-02 17:16:34 -0700906void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700907 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
908 EmitComplex(2, Operand(reg), imm);
909}
910
911
Ian Rogers2c8f6532011-09-02 17:16:34 -0700912void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700913 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
914 EmitUint8(0x13);
915 EmitOperand(dst, Operand(src));
916}
917
918
Ian Rogers2c8f6532011-09-02 17:16:34 -0700919void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700920 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
921 EmitUint8(0x13);
922 EmitOperand(dst, address);
923}
924
925
Ian Rogers2c8f6532011-09-02 17:16:34 -0700926void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700927 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
928 EmitUint8(0x2B);
929 EmitOperand(dst, Operand(src));
930}
931
932
Ian Rogers2c8f6532011-09-02 17:16:34 -0700933void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700934 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
935 EmitComplex(5, Operand(reg), imm);
936}
937
938
Ian Rogers2c8f6532011-09-02 17:16:34 -0700939void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700940 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
941 EmitUint8(0x2B);
942 EmitOperand(reg, address);
943}
944
945
Ian Rogers2c8f6532011-09-02 17:16:34 -0700946void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700947 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
948 EmitUint8(0x99);
949}
950
951
Ian Rogers2c8f6532011-09-02 17:16:34 -0700952void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700953 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
954 EmitUint8(0xF7);
955 EmitUint8(0xF8 | reg);
956}
957
958
Ian Rogers2c8f6532011-09-02 17:16:34 -0700959void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700960 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
961 EmitUint8(0x0F);
962 EmitUint8(0xAF);
963 EmitOperand(dst, Operand(src));
964}
965
966
Ian Rogers2c8f6532011-09-02 17:16:34 -0700967void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700968 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
969 EmitUint8(0x69);
970 EmitOperand(reg, Operand(reg));
971 EmitImmediate(imm);
972}
973
974
Ian Rogers2c8f6532011-09-02 17:16:34 -0700975void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700976 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
977 EmitUint8(0x0F);
978 EmitUint8(0xAF);
979 EmitOperand(reg, address);
980}
981
982
Ian Rogers2c8f6532011-09-02 17:16:34 -0700983void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700984 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
985 EmitUint8(0xF7);
986 EmitOperand(5, Operand(reg));
987}
988
989
Ian Rogers2c8f6532011-09-02 17:16:34 -0700990void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700991 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
992 EmitUint8(0xF7);
993 EmitOperand(5, address);
994}
995
996
Ian Rogers2c8f6532011-09-02 17:16:34 -0700997void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700998 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
999 EmitUint8(0xF7);
1000 EmitOperand(4, Operand(reg));
1001}
1002
1003
Ian Rogers2c8f6532011-09-02 17:16:34 -07001004void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001005 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1006 EmitUint8(0xF7);
1007 EmitOperand(4, address);
1008}
1009
1010
Ian Rogers2c8f6532011-09-02 17:16:34 -07001011void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001012 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1013 EmitUint8(0x1B);
1014 EmitOperand(dst, Operand(src));
1015}
1016
1017
Ian Rogers2c8f6532011-09-02 17:16:34 -07001018void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001019 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1020 EmitComplex(3, Operand(reg), imm);
1021}
1022
1023
Ian Rogers2c8f6532011-09-02 17:16:34 -07001024void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001025 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1026 EmitUint8(0x1B);
1027 EmitOperand(dst, address);
1028}
1029
1030
Ian Rogers2c8f6532011-09-02 17:16:34 -07001031void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001032 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1033 EmitUint8(0x40 + reg);
1034}
1035
1036
Ian Rogers2c8f6532011-09-02 17:16:34 -07001037void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001038 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1039 EmitUint8(0xFF);
1040 EmitOperand(0, address);
1041}
1042
1043
Ian Rogers2c8f6532011-09-02 17:16:34 -07001044void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001045 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1046 EmitUint8(0x48 + reg);
1047}
1048
1049
Ian Rogers2c8f6532011-09-02 17:16:34 -07001050void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1052 EmitUint8(0xFF);
1053 EmitOperand(1, address);
1054}
1055
1056
Ian Rogers2c8f6532011-09-02 17:16:34 -07001057void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001058 EmitGenericShift(4, reg, imm);
1059}
1060
1061
Ian Rogers2c8f6532011-09-02 17:16:34 -07001062void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001063 EmitGenericShift(4, operand, shifter);
1064}
1065
1066
Ian Rogers2c8f6532011-09-02 17:16:34 -07001067void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001068 EmitGenericShift(5, reg, imm);
1069}
1070
1071
Ian Rogers2c8f6532011-09-02 17:16:34 -07001072void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001073 EmitGenericShift(5, operand, shifter);
1074}
1075
1076
Ian Rogers2c8f6532011-09-02 17:16:34 -07001077void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001078 EmitGenericShift(7, reg, imm);
1079}
1080
1081
Ian Rogers2c8f6532011-09-02 17:16:34 -07001082void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001083 EmitGenericShift(7, operand, shifter);
1084}
1085
1086
Ian Rogers2c8f6532011-09-02 17:16:34 -07001087void X86Assembler::shld(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001088 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1089 EmitUint8(0x0F);
1090 EmitUint8(0xA5);
1091 EmitRegisterOperand(src, dst);
1092}
1093
1094
Ian Rogers2c8f6532011-09-02 17:16:34 -07001095void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001096 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1097 EmitUint8(0xF7);
1098 EmitOperand(3, Operand(reg));
1099}
1100
1101
Ian Rogers2c8f6532011-09-02 17:16:34 -07001102void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001103 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1104 EmitUint8(0xF7);
1105 EmitUint8(0xD0 | reg);
1106}
1107
1108
Ian Rogers2c8f6532011-09-02 17:16:34 -07001109void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001110 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1111 EmitUint8(0xC8);
1112 CHECK(imm.is_uint16());
1113 EmitUint8(imm.value() & 0xFF);
1114 EmitUint8((imm.value() >> 8) & 0xFF);
1115 EmitUint8(0x00);
1116}
1117
1118
Ian Rogers2c8f6532011-09-02 17:16:34 -07001119void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001120 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1121 EmitUint8(0xC9);
1122}
1123
1124
Ian Rogers2c8f6532011-09-02 17:16:34 -07001125void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001126 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1127 EmitUint8(0xC3);
1128}
1129
1130
Ian Rogers2c8f6532011-09-02 17:16:34 -07001131void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001132 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1133 EmitUint8(0xC2);
1134 CHECK(imm.is_uint16());
1135 EmitUint8(imm.value() & 0xFF);
1136 EmitUint8((imm.value() >> 8) & 0xFF);
1137}
1138
1139
1140
Ian Rogers2c8f6532011-09-02 17:16:34 -07001141void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1143 EmitUint8(0x90);
1144}
1145
1146
Ian Rogers2c8f6532011-09-02 17:16:34 -07001147void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001148 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1149 EmitUint8(0xCC);
1150}
1151
1152
Ian Rogers2c8f6532011-09-02 17:16:34 -07001153void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001154 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1155 EmitUint8(0xF4);
1156}
1157
1158
Ian Rogers2c8f6532011-09-02 17:16:34 -07001159void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001160 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1161 if (label->IsBound()) {
1162 static const int kShortSize = 2;
1163 static const int kLongSize = 6;
1164 int offset = label->Position() - buffer_.Size();
1165 CHECK_LE(offset, 0);
1166 if (IsInt(8, offset - kShortSize)) {
1167 EmitUint8(0x70 + condition);
1168 EmitUint8((offset - kShortSize) & 0xFF);
1169 } else {
1170 EmitUint8(0x0F);
1171 EmitUint8(0x80 + condition);
1172 EmitInt32(offset - kLongSize);
1173 }
1174 } else {
1175 EmitUint8(0x0F);
1176 EmitUint8(0x80 + condition);
1177 EmitLabelLink(label);
1178 }
1179}
1180
1181
Ian Rogers2c8f6532011-09-02 17:16:34 -07001182void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001183 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1184 EmitUint8(0xFF);
1185 EmitRegisterOperand(4, reg);
1186}
1187
Ian Rogers7caad772012-03-30 01:07:54 -07001188void X86Assembler::jmp(const Address& address) {
1189 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1190 EmitUint8(0xFF);
1191 EmitOperand(4, address);
1192}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001193
Ian Rogers2c8f6532011-09-02 17:16:34 -07001194void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001195 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1196 if (label->IsBound()) {
1197 static const int kShortSize = 2;
1198 static const int kLongSize = 5;
1199 int offset = label->Position() - buffer_.Size();
1200 CHECK_LE(offset, 0);
1201 if (IsInt(8, offset - kShortSize)) {
1202 EmitUint8(0xEB);
1203 EmitUint8((offset - kShortSize) & 0xFF);
1204 } else {
1205 EmitUint8(0xE9);
1206 EmitInt32(offset - kLongSize);
1207 }
1208 } else {
1209 EmitUint8(0xE9);
1210 EmitLabelLink(label);
1211 }
1212}
1213
1214
Ian Rogers2c8f6532011-09-02 17:16:34 -07001215X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001216 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1217 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001218 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001219}
1220
1221
Ian Rogers2c8f6532011-09-02 17:16:34 -07001222void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001223 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1224 EmitUint8(0x0F);
1225 EmitUint8(0xB1);
1226 EmitOperand(reg, address);
1227}
1228
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001229void X86Assembler::mfence() {
1230 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1231 EmitUint8(0x0F);
1232 EmitUint8(0xAE);
1233 EmitUint8(0xF0);
1234}
1235
Ian Rogers2c8f6532011-09-02 17:16:34 -07001236X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001237 // TODO: fs is a prefix and not an instruction
1238 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1239 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001240 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001241}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001242
Ian Rogersbefbd572014-03-06 01:13:39 -08001243X86Assembler* X86Assembler::gs() {
1244 // TODO: fs is a prefix and not an instruction
1245 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1246 EmitUint8(0x65);
1247 return this;
1248}
1249
Ian Rogers2c8f6532011-09-02 17:16:34 -07001250void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001251 int value = imm.value();
1252 if (value > 0) {
1253 if (value == 1) {
1254 incl(reg);
1255 } else if (value != 0) {
1256 addl(reg, imm);
1257 }
1258 } else if (value < 0) {
1259 value = -value;
1260 if (value == 1) {
1261 decl(reg);
1262 } else if (value != 0) {
1263 subl(reg, Immediate(value));
1264 }
1265 }
1266}
1267
1268
Ian Rogers2c8f6532011-09-02 17:16:34 -07001269void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001270 // TODO: Need to have a code constants table.
1271 int64_t constant = bit_cast<int64_t, double>(value);
1272 pushl(Immediate(High32Bits(constant)));
1273 pushl(Immediate(Low32Bits(constant)));
1274 movsd(dst, Address(ESP, 0));
1275 addl(ESP, Immediate(2 * kWordSize));
1276}
1277
1278
Ian Rogers2c8f6532011-09-02 17:16:34 -07001279void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001280 static const struct {
1281 uint32_t a;
1282 uint32_t b;
1283 uint32_t c;
1284 uint32_t d;
1285 } float_negate_constant __attribute__((aligned(16))) =
1286 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
1287 xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant)));
1288}
1289
1290
Ian Rogers2c8f6532011-09-02 17:16:34 -07001291void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001292 static const struct {
1293 uint64_t a;
1294 uint64_t b;
1295 } double_negate_constant __attribute__((aligned(16))) =
1296 {0x8000000000000000LL, 0x8000000000000000LL};
1297 xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant)));
1298}
1299
1300
Ian Rogers2c8f6532011-09-02 17:16:34 -07001301void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001302 static const struct {
1303 uint64_t a;
1304 uint64_t b;
1305 } double_abs_constant __attribute__((aligned(16))) =
1306 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
1307 andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant)));
1308}
1309
1310
Ian Rogers2c8f6532011-09-02 17:16:34 -07001311void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001312 CHECK(IsPowerOfTwo(alignment));
1313 // Emit nop instruction until the real position is aligned.
1314 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1315 nop();
1316 }
1317}
1318
1319
Ian Rogers2c8f6532011-09-02 17:16:34 -07001320void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001321 int bound = buffer_.Size();
1322 CHECK(!label->IsBound()); // Labels can only be bound once.
1323 while (label->IsLinked()) {
1324 int position = label->LinkPosition();
1325 int next = buffer_.Load<int32_t>(position);
1326 buffer_.Store<int32_t>(position, bound - (position + 4));
1327 label->position_ = next;
1328 }
1329 label->BindTo(bound);
1330}
1331
1332
Ian Rogers44fb0d02012-03-23 16:46:24 -07001333void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1334 CHECK_GE(reg_or_opcode, 0);
1335 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001336 const int length = operand.length_;
1337 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001338 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001339 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001340 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001341 // Emit the rest of the encoded operand.
1342 for (int i = 1; i < length; i++) {
1343 EmitUint8(operand.encoding_[i]);
1344 }
1345}
1346
1347
Ian Rogers2c8f6532011-09-02 17:16:34 -07001348void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001349 EmitInt32(imm.value());
1350}
1351
1352
Ian Rogers44fb0d02012-03-23 16:46:24 -07001353void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001354 const Operand& operand,
1355 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001356 CHECK_GE(reg_or_opcode, 0);
1357 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001358 if (immediate.is_int8()) {
1359 // Use sign-extended 8-bit immediate.
1360 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001361 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001362 EmitUint8(immediate.value() & 0xFF);
1363 } else if (operand.IsRegister(EAX)) {
1364 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001365 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001366 EmitImmediate(immediate);
1367 } else {
1368 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001369 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001370 EmitImmediate(immediate);
1371 }
1372}
1373
1374
Ian Rogers2c8f6532011-09-02 17:16:34 -07001375void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001376 if (label->IsBound()) {
1377 int offset = label->Position() - buffer_.Size();
1378 CHECK_LE(offset, 0);
1379 EmitInt32(offset - instruction_size);
1380 } else {
1381 EmitLabelLink(label);
1382 }
1383}
1384
1385
Ian Rogers2c8f6532011-09-02 17:16:34 -07001386void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001387 CHECK(!label->IsBound());
1388 int position = buffer_.Size();
1389 EmitInt32(label->position_);
1390 label->LinkTo(position);
1391}
1392
1393
Ian Rogers44fb0d02012-03-23 16:46:24 -07001394void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001395 Register reg,
1396 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001397 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1398 CHECK(imm.is_int8());
1399 if (imm.value() == 1) {
1400 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001401 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001402 } else {
1403 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001404 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001405 EmitUint8(imm.value() & 0xFF);
1406 }
1407}
1408
1409
Ian Rogers44fb0d02012-03-23 16:46:24 -07001410void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001411 Register operand,
1412 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1414 CHECK_EQ(shifter, ECX);
1415 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001416 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001417}
1418
Tong Shen547cdfd2014-08-05 01:54:19 -07001419void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001420 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001421}
1422
1423void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001424 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001425 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001426 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001427}
1428
Ian Rogers790a6b72014-04-01 10:36:00 -07001429constexpr size_t kFramePointerSize = 4;
1430
Ian Rogers2c8f6532011-09-02 17:16:34 -07001431void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001432 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001433 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001434 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1435 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1436 DCHECK_EQ(cfi_pc_, 0U);
1437
1438 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001439 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001440 for (int i = spill_regs.size() - 1; i >= 0; --i) {
1441 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001442
1443 // DW_CFA_advance_loc
1444 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1445 cfi_pc_ = buffer_.Size();
1446 // DW_CFA_def_cfa_offset
1447 cfi_cfa_offset_ += kFramePointerSize;
1448 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1449 // DW_CFA_offset reg offset
1450 reg_offset++;
1451 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001452 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001453
Ian Rogersb033c752011-07-20 12:22:35 -07001454 // return address then method on stack
Tong Shen547cdfd2014-08-05 01:54:19 -07001455 int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) -
1456 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1457 kFramePointerSize /*return address*/;
1458 addl(ESP, Immediate(-adjust));
1459 // DW_CFA_advance_loc
1460 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1461 cfi_pc_ = buffer_.Size();
1462 // DW_CFA_def_cfa_offset
1463 cfi_cfa_offset_ += adjust;
1464 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1465
Ian Rogers2c8f6532011-09-02 17:16:34 -07001466 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001467 // DW_CFA_advance_loc
1468 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1469 cfi_pc_ = buffer_.Size();
1470 // DW_CFA_def_cfa_offset
1471 cfi_cfa_offset_ += kFramePointerSize;
1472 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1473
Ian Rogersb5d09b22012-03-06 22:14:17 -08001474 for (size_t i = 0; i < entry_spills.size(); ++i) {
Andreas Gampecf4035a2014-05-28 22:43:01 -07001475 movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) +
1476 (i * kFramePointerSize)),
Ian Rogersb5d09b22012-03-06 22:14:17 -08001477 entry_spills.at(i).AsX86().AsCpuRegister());
1478 }
Ian Rogersb033c752011-07-20 12:22:35 -07001479}
1480
Ian Rogers2c8f6532011-09-02 17:16:34 -07001481void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001482 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001483 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001484 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1485 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001486 for (size_t i = 0; i < spill_regs.size(); ++i) {
1487 popl(spill_regs.at(i).AsX86().AsCpuRegister());
1488 }
Ian Rogersb033c752011-07-20 12:22:35 -07001489 ret();
1490}
1491
Ian Rogers2c8f6532011-09-02 17:16:34 -07001492void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001493 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001494 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001495 // DW_CFA_advance_loc
1496 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1497 cfi_pc_ = buffer_.Size();
1498 // DW_CFA_def_cfa_offset
1499 cfi_cfa_offset_ += adjust;
1500 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001501}
1502
Ian Rogers2c8f6532011-09-02 17:16:34 -07001503void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001504 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001505 addl(ESP, Immediate(adjust));
1506}
1507
Ian Rogers2c8f6532011-09-02 17:16:34 -07001508void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1509 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001510 if (src.IsNoRegister()) {
1511 CHECK_EQ(0u, size);
1512 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001513 CHECK_EQ(4u, size);
1514 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001515 } else if (src.IsRegisterPair()) {
1516 CHECK_EQ(8u, size);
1517 movl(Address(ESP, offs), src.AsRegisterPairLow());
1518 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1519 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001520 } else if (src.IsX87Register()) {
1521 if (size == 4) {
1522 fstps(Address(ESP, offs));
1523 } else {
1524 fstpl(Address(ESP, offs));
1525 }
1526 } else {
1527 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001528 if (size == 4) {
1529 movss(Address(ESP, offs), src.AsXmmRegister());
1530 } else {
1531 movsd(Address(ESP, offs), src.AsXmmRegister());
1532 }
1533 }
1534}
1535
Ian Rogers2c8f6532011-09-02 17:16:34 -07001536void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1537 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001538 CHECK(src.IsCpuRegister());
1539 movl(Address(ESP, dest), src.AsCpuRegister());
1540}
1541
Ian Rogers2c8f6532011-09-02 17:16:34 -07001542void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1543 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001544 CHECK(src.IsCpuRegister());
1545 movl(Address(ESP, dest), src.AsCpuRegister());
1546}
1547
Ian Rogers2c8f6532011-09-02 17:16:34 -07001548void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1549 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001550 movl(Address(ESP, dest), Immediate(imm));
1551}
1552
Ian Rogersdd7624d2014-03-14 17:43:00 -07001553void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001554 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001555 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001556}
1557
Ian Rogersdd7624d2014-03-14 17:43:00 -07001558void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001559 FrameOffset fr_offs,
1560 ManagedRegister mscratch) {
1561 X86ManagedRegister scratch = mscratch.AsX86();
1562 CHECK(scratch.IsCpuRegister());
1563 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1564 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1565}
1566
Ian Rogersdd7624d2014-03-14 17:43:00 -07001567void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001568 fs()->movl(Address::Absolute(thr_offs), ESP);
1569}
1570
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001571void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1572 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001573 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1574}
1575
1576void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1577 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001578 if (dest.IsNoRegister()) {
1579 CHECK_EQ(0u, size);
1580 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001581 CHECK_EQ(4u, size);
1582 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001583 } else if (dest.IsRegisterPair()) {
1584 CHECK_EQ(8u, size);
1585 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1586 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001587 } else if (dest.IsX87Register()) {
1588 if (size == 4) {
1589 flds(Address(ESP, src));
1590 } else {
1591 fldl(Address(ESP, src));
1592 }
Ian Rogersb033c752011-07-20 12:22:35 -07001593 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001594 CHECK(dest.IsXmmRegister());
1595 if (size == 4) {
1596 movss(dest.AsXmmRegister(), Address(ESP, src));
1597 } else {
1598 movsd(dest.AsXmmRegister(), Address(ESP, src));
1599 }
Ian Rogersb033c752011-07-20 12:22:35 -07001600 }
1601}
1602
Ian Rogersdd7624d2014-03-14 17:43:00 -07001603void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001604 X86ManagedRegister dest = mdest.AsX86();
1605 if (dest.IsNoRegister()) {
1606 CHECK_EQ(0u, size);
1607 } else if (dest.IsCpuRegister()) {
1608 CHECK_EQ(4u, size);
1609 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1610 } else if (dest.IsRegisterPair()) {
1611 CHECK_EQ(8u, size);
1612 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001613 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001614 } else if (dest.IsX87Register()) {
1615 if (size == 4) {
1616 fs()->flds(Address::Absolute(src));
1617 } else {
1618 fs()->fldl(Address::Absolute(src));
1619 }
1620 } else {
1621 CHECK(dest.IsXmmRegister());
1622 if (size == 4) {
1623 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1624 } else {
1625 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1626 }
1627 }
1628}
1629
Ian Rogers2c8f6532011-09-02 17:16:34 -07001630void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1631 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001632 CHECK(dest.IsCpuRegister());
1633 movl(dest.AsCpuRegister(), Address(ESP, src));
1634}
1635
Ian Rogers2c8f6532011-09-02 17:16:34 -07001636void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1637 MemberOffset offs) {
1638 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001639 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001640 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001641 if (kPoisonHeapReferences) {
1642 negl(dest.AsCpuRegister());
1643 }
Ian Rogersb033c752011-07-20 12:22:35 -07001644}
1645
Ian Rogers2c8f6532011-09-02 17:16:34 -07001646void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1647 Offset offs) {
1648 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001649 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001650 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001651}
1652
Ian Rogersdd7624d2014-03-14 17:43:00 -07001653void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1654 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001655 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001656 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001657 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001658}
1659
jeffhao58136ca2012-05-24 13:40:11 -07001660void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1661 X86ManagedRegister reg = mreg.AsX86();
1662 CHECK(size == 1 || size == 2) << size;
1663 CHECK(reg.IsCpuRegister()) << reg;
1664 if (size == 1) {
1665 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1666 } else {
1667 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1668 }
1669}
1670
jeffhaocee4d0c2012-06-15 14:42:01 -07001671void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1672 X86ManagedRegister reg = mreg.AsX86();
1673 CHECK(size == 1 || size == 2) << size;
1674 CHECK(reg.IsCpuRegister()) << reg;
1675 if (size == 1) {
1676 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1677 } else {
1678 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1679 }
1680}
1681
Ian Rogersb5d09b22012-03-06 22:14:17 -08001682void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001683 X86ManagedRegister dest = mdest.AsX86();
1684 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001685 if (!dest.Equals(src)) {
1686 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1687 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001688 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1689 // Pass via stack and pop X87 register
1690 subl(ESP, Immediate(16));
1691 if (size == 4) {
1692 CHECK_EQ(src.AsX87Register(), ST0);
1693 fstps(Address(ESP, 0));
1694 movss(dest.AsXmmRegister(), Address(ESP, 0));
1695 } else {
1696 CHECK_EQ(src.AsX87Register(), ST0);
1697 fstpl(Address(ESP, 0));
1698 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1699 }
1700 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001701 } else {
1702 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001703 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001704 }
1705 }
1706}
1707
Ian Rogers2c8f6532011-09-02 17:16:34 -07001708void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1709 ManagedRegister mscratch) {
1710 X86ManagedRegister scratch = mscratch.AsX86();
1711 CHECK(scratch.IsCpuRegister());
1712 movl(scratch.AsCpuRegister(), Address(ESP, src));
1713 movl(Address(ESP, dest), scratch.AsCpuRegister());
1714}
1715
Ian Rogersdd7624d2014-03-14 17:43:00 -07001716void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1717 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001718 ManagedRegister mscratch) {
1719 X86ManagedRegister scratch = mscratch.AsX86();
1720 CHECK(scratch.IsCpuRegister());
1721 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1722 Store(fr_offs, scratch, 4);
1723}
1724
Ian Rogersdd7624d2014-03-14 17:43:00 -07001725void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001726 FrameOffset fr_offs,
1727 ManagedRegister mscratch) {
1728 X86ManagedRegister scratch = mscratch.AsX86();
1729 CHECK(scratch.IsCpuRegister());
1730 Load(scratch, fr_offs, 4);
1731 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1732}
1733
1734void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1735 ManagedRegister mscratch,
1736 size_t size) {
1737 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001738 if (scratch.IsCpuRegister() && size == 8) {
1739 Load(scratch, src, 4);
1740 Store(dest, scratch, 4);
1741 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1742 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1743 } else {
1744 Load(scratch, src, size);
1745 Store(dest, scratch, size);
1746 }
1747}
1748
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001749void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1750 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001751 UNIMPLEMENTED(FATAL);
1752}
1753
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001754void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1755 ManagedRegister scratch, size_t size) {
1756 CHECK(scratch.IsNoRegister());
1757 CHECK_EQ(size, 4u);
1758 pushl(Address(ESP, src));
1759 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1760}
1761
Ian Rogersdc51b792011-09-22 20:41:37 -07001762void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1763 ManagedRegister mscratch, size_t size) {
1764 Register scratch = mscratch.AsX86().AsCpuRegister();
1765 CHECK_EQ(size, 4u);
1766 movl(scratch, Address(ESP, src_base));
1767 movl(scratch, Address(scratch, src_offset));
1768 movl(Address(ESP, dest), scratch);
1769}
1770
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001771void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1772 ManagedRegister src, Offset src_offset,
1773 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001774 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001775 CHECK(scratch.IsNoRegister());
1776 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1777 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1778}
1779
1780void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1781 ManagedRegister mscratch, size_t size) {
1782 Register scratch = mscratch.AsX86().AsCpuRegister();
1783 CHECK_EQ(size, 4u);
1784 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1785 movl(scratch, Address(ESP, src));
1786 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001787 popl(Address(scratch, dest_offset));
1788}
1789
Ian Rogerse5de95b2011-09-18 20:31:38 -07001790void X86Assembler::MemoryBarrier(ManagedRegister) {
1791#if ANDROID_SMP != 0
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001792 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001793#endif
1794}
1795
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001796void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1797 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001798 ManagedRegister min_reg, bool null_allowed) {
1799 X86ManagedRegister out_reg = mout_reg.AsX86();
1800 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001801 CHECK(in_reg.IsCpuRegister());
1802 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001803 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001804 if (null_allowed) {
1805 Label null_arg;
1806 if (!out_reg.Equals(in_reg)) {
1807 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1808 }
1809 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001810 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001811 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001812 Bind(&null_arg);
1813 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001814 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001815 }
1816}
1817
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001818void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1819 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001820 ManagedRegister mscratch,
1821 bool null_allowed) {
1822 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001823 CHECK(scratch.IsCpuRegister());
1824 if (null_allowed) {
1825 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001826 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001827 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001828 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001829 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001830 Bind(&null_arg);
1831 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001832 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001833 }
1834 Store(out_off, scratch, 4);
1835}
1836
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001837// Given a handle scope entry, load the associated reference.
1838void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001839 ManagedRegister min_reg) {
1840 X86ManagedRegister out_reg = mout_reg.AsX86();
1841 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001842 CHECK(out_reg.IsCpuRegister());
1843 CHECK(in_reg.IsCpuRegister());
1844 Label null_arg;
1845 if (!out_reg.Equals(in_reg)) {
1846 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1847 }
1848 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001849 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001850 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1851 Bind(&null_arg);
1852}
1853
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001854void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001855 // TODO: not validating references
1856}
1857
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001858void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001859 // TODO: not validating references
1860}
1861
Ian Rogers2c8f6532011-09-02 17:16:34 -07001862void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1863 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001864 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001865 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001866 // TODO: place reference map on call
1867}
1868
Ian Rogers67375ac2011-09-14 00:55:44 -07001869void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1870 Register scratch = mscratch.AsX86().AsCpuRegister();
1871 movl(scratch, Address(ESP, base));
1872 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001873}
1874
Ian Rogersdd7624d2014-03-14 17:43:00 -07001875void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001876 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001877}
1878
Ian Rogers2c8f6532011-09-02 17:16:34 -07001879void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1880 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001881 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001882}
1883
Ian Rogers2c8f6532011-09-02 17:16:34 -07001884void X86Assembler::GetCurrentThread(FrameOffset offset,
1885 ManagedRegister mscratch) {
1886 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001887 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001888 movl(Address(ESP, offset), scratch.AsCpuRegister());
1889}
1890
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001891void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1892 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001893 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001894 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001895 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001896}
Ian Rogers0d666d82011-08-14 16:03:46 -07001897
Ian Rogers2c8f6532011-09-02 17:16:34 -07001898void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1899 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001900#define __ sp_asm->
1901 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001902 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001903 if (stack_adjust_ != 0) { // Fix up the frame.
1904 __ DecreaseFrameSize(stack_adjust_);
1905 }
Ian Rogers67375ac2011-09-14 00:55:44 -07001906 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07001907 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
1908 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001909 // this call should never return
1910 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001911#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001912}
1913
Ian Rogers2c8f6532011-09-02 17:16:34 -07001914} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001915} // namespace art