blob: a52e6eb30ffd8ca13f47810439b3a26946e02d47 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_arm.h"
18
Elliott Hughes07ed66b2012-12-12 18:34:25 -080019#include "base/logging.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "offsets.h"
Carl Shapiroe2d373e2011-07-25 15:20:06 -070022#include "thread.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070023#include "utils.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace arm {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Dave Allison65fcc2c2014-04-28 13:45:27 -070028const char* kRegisterNames[] = {
Elliott Hughes1f359b02011-07-17 14:27:17 -070029 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
30 "fp", "ip", "sp", "lr", "pc"
31};
Dave Allison65fcc2c2014-04-28 13:45:27 -070032
33const char* kConditionNames[] = {
34 "EQ", "NE", "CS", "CC", "MI", "PL", "VS", "VC", "HI", "LS", "GE", "LT", "GT",
35 "LE", "AL",
36};
37
Elliott Hughes1f359b02011-07-17 14:27:17 -070038std::ostream& operator<<(std::ostream& os, const Register& rhs) {
39 if (rhs >= R0 && rhs <= PC) {
40 os << kRegisterNames[rhs];
41 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070042 os << "Register[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070043 }
44 return os;
45}
46
47
48std::ostream& operator<<(std::ostream& os, const SRegister& rhs) {
49 if (rhs >= S0 && rhs < kNumberOfSRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070050 os << "s" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070051 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070052 os << "SRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070053 }
54 return os;
55}
56
57
58std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
59 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
Ian Rogersb033c752011-07-20 12:22:35 -070060 os << "d" << static_cast<int>(rhs);
Elliott Hughes1f359b02011-07-17 14:27:17 -070061 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070062 os << "DRegister[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070063 }
64 return os;
65}
66
Elliott Hughes1f359b02011-07-17 14:27:17 -070067std::ostream& operator<<(std::ostream& os, const Condition& rhs) {
68 if (rhs >= EQ && rhs <= AL) {
69 os << kConditionNames[rhs];
70 } else {
Ian Rogersb033c752011-07-20 12:22:35 -070071 os << "Condition[" << static_cast<int>(rhs) << "]";
Elliott Hughes1f359b02011-07-17 14:27:17 -070072 }
73 return os;
74}
75
Nicolas Geoffray96f89a22014-07-11 10:57:49 +010076ShifterOperand::ShifterOperand(uint32_t immed)
77 : type_(kImmediate), rm_(kNoRegister), rs_(kNoRegister),
78 is_rotate_(false), is_shift_(false), shift_(kNoShift), rotate_(0), immed_(immed) {
79 CHECK(immed < (1u << 12) || ArmAssembler::ModifiedImmediate(immed) != kInvalidModifiedImmediate);
80}
Carl Shapiroa2e18e12011-06-21 18:57:55 -070081
82
Dave Allison65fcc2c2014-04-28 13:45:27 -070083uint32_t ShifterOperand::encodingArm() const {
84 CHECK(is_valid());
85 switch (type_) {
86 case kImmediate:
87 if (is_rotate_) {
88 return (rotate_ << kRotateShift) | (immed_ << kImmed8Shift);
89 } else {
90 return immed_;
Ian Rogersb033c752011-07-20 12:22:35 -070091 }
Dave Allison65fcc2c2014-04-28 13:45:27 -070092 break;
93 case kRegister:
94 if (is_shift_) {
Andreas Gampe849cc5e2014-11-18 13:46:46 -080095 uint32_t shift_type;
96 switch (shift_) {
97 case arm::Shift::ROR:
98 shift_type = static_cast<uint32_t>(shift_);
99 CHECK_NE(immed_, 0U);
100 break;
101 case arm::Shift::RRX:
102 shift_type = static_cast<uint32_t>(arm::Shift::ROR); // Same encoding as ROR.
103 CHECK_EQ(immed_, 0U);
104 break;
105 default:
106 shift_type = static_cast<uint32_t>(shift_);
107 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700108 // Shifted immediate or register.
109 if (rs_ == kNoRegister) {
110 // Immediate shift.
111 return immed_ << kShiftImmShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800112 shift_type << kShiftShift |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700113 static_cast<uint32_t>(rm_);
114 } else {
115 // Register shift.
116 return static_cast<uint32_t>(rs_) << kShiftRegisterShift |
Andreas Gampe849cc5e2014-11-18 13:46:46 -0800117 shift_type << kShiftShift | (1 << 4) |
Dave Allison65fcc2c2014-04-28 13:45:27 -0700118 static_cast<uint32_t>(rm_);
119 }
120 } else {
121 // Simple register
122 return static_cast<uint32_t>(rm_);
Ian Rogersb033c752011-07-20 12:22:35 -0700123 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700124 break;
125 default:
126 // Can't get here.
127 LOG(FATAL) << "Invalid shifter operand for ARM";
128 return 0;
Ian Rogersb033c752011-07-20 12:22:35 -0700129 }
130}
131
Dave Allison45fdb932014-06-25 12:37:10 -0700132uint32_t ShifterOperand::encodingThumb() const {
133 switch (type_) {
134 case kImmediate:
135 return immed_;
136 case kRegister:
137 if (is_shift_) {
138 // Shifted immediate or register.
139 if (rs_ == kNoRegister) {
140 // Immediate shift.
141 if (shift_ == RRX) {
142 // RRX is encoded as an ROR with imm 0.
143 return ROR << 4 | static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700144 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700145 uint32_t imm3 = immed_ >> 2;
Andreas Gampec8ccf682014-09-29 20:07:43 -0700146 uint32_t imm2 = immed_ & 3U /* 0b11 */;
Dave Allison45fdb932014-06-25 12:37:10 -0700147
148 return imm3 << 12 | imm2 << 6 | shift_ << 4 |
149 static_cast<uint32_t>(rm_);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700150 }
151 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700152 LOG(FATAL) << "No register-shifted register instruction available in thumb";
153 return 0;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700154 }
Dave Allison45fdb932014-06-25 12:37:10 -0700155 } else {
156 // Simple register
157 return static_cast<uint32_t>(rm_);
158 }
159 break;
160 default:
161 // Can't get here.
162 LOG(FATAL) << "Invalid shifter operand for thumb";
163 return 0;
Ian Rogersb033c752011-07-20 12:22:35 -0700164 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700165 return 0;
166}
167
Dave Allison65fcc2c2014-04-28 13:45:27 -0700168uint32_t Address::encodingArm() const {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800169 CHECK(IsAbsoluteUint<12>(offset_));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700170 uint32_t encoding;
Dave Allison45fdb932014-06-25 12:37:10 -0700171 if (is_immed_offset_) {
172 if (offset_ < 0) {
173 encoding = (am_ ^ (1 << kUShift)) | -offset_; // Flip U to adjust sign.
174 } else {
175 encoding = am_ | offset_;
176 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700177 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700178 uint32_t shift = shift_;
179 if (shift == RRX) {
Andreas Gampe9f612ff2014-11-24 13:42:22 -0800180 CHECK_EQ(offset_, 0);
Dave Allison45fdb932014-06-25 12:37:10 -0700181 shift = ROR;
182 }
183 encoding = am_ | static_cast<uint32_t>(rm_) | shift << 5 | offset_ << 7 | B25;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700184 }
185 encoding |= static_cast<uint32_t>(rn_) << kRnShift;
186 return encoding;
187}
Ian Rogersb033c752011-07-20 12:22:35 -0700188
Dave Allison65fcc2c2014-04-28 13:45:27 -0700189
Dave Allison45fdb932014-06-25 12:37:10 -0700190uint32_t Address::encodingThumb(bool is_32bit) const {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700191 uint32_t encoding = 0;
Dave Allison45fdb932014-06-25 12:37:10 -0700192 if (is_immed_offset_) {
193 encoding = static_cast<uint32_t>(rn_) << 16;
194 // Check for the T3/T4 encoding.
195 // PUW must Offset for T3
196 // Convert ARM PU0W to PUW
197 // The Mode is in ARM encoding format which is:
198 // |P|U|0|W|
199 // we need this in thumb2 mode:
200 // |P|U|W|
Dave Allison65fcc2c2014-04-28 13:45:27 -0700201
Dave Allison45fdb932014-06-25 12:37:10 -0700202 uint32_t am = am_;
203 int32_t offset = offset_;
204 if (offset < 0) {
205 am ^= 1 << kUShift;
206 offset = -offset;
207 }
208 if (offset_ < 0 || (offset >= 0 && offset < 256 &&
Dave Allison65fcc2c2014-04-28 13:45:27 -0700209 am_ != Mode::Offset)) {
Dave Allison45fdb932014-06-25 12:37:10 -0700210 // T4 encoding.
211 uint32_t PUW = am >> 21; // Move down to bottom of word.
212 PUW = (PUW >> 1) | (PUW & 1); // Bits 3, 2 and 0.
213 // If P is 0 then W must be 1 (Different from ARM).
Andreas Gampec8ccf682014-09-29 20:07:43 -0700214 if ((PUW & 4U /* 0b100 */) == 0) {
215 PUW |= 1U /* 0b1 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700216 }
Dave Allison45fdb932014-06-25 12:37:10 -0700217 encoding |= B11 | PUW << 8 | offset;
218 } else {
219 // T3 encoding (also sets op1 to 0b01).
220 encoding |= B23 | offset_;
221 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700222 } else {
Dave Allison45fdb932014-06-25 12:37:10 -0700223 // Register offset, possibly shifted.
224 // Need to choose between encoding T1 (16 bit) or T2.
225 // Only Offset mode is supported. Shift must be LSL and the count
226 // is only 2 bits.
227 CHECK_EQ(shift_, LSL);
228 CHECK_LE(offset_, 4);
229 CHECK_EQ(am_, Offset);
230 bool is_t2 = is_32bit;
231 if (ArmAssembler::IsHighRegister(rn_) || ArmAssembler::IsHighRegister(rm_)) {
232 is_t2 = true;
233 } else if (offset_ != 0) {
234 is_t2 = true;
235 }
236 if (is_t2) {
237 encoding = static_cast<uint32_t>(rn_) << 16 | static_cast<uint32_t>(rm_) |
238 offset_ << 4;
239 } else {
240 encoding = static_cast<uint32_t>(rn_) << 3 | static_cast<uint32_t>(rm_) << 6;
241 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700242 }
243 return encoding;
244}
245
246// This is very like the ARM encoding except the offset is 10 bits.
247uint32_t Address::encodingThumbLdrdStrd() const {
Andreas Gampe2bcf9bf2015-01-29 09:56:07 -0800248 DCHECK(IsImmediate());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700249 uint32_t encoding;
250 uint32_t am = am_;
251 // If P is 0 then W must be 1 (Different from ARM).
252 uint32_t PU1W = am_ >> 21; // Move down to bottom of word.
Andreas Gampec8ccf682014-09-29 20:07:43 -0700253 if ((PU1W & 8U /* 0b1000 */) == 0) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700254 am |= 1 << 21; // Set W bit.
255 }
256 if (offset_ < 0) {
257 int32_t off = -offset_;
258 CHECK_LT(off, 1024);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700259 CHECK_EQ((off & 3 /* 0b11 */), 0); // Must be multiple of 4.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700260 encoding = (am ^ (1 << kUShift)) | off >> 2; // Flip U to adjust sign.
261 } else {
262 CHECK_LT(offset_, 1024);
Andreas Gampec8ccf682014-09-29 20:07:43 -0700263 CHECK_EQ((offset_ & 3 /* 0b11 */), 0); // Must be multiple of 4.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700264 encoding = am | offset_ >> 2;
265 }
266 encoding |= static_cast<uint32_t>(rn_) << 16;
267 return encoding;
268}
269
270// Encoding for ARM addressing mode 3.
271uint32_t Address::encoding3() const {
272 const uint32_t offset_mask = (1 << 12) - 1;
273 uint32_t encoding = encodingArm();
274 uint32_t offset = encoding & offset_mask;
275 CHECK_LT(offset, 256u);
276 return (encoding & ~offset_mask) | ((offset & 0xf0) << 4) | (offset & 0xf);
277}
278
279// Encoding for vfp load/store addressing.
280uint32_t Address::vencoding() const {
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800281 CHECK(IsAbsoluteUint<10>(offset_)); // In the range -1020 to +1020.
282 CHECK_ALIGNED(offset_, 2); // Multiple of 4.
283
Dave Allison65fcc2c2014-04-28 13:45:27 -0700284 const uint32_t offset_mask = (1 << 12) - 1;
285 uint32_t encoding = encodingArm();
286 uint32_t offset = encoding & offset_mask;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700287 CHECK((am_ == Offset) || (am_ == NegOffset));
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800288 uint32_t vencoding_value = (encoding & (0xf << kRnShift)) | (offset >> 2);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700289 if (am_ == Offset) {
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800290 vencoding_value |= 1 << 23;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700291 }
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800292 return vencoding_value;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700293}
294
295
296bool Address::CanHoldLoadOffsetArm(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700297 switch (type) {
298 case kLoadSignedByte:
299 case kLoadSignedHalfword:
300 case kLoadUnsignedHalfword:
301 case kLoadWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800302 return IsAbsoluteUint<8>(offset); // Addressing mode 3.
Ian Rogersb033c752011-07-20 12:22:35 -0700303 case kLoadUnsignedByte:
304 case kLoadWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800305 return IsAbsoluteUint<12>(offset); // Addressing mode 2.
Ian Rogersb033c752011-07-20 12:22:35 -0700306 case kLoadSWord:
307 case kLoadDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800308 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700309 default:
310 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700311 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700312 }
313}
314
315
Dave Allison65fcc2c2014-04-28 13:45:27 -0700316bool Address::CanHoldStoreOffsetArm(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700317 switch (type) {
318 case kStoreHalfword:
319 case kStoreWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800320 return IsAbsoluteUint<8>(offset); // Addressing mode 3.
Ian Rogersb033c752011-07-20 12:22:35 -0700321 case kStoreByte:
322 case kStoreWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800323 return IsAbsoluteUint<12>(offset); // Addressing mode 2.
Ian Rogersb033c752011-07-20 12:22:35 -0700324 case kStoreSWord:
325 case kStoreDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800326 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700327 default:
328 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700329 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700330 }
331}
332
Dave Allison65fcc2c2014-04-28 13:45:27 -0700333bool Address::CanHoldLoadOffsetThumb(LoadOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700334 switch (type) {
335 case kLoadSignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700336 case kLoadSignedHalfword:
Ian Rogersb033c752011-07-20 12:22:35 -0700337 case kLoadUnsignedHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700338 case kLoadUnsignedByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700339 case kLoadWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800340 return IsAbsoluteUint<12>(offset);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700341 case kLoadSWord:
342 case kLoadDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800343 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700344 case kLoadWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800345 return IsAbsoluteUint<10>(offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700346 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700347 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700348 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700349 }
350}
351
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700352
Dave Allison65fcc2c2014-04-28 13:45:27 -0700353bool Address::CanHoldStoreOffsetThumb(StoreOperandType type, int offset) {
Ian Rogersb033c752011-07-20 12:22:35 -0700354 switch (type) {
Ian Rogersb033c752011-07-20 12:22:35 -0700355 case kStoreHalfword:
Dave Allison65fcc2c2014-04-28 13:45:27 -0700356 case kStoreByte:
Ian Rogersb033c752011-07-20 12:22:35 -0700357 case kStoreWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800358 return IsAbsoluteUint<12>(offset);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700359 case kStoreSWord:
360 case kStoreDWord:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800361 return IsAbsoluteUint<10>(offset); // VFP addressing mode.
Ian Rogersb033c752011-07-20 12:22:35 -0700362 case kStoreWordPair:
Andreas Gampeab1eb0d2015-02-13 19:23:55 -0800363 return IsAbsoluteUint<10>(offset);
Ian Rogers2c4257b2014-10-24 14:20:06 -0700364 default:
Ian Rogersb033c752011-07-20 12:22:35 -0700365 LOG(FATAL) << "UNREACHABLE";
Ian Rogers2c4257b2014-10-24 14:20:06 -0700366 UNREACHABLE();
Ian Rogersb033c752011-07-20 12:22:35 -0700367 }
368}
369
Dave Allison65fcc2c2014-04-28 13:45:27 -0700370void ArmAssembler::Pad(uint32_t bytes) {
371 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
372 for (uint32_t i = 0; i < bytes; ++i) {
Ian Rogers13735952014-10-08 12:43:28 -0700373 buffer_.Emit<uint8_t>(0);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700374 }
Carl Shapiro9b9ba282011-08-14 15:30:39 -0700375}
376
Ian Rogers790a6b72014-04-01 10:36:00 -0700377constexpr size_t kFramePointerSize = 4;
378
Ian Rogers2c8f6532011-09-02 17:16:34 -0700379void ArmAssembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -0800380 const std::vector<ManagedRegister>& callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +0700381 const ManagedRegisterEntrySpills& entry_spills) {
Elliott Hughes06b37d92011-10-16 11:51:29 -0700382 CHECK_ALIGNED(frame_size, kStackAlignment);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700383 CHECK_EQ(R0, method_reg.AsArm().AsCoreRegister());
Ian Rogersbdb03912011-09-14 00:55:44 -0700384
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700385 // Push callee saves and link register.
Ian Rogersbdb03912011-09-14 00:55:44 -0700386 RegList push_list = 1 << LR;
387 size_t pushed_values = 1;
388 for (size_t i = 0; i < callee_save_regs.size(); i++) {
389 Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister();
390 push_list |= 1 << reg;
391 pushed_values++;
Ian Rogers0d666d82011-08-14 16:03:46 -0700392 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700393 PushList(push_list);
394
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700395 // Increase frame to required size.
Ian Rogers790a6b72014-04-01 10:36:00 -0700396 CHECK_GT(frame_size, pushed_values * kFramePointerSize); // Must at least have space for Method*.
397 size_t adjust = frame_size - (pushed_values * kFramePointerSize);
Ian Rogersbdb03912011-09-14 00:55:44 -0700398 IncreaseFrameSize(adjust);
399
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700400 // Write out Method*.
Ian Rogersbdb03912011-09-14 00:55:44 -0700401 StoreToOffset(kStoreWord, R0, SP, 0);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700402
403 // Write out entry spills.
Zheng Xu5667fdb2014-10-23 18:29:55 +0800404 int32_t offset = frame_size + sizeof(StackReference<mirror::ArtMethod>);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700405 for (size_t i = 0; i < entry_spills.size(); ++i) {
Zheng Xu5667fdb2014-10-23 18:29:55 +0800406 ArmManagedRegister reg = entry_spills.at(i).AsArm();
407 if (reg.IsNoRegister()) {
408 // only increment stack offset.
409 ManagedRegisterSpill spill = entry_spills.at(i);
410 offset += spill.getSize();
411 } else if (reg.IsCoreRegister()) {
412 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
413 offset += 4;
414 } else if (reg.IsSRegister()) {
415 StoreSToOffset(reg.AsSRegister(), SP, offset);
416 offset += 4;
417 } else if (reg.IsDRegister()) {
418 StoreDToOffset(reg.AsDRegister(), SP, offset);
419 offset += 8;
420 }
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700421 }
Ian Rogersb033c752011-07-20 12:22:35 -0700422}
423
Ian Rogers2c8f6532011-09-02 17:16:34 -0700424void ArmAssembler::RemoveFrame(size_t frame_size,
Ian Rogersbdb03912011-09-14 00:55:44 -0700425 const std::vector<ManagedRegister>& callee_save_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -0700426 CHECK_ALIGNED(frame_size, kStackAlignment);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700427 // Compute callee saves to pop and PC.
Ian Rogersbdb03912011-09-14 00:55:44 -0700428 RegList pop_list = 1 << PC;
429 size_t pop_values = 1;
430 for (size_t i = 0; i < callee_save_regs.size(); i++) {
431 Register reg = callee_save_regs.at(i).AsArm().AsCoreRegister();
432 pop_list |= 1 << reg;
433 pop_values++;
Ian Rogers0d666d82011-08-14 16:03:46 -0700434 }
Ian Rogersbdb03912011-09-14 00:55:44 -0700435
Dave Allison65fcc2c2014-04-28 13:45:27 -0700436 // Decrease frame to start of callee saves.
Ian Rogers790a6b72014-04-01 10:36:00 -0700437 CHECK_GT(frame_size, pop_values * kFramePointerSize);
438 size_t adjust = frame_size - (pop_values * kFramePointerSize);
Ian Rogersbdb03912011-09-14 00:55:44 -0700439 DecreaseFrameSize(adjust);
440
Dave Allison65fcc2c2014-04-28 13:45:27 -0700441 // Pop callee saves and PC.
Ian Rogersbdb03912011-09-14 00:55:44 -0700442 PopList(pop_list);
Ian Rogers0d666d82011-08-14 16:03:46 -0700443}
444
Ian Rogers2c8f6532011-09-02 17:16:34 -0700445void ArmAssembler::IncreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700446 AddConstant(SP, -adjust);
447}
448
Ian Rogers2c8f6532011-09-02 17:16:34 -0700449void ArmAssembler::DecreaseFrameSize(size_t adjust) {
Ian Rogersb033c752011-07-20 12:22:35 -0700450 AddConstant(SP, adjust);
451}
452
Ian Rogers2c8f6532011-09-02 17:16:34 -0700453void ArmAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
454 ArmManagedRegister src = msrc.AsArm();
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700455 if (src.IsNoRegister()) {
456 CHECK_EQ(0u, size);
457 } else if (src.IsCoreRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -0700458 CHECK_EQ(4u, size);
459 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700460 } else if (src.IsRegisterPair()) {
461 CHECK_EQ(8u, size);
462 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
463 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
464 SP, dest.Int32Value() + 4);
465 } else if (src.IsSRegister()) {
466 StoreSToOffset(src.AsSRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700467 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700468 CHECK(src.IsDRegister()) << src;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700469 StoreDToOffset(src.AsDRegister(), SP, dest.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700470 }
471}
472
Ian Rogers2c8f6532011-09-02 17:16:34 -0700473void ArmAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
474 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700475 CHECK(src.IsCoreRegister()) << src;
Ian Rogersb033c752011-07-20 12:22:35 -0700476 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
477}
478
Ian Rogers2c8f6532011-09-02 17:16:34 -0700479void ArmAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
480 ArmManagedRegister src = msrc.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700481 CHECK(src.IsCoreRegister()) << src;
Ian Rogersdf20fe02011-07-20 20:34:16 -0700482 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
483}
484
Ian Rogers2c8f6532011-09-02 17:16:34 -0700485void ArmAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
486 FrameOffset in_off, ManagedRegister mscratch) {
487 ArmManagedRegister src = msrc.AsArm();
488 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers7a99c112011-09-07 12:48:27 -0700489 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
490 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
491 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
492}
493
Ian Rogers2c8f6532011-09-02 17:16:34 -0700494void ArmAssembler::CopyRef(FrameOffset dest, FrameOffset src,
495 ManagedRegister mscratch) {
496 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogersb033c752011-07-20 12:22:35 -0700497 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
498 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
499}
500
Ian Rogers2c8f6532011-09-02 17:16:34 -0700501void ArmAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
502 MemberOffset offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700503 ArmManagedRegister dst = mdest.AsArm();
504 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
505 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700506 base.AsArm().AsCoreRegister(), offs.Int32Value());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -0800507 if (kPoisonHeapReferences) {
508 rsb(dst.AsCoreRegister(), dst.AsCoreRegister(), ShifterOperand(0));
509 }
Ian Rogersb033c752011-07-20 12:22:35 -0700510}
511
Ian Rogers2c8f6532011-09-02 17:16:34 -0700512void ArmAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700513 ArmManagedRegister dst = mdest.AsArm();
514 CHECK(dst.IsCoreRegister()) << dst;
515 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), SP, src.Int32Value());
Elliott Hughes362f9bc2011-10-17 18:56:41 -0700516}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700517
518void ArmAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
Ian Rogersa04d3972011-08-17 11:33:44 -0700519 Offset offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700520 ArmManagedRegister dst = mdest.AsArm();
521 CHECK(dst.IsCoreRegister() && dst.IsCoreRegister()) << dst;
522 LoadFromOffset(kLoadWord, dst.AsCoreRegister(),
Ian Rogers2c8f6532011-09-02 17:16:34 -0700523 base.AsArm().AsCoreRegister(), offs.Int32Value());
Ian Rogersa04d3972011-08-17 11:33:44 -0700524}
525
Ian Rogers2c8f6532011-09-02 17:16:34 -0700526void ArmAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
527 ManagedRegister mscratch) {
528 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700529 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700530 LoadImmediate(scratch.AsCoreRegister(), imm);
531 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
532}
533
Ian Rogersdd7624d2014-03-14 17:43:00 -0700534void ArmAssembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700535 ManagedRegister mscratch) {
536 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700537 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700538 LoadImmediate(scratch.AsCoreRegister(), imm);
539 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), TR, dest.Int32Value());
540}
541
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700542static void EmitLoad(ArmAssembler* assembler, ManagedRegister m_dst,
543 Register src_register, int32_t src_offset, size_t size) {
544 ArmManagedRegister dst = m_dst.AsArm();
545 if (dst.IsNoRegister()) {
546 CHECK_EQ(0u, size) << dst;
547 } else if (dst.IsCoreRegister()) {
548 CHECK_EQ(4u, size) << dst;
549 assembler->LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
550 } else if (dst.IsRegisterPair()) {
551 CHECK_EQ(8u, size) << dst;
552 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairLow(), src_register, src_offset);
553 assembler->LoadFromOffset(kLoadWord, dst.AsRegisterPairHigh(), src_register, src_offset + 4);
554 } else if (dst.IsSRegister()) {
555 assembler->LoadSFromOffset(dst.AsSRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700556 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700557 CHECK(dst.IsDRegister()) << dst;
558 assembler->LoadDFromOffset(dst.AsDRegister(), src_register, src_offset);
Ian Rogersb033c752011-07-20 12:22:35 -0700559 }
560}
561
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700562void ArmAssembler::Load(ManagedRegister m_dst, FrameOffset src, size_t size) {
563 return EmitLoad(this, m_dst, SP, src.Int32Value(), size);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700564}
565
Ian Rogersdd7624d2014-03-14 17:43:00 -0700566void ArmAssembler::LoadFromThread32(ManagedRegister m_dst, ThreadOffset<4> src, size_t size) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700567 return EmitLoad(this, m_dst, TR, src.Int32Value(), size);
568}
569
Ian Rogersdd7624d2014-03-14 17:43:00 -0700570void ArmAssembler::LoadRawPtrFromThread32(ManagedRegister m_dst, ThreadOffset<4> offs) {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700571 ArmManagedRegister dst = m_dst.AsArm();
572 CHECK(dst.IsCoreRegister()) << dst;
573 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), TR, offs.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700574}
575
Ian Rogersdd7624d2014-03-14 17:43:00 -0700576void ArmAssembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
577 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700578 ManagedRegister mscratch) {
579 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700580 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700581 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
582 TR, thr_offs.Int32Value());
583 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
584 SP, fr_offs.Int32Value());
585}
586
Ian Rogersdd7624d2014-03-14 17:43:00 -0700587void ArmAssembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700588 FrameOffset fr_offs,
589 ManagedRegister mscratch) {
590 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700591 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700592 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
593 SP, fr_offs.Int32Value());
594 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
595 TR, thr_offs.Int32Value());
596}
597
Ian Rogersdd7624d2014-03-14 17:43:00 -0700598void ArmAssembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700599 FrameOffset fr_offs,
600 ManagedRegister mscratch) {
601 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700602 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700603 AddConstant(scratch.AsCoreRegister(), SP, fr_offs.Int32Value(), AL);
604 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
605 TR, thr_offs.Int32Value());
606}
607
Ian Rogersdd7624d2014-03-14 17:43:00 -0700608void ArmAssembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers45a76cb2011-07-21 22:00:15 -0700609 StoreToOffset(kStoreWord, SP, TR, thr_offs.Int32Value());
610}
611
jeffhao58136ca2012-05-24 13:40:11 -0700612void ArmAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
613 UNIMPLEMENTED(FATAL) << "no sign extension necessary for arm";
614}
615
jeffhaocee4d0c2012-06-15 14:42:01 -0700616void ArmAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
617 UNIMPLEMENTED(FATAL) << "no zero extension necessary for arm";
618}
619
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700620void ArmAssembler::Move(ManagedRegister m_dst, ManagedRegister m_src, size_t /*size*/) {
621 ArmManagedRegister dst = m_dst.AsArm();
622 ArmManagedRegister src = m_src.AsArm();
623 if (!dst.Equals(src)) {
624 if (dst.IsCoreRegister()) {
625 CHECK(src.IsCoreRegister()) << src;
626 mov(dst.AsCoreRegister(), ShifterOperand(src.AsCoreRegister()));
627 } else if (dst.IsDRegister()) {
628 CHECK(src.IsDRegister()) << src;
629 vmovd(dst.AsDRegister(), src.AsDRegister());
630 } else if (dst.IsSRegister()) {
631 CHECK(src.IsSRegister()) << src;
632 vmovs(dst.AsSRegister(), src.AsSRegister());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700633 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700634 CHECK(dst.IsRegisterPair()) << dst;
635 CHECK(src.IsRegisterPair()) << src;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700636 // Ensure that the first move doesn't clobber the input of the second.
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700637 if (src.AsRegisterPairHigh() != dst.AsRegisterPairLow()) {
638 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
639 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700640 } else {
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700641 mov(dst.AsRegisterPairHigh(), ShifterOperand(src.AsRegisterPairHigh()));
642 mov(dst.AsRegisterPairLow(), ShifterOperand(src.AsRegisterPairLow()));
Ian Rogers7a99c112011-09-07 12:48:27 -0700643 }
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700644 }
Ian Rogersb033c752011-07-20 12:22:35 -0700645 }
646}
647
Ian Rogersdc51b792011-09-22 20:41:37 -0700648void ArmAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700649 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700650 CHECK(scratch.IsCoreRegister()) << scratch;
651 CHECK(size == 4 || size == 8) << size;
Ian Rogersb033c752011-07-20 12:22:35 -0700652 if (size == 4) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700653 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
654 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Shih-wei Liao5381cf92011-07-27 00:28:04 -0700655 } else if (size == 8) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700656 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
657 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
658 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + 4);
659 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + 4);
Ian Rogersb033c752011-07-20 12:22:35 -0700660 }
661}
662
Ian Rogersdc51b792011-09-22 20:41:37 -0700663void ArmAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
664 ManagedRegister mscratch, size_t size) {
665 Register scratch = mscratch.AsArm().AsCoreRegister();
666 CHECK_EQ(size, 4u);
667 LoadFromOffset(kLoadWord, scratch, src_base.AsArm().AsCoreRegister(), src_offset.Int32Value());
668 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
669}
670
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700671void ArmAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
672 ManagedRegister mscratch, size_t size) {
673 Register scratch = mscratch.AsArm().AsCoreRegister();
674 CHECK_EQ(size, 4u);
675 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
676 StoreToOffset(kStoreWord, scratch, dest_base.AsArm().AsCoreRegister(), dest_offset.Int32Value());
677}
678
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700679void ArmAssembler::Copy(FrameOffset /*dst*/, FrameOffset /*src_base*/, Offset /*src_offset*/,
680 ManagedRegister /*mscratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700681 UNIMPLEMENTED(FATAL);
682}
683
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700684void ArmAssembler::Copy(ManagedRegister dest, Offset dest_offset,
685 ManagedRegister src, Offset src_offset,
686 ManagedRegister mscratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -0700687 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700688 Register scratch = mscratch.AsArm().AsCoreRegister();
689 LoadFromOffset(kLoadWord, scratch, src.AsArm().AsCoreRegister(), src_offset.Int32Value());
690 StoreToOffset(kStoreWord, scratch, dest.AsArm().AsCoreRegister(), dest_offset.Int32Value());
691}
692
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700693void ArmAssembler::Copy(FrameOffset /*dst*/, Offset /*dest_offset*/, FrameOffset /*src*/, Offset /*src_offset*/,
694 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -0700695 UNIMPLEMENTED(FATAL);
Ian Rogersdc51b792011-09-22 20:41:37 -0700696}
697
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700698void ArmAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
699 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700700 ManagedRegister min_reg, bool null_allowed) {
701 ArmManagedRegister out_reg = mout_reg.AsArm();
702 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700703 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
704 CHECK(out_reg.IsCoreRegister()) << out_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700705 if (null_allowed) {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700706 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
707 // the address in the handle scope holding the reference.
Ian Rogersb033c752011-07-20 12:22:35 -0700708 // e.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset)
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700709 if (in_reg.IsNoRegister()) {
710 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700711 SP, handle_scope_offset.Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700712 in_reg = out_reg;
713 }
Ian Rogersb033c752011-07-20 12:22:35 -0700714 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
715 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700716 it(EQ, kItElse);
Ian Rogersb033c752011-07-20 12:22:35 -0700717 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700718 } else {
719 it(NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700720 }
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700721 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700722 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700723 AddConstant(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700724 }
725}
726
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700727void ArmAssembler::CreateHandleScopeEntry(FrameOffset out_off,
728 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700729 ManagedRegister mscratch,
730 bool null_allowed) {
731 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700732 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700733 if (null_allowed) {
734 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP,
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700735 handle_scope_offset.Int32Value());
736 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
737 // the address in the handle scope holding the reference.
738 // e.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset)
Ian Rogersb033c752011-07-20 12:22:35 -0700739 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700740 it(NE);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700741 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700742 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700743 AddConstant(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value(), AL);
Ian Rogersb033c752011-07-20 12:22:35 -0700744 }
745 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
746}
747
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700748void ArmAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -0700749 ManagedRegister min_reg) {
750 ArmManagedRegister out_reg = mout_reg.AsArm();
751 ArmManagedRegister in_reg = min_reg.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700752 CHECK(out_reg.IsCoreRegister()) << out_reg;
753 CHECK(in_reg.IsCoreRegister()) << in_reg;
Ian Rogersb033c752011-07-20 12:22:35 -0700754 Label null_arg;
755 if (!out_reg.Equals(in_reg)) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700756 LoadImmediate(out_reg.AsCoreRegister(), 0, EQ); // TODO: why EQ?
Ian Rogersb033c752011-07-20 12:22:35 -0700757 }
758 cmp(in_reg.AsCoreRegister(), ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700759 it(NE);
Ian Rogersdf20fe02011-07-20 20:34:16 -0700760 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
761 in_reg.AsCoreRegister(), 0, NE);
Ian Rogersb033c752011-07-20 12:22:35 -0700762}
763
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700764void ArmAssembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700765 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700766}
767
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700768void ArmAssembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Dave Allison65fcc2c2014-04-28 13:45:27 -0700769 // TODO: not validating references.
Ian Rogersb033c752011-07-20 12:22:35 -0700770}
771
Ian Rogers2c8f6532011-09-02 17:16:34 -0700772void ArmAssembler::Call(ManagedRegister mbase, Offset offset,
773 ManagedRegister mscratch) {
774 ArmManagedRegister base = mbase.AsArm();
775 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700776 CHECK(base.IsCoreRegister()) << base;
777 CHECK(scratch.IsCoreRegister()) << scratch;
Ian Rogersb033c752011-07-20 12:22:35 -0700778 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
779 base.AsCoreRegister(), offset.Int32Value());
780 blx(scratch.AsCoreRegister());
Dave Allison65fcc2c2014-04-28 13:45:27 -0700781 // TODO: place reference map on call.
Ian Rogersb033c752011-07-20 12:22:35 -0700782}
783
Ian Rogers2c8f6532011-09-02 17:16:34 -0700784void ArmAssembler::Call(FrameOffset base, Offset offset,
785 ManagedRegister mscratch) {
786 ArmManagedRegister scratch = mscratch.AsArm();
Elliott Hughesbf2739d2012-05-21 14:30:16 -0700787 CHECK(scratch.IsCoreRegister()) << scratch;
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700788 // Call *(*(SP + base) + offset)
789 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
790 SP, base.Int32Value());
791 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
792 scratch.AsCoreRegister(), offset.Int32Value());
793 blx(scratch.AsCoreRegister());
794 // TODO: place reference map on call
795}
796
Ian Rogersdd7624d2014-03-14 17:43:00 -0700797void ArmAssembler::CallFromThread32(ThreadOffset<4> /*offset*/, ManagedRegister /*scratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -0700798 UNIMPLEMENTED(FATAL);
799}
800
Ian Rogers2c8f6532011-09-02 17:16:34 -0700801void ArmAssembler::GetCurrentThread(ManagedRegister tr) {
802 mov(tr.AsArm().AsCoreRegister(), ShifterOperand(TR));
Shih-wei Liao668512a2011-09-01 14:18:34 -0700803}
804
Ian Rogers2c8f6532011-09-02 17:16:34 -0700805void ArmAssembler::GetCurrentThread(FrameOffset offset,
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700806 ManagedRegister /*scratch*/) {
Shih-wei Liao668512a2011-09-01 14:18:34 -0700807 StoreToOffset(kStoreWord, TR, SP, offset.Int32Value(), AL);
808}
809
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700810void ArmAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
Ian Rogers2c8f6532011-09-02 17:16:34 -0700811 ArmManagedRegister scratch = mscratch.AsArm();
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700812 ArmExceptionSlowPath* slow = new ArmExceptionSlowPath(scratch, stack_adjust);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700813 buffer_.EnqueueSlowPath(slow);
814 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -0700815 TR, Thread::ExceptionOffset<4>().Int32Value());
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700816 cmp(scratch.AsCoreRegister(), ShifterOperand(0));
817 b(slow->Entry(), NE);
Carl Shapiroe2d373e2011-07-25 15:20:06 -0700818}
819
Ian Rogers2c8f6532011-09-02 17:16:34 -0700820void ArmExceptionSlowPath::Emit(Assembler* sasm) {
821 ArmAssembler* sp_asm = down_cast<ArmAssembler*>(sasm);
822#define __ sp_asm->
823 __ Bind(&entry_);
Ian Rogers00f7d0e2012-07-19 15:28:27 -0700824 if (stack_adjust_ != 0) { // Fix up the frame.
825 __ DecreaseFrameSize(stack_adjust_);
826 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700827 // Pass exception object as argument.
828 // Don't care about preserving R0 as this call won't return.
Ian Rogers67375ac2011-09-14 00:55:44 -0700829 __ mov(R0, ShifterOperand(scratch_.AsCoreRegister()));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700830 // Set up call to Thread::Current()->pDeliverException.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700831 __ LoadFromOffset(kLoadWord, R12, TR, QUICK_ENTRYPOINT_OFFSET(4, pDeliverException).Int32Value());
Ian Rogers2c8f6532011-09-02 17:16:34 -0700832 __ blx(R12);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700833 // Call never returns.
Ian Rogers67375ac2011-09-14 00:55:44 -0700834 __ bkpt(0);
Ian Rogers2c8f6532011-09-02 17:16:34 -0700835#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -0700836}
837
Dave Allison65fcc2c2014-04-28 13:45:27 -0700838
839static int LeadingZeros(uint32_t val) {
840 uint32_t alt;
841 int32_t n;
842 int32_t count;
843
844 count = 16;
845 n = 32;
846 do {
847 alt = val >> count;
848 if (alt != 0) {
849 n = n - count;
850 val = alt;
851 }
852 count >>= 1;
853 } while (count);
854 return n - val;
855}
856
857
858uint32_t ArmAssembler::ModifiedImmediate(uint32_t value) {
859 int32_t z_leading;
860 int32_t z_trailing;
861 uint32_t b0 = value & 0xff;
862
863 /* Note: case of value==0 must use 0:000:0:0000000 encoding */
864 if (value <= 0xFF)
865 return b0; // 0:000:a:bcdefgh.
866 if (value == ((b0 << 16) | b0))
867 return (0x1 << 12) | b0; /* 0:001:a:bcdefgh */
868 if (value == ((b0 << 24) | (b0 << 16) | (b0 << 8) | b0))
869 return (0x3 << 12) | b0; /* 0:011:a:bcdefgh */
870 b0 = (value >> 8) & 0xff;
871 if (value == ((b0 << 24) | (b0 << 8)))
872 return (0x2 << 12) | b0; /* 0:010:a:bcdefgh */
873 /* Can we do it with rotation? */
874 z_leading = LeadingZeros(value);
875 z_trailing = 32 - LeadingZeros(~value & (value - 1));
876 /* A run of eight or fewer active bits? */
877 if ((z_leading + z_trailing) < 24)
878 return kInvalidModifiedImmediate; /* No - bail */
879 /* left-justify the constant, discarding msb (known to be 1) */
880 value <<= z_leading + 1;
881 /* Create bcdefgh */
882 value >>= 25;
883
884 /* Put it all together */
885 uint32_t v = 8 + z_leading;
886
Andreas Gampec8ccf682014-09-29 20:07:43 -0700887 uint32_t i = (v & 16U /* 0b10000 */) >> 4;
888 uint32_t imm3 = (v >> 1) & 7U /* 0b111 */;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700889 uint32_t a = v & 1;
890 return value | i << 26 | imm3 << 12 | a << 7;
891}
892
Ian Rogers2c8f6532011-09-02 17:16:34 -0700893} // namespace arm
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700894} // namespace art