blob: f0353f6cd232a3e6675fc58daebdeddb8119727f [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
54 EmitLabel(label, kSize);
55}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Ian Rogers2c8f6532011-09-02 17:16:34 -0700148void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xB6);
152 EmitRegisterOperand(dst, src);
153}
154
155
Ian Rogers2c8f6532011-09-02 17:16:34 -0700156void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
158 EmitUint8(0x0F);
159 EmitUint8(0xB6);
160 EmitOperand(dst, src);
161}
162
163
Ian Rogers2c8f6532011-09-02 17:16:34 -0700164void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
166 EmitUint8(0x0F);
167 EmitUint8(0xBE);
168 EmitRegisterOperand(dst, src);
169}
170
171
Ian Rogers2c8f6532011-09-02 17:16:34 -0700172void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700173 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
174 EmitUint8(0x0F);
175 EmitUint8(0xBE);
176 EmitOperand(dst, src);
177}
178
179
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700180void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700181 LOG(FATAL) << "Use movzxb or movsxb instead.";
182}
183
184
Ian Rogers2c8f6532011-09-02 17:16:34 -0700185void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
187 EmitUint8(0x88);
188 EmitOperand(src, dst);
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0xC6);
195 EmitOperand(EAX, dst);
196 CHECK(imm.is_int8());
197 EmitUint8(imm.value() & 0xFF);
198}
199
200
Ian Rogers2c8f6532011-09-02 17:16:34 -0700201void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
203 EmitUint8(0x0F);
204 EmitUint8(0xB7);
205 EmitRegisterOperand(dst, src);
206}
207
208
Ian Rogers2c8f6532011-09-02 17:16:34 -0700209void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700210 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
211 EmitUint8(0x0F);
212 EmitUint8(0xB7);
213 EmitOperand(dst, src);
214}
215
216
Ian Rogers2c8f6532011-09-02 17:16:34 -0700217void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
219 EmitUint8(0x0F);
220 EmitUint8(0xBF);
221 EmitRegisterOperand(dst, src);
222}
223
224
Ian Rogers2c8f6532011-09-02 17:16:34 -0700225void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700226 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
227 EmitUint8(0x0F);
228 EmitUint8(0xBF);
229 EmitOperand(dst, src);
230}
231
232
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700233void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 LOG(FATAL) << "Use movzxw or movsxw instead.";
235}
236
237
Ian Rogers2c8f6532011-09-02 17:16:34 -0700238void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
240 EmitOperandSizeOverride();
241 EmitUint8(0x89);
242 EmitOperand(src, dst);
243}
244
245
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100246void X86Assembler::movw(const Address& dst, const Immediate& imm) {
247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
248 EmitOperandSizeOverride();
249 EmitUint8(0xC7);
250 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100251 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100252 EmitUint8(imm.value() & 0xFF);
253 EmitUint8(imm.value() >> 8);
254}
255
256
Ian Rogers2c8f6532011-09-02 17:16:34 -0700257void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
259 EmitUint8(0x8D);
260 EmitOperand(dst, src);
261}
262
263
Ian Rogers2c8f6532011-09-02 17:16:34 -0700264void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700265 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
266 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700267 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700268 EmitRegisterOperand(dst, src);
269}
270
271
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000272void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700273 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
274 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700275 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000276 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700277}
278
279
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100280void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
281 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
282 EmitUint8(0x0F);
283 EmitUint8(0x28);
284 EmitXmmRegisterOperand(dst, src);
285}
286
287
Ian Rogers2c8f6532011-09-02 17:16:34 -0700288void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700289 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
290 EmitUint8(0xF3);
291 EmitUint8(0x0F);
292 EmitUint8(0x10);
293 EmitOperand(dst, src);
294}
295
296
Ian Rogers2c8f6532011-09-02 17:16:34 -0700297void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700298 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
299 EmitUint8(0xF3);
300 EmitUint8(0x0F);
301 EmitUint8(0x11);
302 EmitOperand(src, dst);
303}
304
305
Ian Rogers2c8f6532011-09-02 17:16:34 -0700306void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700307 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
308 EmitUint8(0xF3);
309 EmitUint8(0x0F);
310 EmitUint8(0x11);
311 EmitXmmRegisterOperand(src, dst);
312}
313
314
Ian Rogers2c8f6532011-09-02 17:16:34 -0700315void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700316 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
317 EmitUint8(0x66);
318 EmitUint8(0x0F);
319 EmitUint8(0x6E);
320 EmitOperand(dst, Operand(src));
321}
322
323
Ian Rogers2c8f6532011-09-02 17:16:34 -0700324void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
326 EmitUint8(0x66);
327 EmitUint8(0x0F);
328 EmitUint8(0x7E);
329 EmitOperand(src, Operand(dst));
330}
331
332
Ian Rogers2c8f6532011-09-02 17:16:34 -0700333void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700334 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
335 EmitUint8(0xF3);
336 EmitUint8(0x0F);
337 EmitUint8(0x58);
338 EmitXmmRegisterOperand(dst, src);
339}
340
341
Ian Rogers2c8f6532011-09-02 17:16:34 -0700342void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700343 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
344 EmitUint8(0xF3);
345 EmitUint8(0x0F);
346 EmitUint8(0x58);
347 EmitOperand(dst, src);
348}
349
350
Ian Rogers2c8f6532011-09-02 17:16:34 -0700351void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700352 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
353 EmitUint8(0xF3);
354 EmitUint8(0x0F);
355 EmitUint8(0x5C);
356 EmitXmmRegisterOperand(dst, src);
357}
358
359
Ian Rogers2c8f6532011-09-02 17:16:34 -0700360void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
362 EmitUint8(0xF3);
363 EmitUint8(0x0F);
364 EmitUint8(0x5C);
365 EmitOperand(dst, src);
366}
367
368
Ian Rogers2c8f6532011-09-02 17:16:34 -0700369void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700370 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
371 EmitUint8(0xF3);
372 EmitUint8(0x0F);
373 EmitUint8(0x59);
374 EmitXmmRegisterOperand(dst, src);
375}
376
377
Ian Rogers2c8f6532011-09-02 17:16:34 -0700378void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700379 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
380 EmitUint8(0xF3);
381 EmitUint8(0x0F);
382 EmitUint8(0x59);
383 EmitOperand(dst, src);
384}
385
386
Ian Rogers2c8f6532011-09-02 17:16:34 -0700387void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700388 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
389 EmitUint8(0xF3);
390 EmitUint8(0x0F);
391 EmitUint8(0x5E);
392 EmitXmmRegisterOperand(dst, src);
393}
394
395
Ian Rogers2c8f6532011-09-02 17:16:34 -0700396void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700397 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
398 EmitUint8(0xF3);
399 EmitUint8(0x0F);
400 EmitUint8(0x5E);
401 EmitOperand(dst, src);
402}
403
404
Ian Rogers2c8f6532011-09-02 17:16:34 -0700405void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700406 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
407 EmitUint8(0xD9);
408 EmitOperand(0, src);
409}
410
411
Ian Rogers2c8f6532011-09-02 17:16:34 -0700412void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
414 EmitUint8(0xD9);
415 EmitOperand(3, dst);
416}
417
418
Ian Rogers2c8f6532011-09-02 17:16:34 -0700419void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xF2);
422 EmitUint8(0x0F);
423 EmitUint8(0x10);
424 EmitOperand(dst, src);
425}
426
427
Ian Rogers2c8f6532011-09-02 17:16:34 -0700428void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700429 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
430 EmitUint8(0xF2);
431 EmitUint8(0x0F);
432 EmitUint8(0x11);
433 EmitOperand(src, dst);
434}
435
436
Ian Rogers2c8f6532011-09-02 17:16:34 -0700437void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700438 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
439 EmitUint8(0xF2);
440 EmitUint8(0x0F);
441 EmitUint8(0x11);
442 EmitXmmRegisterOperand(src, dst);
443}
444
445
Ian Rogers2c8f6532011-09-02 17:16:34 -0700446void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700447 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
448 EmitUint8(0xF2);
449 EmitUint8(0x0F);
450 EmitUint8(0x58);
451 EmitXmmRegisterOperand(dst, src);
452}
453
454
Ian Rogers2c8f6532011-09-02 17:16:34 -0700455void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700456 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
457 EmitUint8(0xF2);
458 EmitUint8(0x0F);
459 EmitUint8(0x58);
460 EmitOperand(dst, src);
461}
462
463
Ian Rogers2c8f6532011-09-02 17:16:34 -0700464void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700465 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
466 EmitUint8(0xF2);
467 EmitUint8(0x0F);
468 EmitUint8(0x5C);
469 EmitXmmRegisterOperand(dst, src);
470}
471
472
Ian Rogers2c8f6532011-09-02 17:16:34 -0700473void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700474 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
475 EmitUint8(0xF2);
476 EmitUint8(0x0F);
477 EmitUint8(0x5C);
478 EmitOperand(dst, src);
479}
480
481
Ian Rogers2c8f6532011-09-02 17:16:34 -0700482void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700483 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
484 EmitUint8(0xF2);
485 EmitUint8(0x0F);
486 EmitUint8(0x59);
487 EmitXmmRegisterOperand(dst, src);
488}
489
490
Ian Rogers2c8f6532011-09-02 17:16:34 -0700491void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700492 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
493 EmitUint8(0xF2);
494 EmitUint8(0x0F);
495 EmitUint8(0x59);
496 EmitOperand(dst, src);
497}
498
499
Ian Rogers2c8f6532011-09-02 17:16:34 -0700500void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700501 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
502 EmitUint8(0xF2);
503 EmitUint8(0x0F);
504 EmitUint8(0x5E);
505 EmitXmmRegisterOperand(dst, src);
506}
507
508
Ian Rogers2c8f6532011-09-02 17:16:34 -0700509void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700510 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
511 EmitUint8(0xF2);
512 EmitUint8(0x0F);
513 EmitUint8(0x5E);
514 EmitOperand(dst, src);
515}
516
517
Ian Rogers2c8f6532011-09-02 17:16:34 -0700518void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700519 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
520 EmitUint8(0xF3);
521 EmitUint8(0x0F);
522 EmitUint8(0x2A);
523 EmitOperand(dst, Operand(src));
524}
525
526
Ian Rogers2c8f6532011-09-02 17:16:34 -0700527void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700528 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
529 EmitUint8(0xF2);
530 EmitUint8(0x0F);
531 EmitUint8(0x2A);
532 EmitOperand(dst, Operand(src));
533}
534
535
Ian Rogers2c8f6532011-09-02 17:16:34 -0700536void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700537 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
538 EmitUint8(0xF3);
539 EmitUint8(0x0F);
540 EmitUint8(0x2D);
541 EmitXmmRegisterOperand(dst, src);
542}
543
544
Ian Rogers2c8f6532011-09-02 17:16:34 -0700545void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700546 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
547 EmitUint8(0xF3);
548 EmitUint8(0x0F);
549 EmitUint8(0x5A);
550 EmitXmmRegisterOperand(dst, src);
551}
552
553
Ian Rogers2c8f6532011-09-02 17:16:34 -0700554void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700555 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
556 EmitUint8(0xF2);
557 EmitUint8(0x0F);
558 EmitUint8(0x2D);
559 EmitXmmRegisterOperand(dst, src);
560}
561
562
Ian Rogers2c8f6532011-09-02 17:16:34 -0700563void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700564 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
565 EmitUint8(0xF3);
566 EmitUint8(0x0F);
567 EmitUint8(0x2C);
568 EmitXmmRegisterOperand(dst, src);
569}
570
571
Ian Rogers2c8f6532011-09-02 17:16:34 -0700572void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700573 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
574 EmitUint8(0xF2);
575 EmitUint8(0x0F);
576 EmitUint8(0x2C);
577 EmitXmmRegisterOperand(dst, src);
578}
579
580
Ian Rogers2c8f6532011-09-02 17:16:34 -0700581void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700582 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
583 EmitUint8(0xF2);
584 EmitUint8(0x0F);
585 EmitUint8(0x5A);
586 EmitXmmRegisterOperand(dst, src);
587}
588
589
Ian Rogers2c8f6532011-09-02 17:16:34 -0700590void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700591 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
592 EmitUint8(0xF3);
593 EmitUint8(0x0F);
594 EmitUint8(0xE6);
595 EmitXmmRegisterOperand(dst, src);
596}
597
598
Ian Rogers2c8f6532011-09-02 17:16:34 -0700599void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700600 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
601 EmitUint8(0x0F);
602 EmitUint8(0x2F);
603 EmitXmmRegisterOperand(a, b);
604}
605
606
Ian Rogers2c8f6532011-09-02 17:16:34 -0700607void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700608 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
609 EmitUint8(0x66);
610 EmitUint8(0x0F);
611 EmitUint8(0x2F);
612 EmitXmmRegisterOperand(a, b);
613}
614
615
Calin Juravleddb7df22014-11-25 20:56:51 +0000616void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
617 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
618 EmitUint8(0x0F);
619 EmitUint8(0x2E);
620 EmitXmmRegisterOperand(a, b);
621}
622
623
624void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
625 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
626 EmitUint8(0x66);
627 EmitUint8(0x0F);
628 EmitUint8(0x2E);
629 EmitXmmRegisterOperand(a, b);
630}
631
632
Ian Rogers2c8f6532011-09-02 17:16:34 -0700633void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700634 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
635 EmitUint8(0xF2);
636 EmitUint8(0x0F);
637 EmitUint8(0x51);
638 EmitXmmRegisterOperand(dst, src);
639}
640
641
Ian Rogers2c8f6532011-09-02 17:16:34 -0700642void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700643 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
644 EmitUint8(0xF3);
645 EmitUint8(0x0F);
646 EmitUint8(0x51);
647 EmitXmmRegisterOperand(dst, src);
648}
649
650
Ian Rogers2c8f6532011-09-02 17:16:34 -0700651void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700652 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
653 EmitUint8(0x66);
654 EmitUint8(0x0F);
655 EmitUint8(0x57);
656 EmitOperand(dst, src);
657}
658
659
Ian Rogers2c8f6532011-09-02 17:16:34 -0700660void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700661 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
662 EmitUint8(0x66);
663 EmitUint8(0x0F);
664 EmitUint8(0x57);
665 EmitXmmRegisterOperand(dst, src);
666}
667
668
Ian Rogers2c8f6532011-09-02 17:16:34 -0700669void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700670 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
671 EmitUint8(0x0F);
672 EmitUint8(0x57);
673 EmitOperand(dst, src);
674}
675
676
Ian Rogers2c8f6532011-09-02 17:16:34 -0700677void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700678 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
679 EmitUint8(0x0F);
680 EmitUint8(0x57);
681 EmitXmmRegisterOperand(dst, src);
682}
683
684
Ian Rogers2c8f6532011-09-02 17:16:34 -0700685void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700686 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
687 EmitUint8(0x66);
688 EmitUint8(0x0F);
689 EmitUint8(0x54);
690 EmitOperand(dst, src);
691}
692
693
Ian Rogers2c8f6532011-09-02 17:16:34 -0700694void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700695 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
696 EmitUint8(0xDD);
697 EmitOperand(0, src);
698}
699
700
Ian Rogers2c8f6532011-09-02 17:16:34 -0700701void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700702 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
703 EmitUint8(0xDD);
704 EmitOperand(3, dst);
705}
706
707
Ian Rogers2c8f6532011-09-02 17:16:34 -0700708void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700709 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
710 EmitUint8(0xD9);
711 EmitOperand(7, dst);
712}
713
714
Ian Rogers2c8f6532011-09-02 17:16:34 -0700715void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
717 EmitUint8(0xD9);
718 EmitOperand(5, src);
719}
720
721
Ian Rogers2c8f6532011-09-02 17:16:34 -0700722void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700723 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
724 EmitUint8(0xDF);
725 EmitOperand(7, dst);
726}
727
728
Ian Rogers2c8f6532011-09-02 17:16:34 -0700729void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700730 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
731 EmitUint8(0xDB);
732 EmitOperand(3, dst);
733}
734
735
Ian Rogers2c8f6532011-09-02 17:16:34 -0700736void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700737 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
738 EmitUint8(0xDF);
739 EmitOperand(5, src);
740}
741
742
Ian Rogers2c8f6532011-09-02 17:16:34 -0700743void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700744 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
745 EmitUint8(0xD9);
746 EmitUint8(0xF7);
747}
748
749
Ian Rogers2c8f6532011-09-02 17:16:34 -0700750void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700751 CHECK_LT(index.value(), 7);
752 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
753 EmitUint8(0xDD);
754 EmitUint8(0xC0 + index.value());
755}
756
757
Ian Rogers2c8f6532011-09-02 17:16:34 -0700758void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700759 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
760 EmitUint8(0xD9);
761 EmitUint8(0xFE);
762}
763
764
Ian Rogers2c8f6532011-09-02 17:16:34 -0700765void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700766 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
767 EmitUint8(0xD9);
768 EmitUint8(0xFF);
769}
770
771
Ian Rogers2c8f6532011-09-02 17:16:34 -0700772void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700773 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
774 EmitUint8(0xD9);
775 EmitUint8(0xF2);
776}
777
778
Ian Rogers2c8f6532011-09-02 17:16:34 -0700779void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700780 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
781 EmitUint8(0x87);
782 EmitRegisterOperand(dst, src);
783}
784
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100785
Ian Rogers7caad772012-03-30 01:07:54 -0700786void X86Assembler::xchgl(Register reg, const Address& address) {
787 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
788 EmitUint8(0x87);
789 EmitOperand(reg, address);
790}
791
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700792
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100793void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
794 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
795 EmitUint8(0x66);
796 EmitComplex(7, address, imm);
797}
798
799
Ian Rogers2c8f6532011-09-02 17:16:34 -0700800void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700801 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
802 EmitComplex(7, Operand(reg), imm);
803}
804
805
Ian Rogers2c8f6532011-09-02 17:16:34 -0700806void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700807 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
808 EmitUint8(0x3B);
809 EmitOperand(reg0, Operand(reg1));
810}
811
812
Ian Rogers2c8f6532011-09-02 17:16:34 -0700813void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700814 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
815 EmitUint8(0x3B);
816 EmitOperand(reg, address);
817}
818
819
Ian Rogers2c8f6532011-09-02 17:16:34 -0700820void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700821 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
822 EmitUint8(0x03);
823 EmitRegisterOperand(dst, src);
824}
825
826
Ian Rogers2c8f6532011-09-02 17:16:34 -0700827void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700828 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
829 EmitUint8(0x03);
830 EmitOperand(reg, address);
831}
832
833
Ian Rogers2c8f6532011-09-02 17:16:34 -0700834void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700835 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
836 EmitUint8(0x39);
837 EmitOperand(reg, address);
838}
839
840
Ian Rogers2c8f6532011-09-02 17:16:34 -0700841void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700842 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
843 EmitComplex(7, address, imm);
844}
845
846
Ian Rogers2c8f6532011-09-02 17:16:34 -0700847void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700848 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
849 EmitUint8(0x85);
850 EmitRegisterOperand(reg1, reg2);
851}
852
853
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100854void X86Assembler::testl(Register reg, const Address& address) {
855 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
856 EmitUint8(0x85);
857 EmitOperand(reg, address);
858}
859
860
Ian Rogers2c8f6532011-09-02 17:16:34 -0700861void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700862 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
863 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
864 // we only test the byte register to keep the encoding short.
865 if (immediate.is_uint8() && reg < 4) {
866 // Use zero-extended 8-bit immediate.
867 if (reg == EAX) {
868 EmitUint8(0xA8);
869 } else {
870 EmitUint8(0xF6);
871 EmitUint8(0xC0 + reg);
872 }
873 EmitUint8(immediate.value() & 0xFF);
874 } else if (reg == EAX) {
875 // Use short form if the destination is EAX.
876 EmitUint8(0xA9);
877 EmitImmediate(immediate);
878 } else {
879 EmitUint8(0xF7);
880 EmitOperand(0, Operand(reg));
881 EmitImmediate(immediate);
882 }
883}
884
885
Ian Rogers2c8f6532011-09-02 17:16:34 -0700886void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700887 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
888 EmitUint8(0x23);
889 EmitOperand(dst, Operand(src));
890}
891
892
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000893void X86Assembler::andl(Register reg, const Address& address) {
894 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
895 EmitUint8(0x23);
896 EmitOperand(reg, address);
897}
898
899
Ian Rogers2c8f6532011-09-02 17:16:34 -0700900void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700901 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
902 EmitComplex(4, Operand(dst), imm);
903}
904
905
Ian Rogers2c8f6532011-09-02 17:16:34 -0700906void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700907 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
908 EmitUint8(0x0B);
909 EmitOperand(dst, Operand(src));
910}
911
912
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000913void X86Assembler::orl(Register reg, const Address& address) {
914 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
915 EmitUint8(0x0B);
916 EmitOperand(reg, address);
917}
918
919
Ian Rogers2c8f6532011-09-02 17:16:34 -0700920void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700921 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
922 EmitComplex(1, Operand(dst), imm);
923}
924
925
Ian Rogers2c8f6532011-09-02 17:16:34 -0700926void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700927 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
928 EmitUint8(0x33);
929 EmitOperand(dst, Operand(src));
930}
931
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000932
933void X86Assembler::xorl(Register reg, const Address& address) {
934 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
935 EmitUint8(0x33);
936 EmitOperand(reg, address);
937}
938
939
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100940void X86Assembler::xorl(Register dst, const Immediate& imm) {
941 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
942 EmitComplex(6, Operand(dst), imm);
943}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700944
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000945
Ian Rogers2c8f6532011-09-02 17:16:34 -0700946void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700947 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
948 EmitComplex(0, Operand(reg), imm);
949}
950
951
Ian Rogers2c8f6532011-09-02 17:16:34 -0700952void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700953 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
954 EmitUint8(0x01);
955 EmitOperand(reg, address);
956}
957
958
Ian Rogers2c8f6532011-09-02 17:16:34 -0700959void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700960 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
961 EmitComplex(0, address, imm);
962}
963
964
Ian Rogers2c8f6532011-09-02 17:16:34 -0700965void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700966 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
967 EmitComplex(2, Operand(reg), imm);
968}
969
970
Ian Rogers2c8f6532011-09-02 17:16:34 -0700971void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700972 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
973 EmitUint8(0x13);
974 EmitOperand(dst, Operand(src));
975}
976
977
Ian Rogers2c8f6532011-09-02 17:16:34 -0700978void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700979 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
980 EmitUint8(0x13);
981 EmitOperand(dst, address);
982}
983
984
Ian Rogers2c8f6532011-09-02 17:16:34 -0700985void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700986 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
987 EmitUint8(0x2B);
988 EmitOperand(dst, Operand(src));
989}
990
991
Ian Rogers2c8f6532011-09-02 17:16:34 -0700992void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700993 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
994 EmitComplex(5, Operand(reg), imm);
995}
996
997
Ian Rogers2c8f6532011-09-02 17:16:34 -0700998void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700999 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1000 EmitUint8(0x2B);
1001 EmitOperand(reg, address);
1002}
1003
1004
Ian Rogers2c8f6532011-09-02 17:16:34 -07001005void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001006 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1007 EmitUint8(0x99);
1008}
1009
1010
Ian Rogers2c8f6532011-09-02 17:16:34 -07001011void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001012 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1013 EmitUint8(0xF7);
1014 EmitUint8(0xF8 | reg);
1015}
1016
1017
Ian Rogers2c8f6532011-09-02 17:16:34 -07001018void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001019 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1020 EmitUint8(0x0F);
1021 EmitUint8(0xAF);
1022 EmitOperand(dst, Operand(src));
1023}
1024
1025
Ian Rogers2c8f6532011-09-02 17:16:34 -07001026void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001027 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1028 EmitUint8(0x69);
1029 EmitOperand(reg, Operand(reg));
1030 EmitImmediate(imm);
1031}
1032
1033
Ian Rogers2c8f6532011-09-02 17:16:34 -07001034void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001035 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1036 EmitUint8(0x0F);
1037 EmitUint8(0xAF);
1038 EmitOperand(reg, address);
1039}
1040
1041
Ian Rogers2c8f6532011-09-02 17:16:34 -07001042void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1044 EmitUint8(0xF7);
1045 EmitOperand(5, Operand(reg));
1046}
1047
1048
Ian Rogers2c8f6532011-09-02 17:16:34 -07001049void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1051 EmitUint8(0xF7);
1052 EmitOperand(5, address);
1053}
1054
1055
Ian Rogers2c8f6532011-09-02 17:16:34 -07001056void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001057 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1058 EmitUint8(0xF7);
1059 EmitOperand(4, Operand(reg));
1060}
1061
1062
Ian Rogers2c8f6532011-09-02 17:16:34 -07001063void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001064 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1065 EmitUint8(0xF7);
1066 EmitOperand(4, address);
1067}
1068
1069
Ian Rogers2c8f6532011-09-02 17:16:34 -07001070void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001071 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1072 EmitUint8(0x1B);
1073 EmitOperand(dst, Operand(src));
1074}
1075
1076
Ian Rogers2c8f6532011-09-02 17:16:34 -07001077void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001078 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1079 EmitComplex(3, Operand(reg), imm);
1080}
1081
1082
Ian Rogers2c8f6532011-09-02 17:16:34 -07001083void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001084 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1085 EmitUint8(0x1B);
1086 EmitOperand(dst, address);
1087}
1088
1089
Ian Rogers2c8f6532011-09-02 17:16:34 -07001090void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001091 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1092 EmitUint8(0x40 + reg);
1093}
1094
1095
Ian Rogers2c8f6532011-09-02 17:16:34 -07001096void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001097 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1098 EmitUint8(0xFF);
1099 EmitOperand(0, address);
1100}
1101
1102
Ian Rogers2c8f6532011-09-02 17:16:34 -07001103void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001104 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1105 EmitUint8(0x48 + reg);
1106}
1107
1108
Ian Rogers2c8f6532011-09-02 17:16:34 -07001109void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001110 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1111 EmitUint8(0xFF);
1112 EmitOperand(1, address);
1113}
1114
1115
Ian Rogers2c8f6532011-09-02 17:16:34 -07001116void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001117 EmitGenericShift(4, reg, imm);
1118}
1119
1120
Ian Rogers2c8f6532011-09-02 17:16:34 -07001121void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001122 EmitGenericShift(4, operand, shifter);
1123}
1124
1125
Ian Rogers2c8f6532011-09-02 17:16:34 -07001126void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001127 EmitGenericShift(5, reg, imm);
1128}
1129
1130
Ian Rogers2c8f6532011-09-02 17:16:34 -07001131void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001132 EmitGenericShift(5, operand, shifter);
1133}
1134
1135
Ian Rogers2c8f6532011-09-02 17:16:34 -07001136void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001137 EmitGenericShift(7, reg, imm);
1138}
1139
1140
Ian Rogers2c8f6532011-09-02 17:16:34 -07001141void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001142 EmitGenericShift(7, operand, shifter);
1143}
1144
1145
Calin Juravle9aec02f2014-11-18 23:06:35 +00001146void X86Assembler::shld(Register dst, Register src, Register shifter) {
1147 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001148 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1149 EmitUint8(0x0F);
1150 EmitUint8(0xA5);
1151 EmitRegisterOperand(src, dst);
1152}
1153
1154
Calin Juravle9aec02f2014-11-18 23:06:35 +00001155void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1156 DCHECK_EQ(ECX, shifter);
1157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1158 EmitUint8(0x0F);
1159 EmitUint8(0xAD);
1160 EmitRegisterOperand(src, dst);
1161}
1162
1163
Ian Rogers2c8f6532011-09-02 17:16:34 -07001164void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1166 EmitUint8(0xF7);
1167 EmitOperand(3, Operand(reg));
1168}
1169
1170
Ian Rogers2c8f6532011-09-02 17:16:34 -07001171void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001172 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1173 EmitUint8(0xF7);
1174 EmitUint8(0xD0 | reg);
1175}
1176
1177
Ian Rogers2c8f6532011-09-02 17:16:34 -07001178void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001179 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1180 EmitUint8(0xC8);
1181 CHECK(imm.is_uint16());
1182 EmitUint8(imm.value() & 0xFF);
1183 EmitUint8((imm.value() >> 8) & 0xFF);
1184 EmitUint8(0x00);
1185}
1186
1187
Ian Rogers2c8f6532011-09-02 17:16:34 -07001188void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001189 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1190 EmitUint8(0xC9);
1191}
1192
1193
Ian Rogers2c8f6532011-09-02 17:16:34 -07001194void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001195 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1196 EmitUint8(0xC3);
1197}
1198
1199
Ian Rogers2c8f6532011-09-02 17:16:34 -07001200void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001201 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1202 EmitUint8(0xC2);
1203 CHECK(imm.is_uint16());
1204 EmitUint8(imm.value() & 0xFF);
1205 EmitUint8((imm.value() >> 8) & 0xFF);
1206}
1207
1208
1209
Ian Rogers2c8f6532011-09-02 17:16:34 -07001210void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001211 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1212 EmitUint8(0x90);
1213}
1214
1215
Ian Rogers2c8f6532011-09-02 17:16:34 -07001216void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001217 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1218 EmitUint8(0xCC);
1219}
1220
1221
Ian Rogers2c8f6532011-09-02 17:16:34 -07001222void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001223 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1224 EmitUint8(0xF4);
1225}
1226
1227
Ian Rogers2c8f6532011-09-02 17:16:34 -07001228void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001229 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1230 if (label->IsBound()) {
1231 static const int kShortSize = 2;
1232 static const int kLongSize = 6;
1233 int offset = label->Position() - buffer_.Size();
1234 CHECK_LE(offset, 0);
1235 if (IsInt(8, offset - kShortSize)) {
1236 EmitUint8(0x70 + condition);
1237 EmitUint8((offset - kShortSize) & 0xFF);
1238 } else {
1239 EmitUint8(0x0F);
1240 EmitUint8(0x80 + condition);
1241 EmitInt32(offset - kLongSize);
1242 }
1243 } else {
1244 EmitUint8(0x0F);
1245 EmitUint8(0x80 + condition);
1246 EmitLabelLink(label);
1247 }
1248}
1249
1250
Ian Rogers2c8f6532011-09-02 17:16:34 -07001251void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001252 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1253 EmitUint8(0xFF);
1254 EmitRegisterOperand(4, reg);
1255}
1256
Ian Rogers7caad772012-03-30 01:07:54 -07001257void X86Assembler::jmp(const Address& address) {
1258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1259 EmitUint8(0xFF);
1260 EmitOperand(4, address);
1261}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001262
Ian Rogers2c8f6532011-09-02 17:16:34 -07001263void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001264 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1265 if (label->IsBound()) {
1266 static const int kShortSize = 2;
1267 static const int kLongSize = 5;
1268 int offset = label->Position() - buffer_.Size();
1269 CHECK_LE(offset, 0);
1270 if (IsInt(8, offset - kShortSize)) {
1271 EmitUint8(0xEB);
1272 EmitUint8((offset - kShortSize) & 0xFF);
1273 } else {
1274 EmitUint8(0xE9);
1275 EmitInt32(offset - kLongSize);
1276 }
1277 } else {
1278 EmitUint8(0xE9);
1279 EmitLabelLink(label);
1280 }
1281}
1282
1283
Ian Rogers2c8f6532011-09-02 17:16:34 -07001284X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001285 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1286 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001287 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001288}
1289
1290
Ian Rogers2c8f6532011-09-02 17:16:34 -07001291void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001292 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1293 EmitUint8(0x0F);
1294 EmitUint8(0xB1);
1295 EmitOperand(reg, address);
1296}
1297
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001298void X86Assembler::mfence() {
1299 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1300 EmitUint8(0x0F);
1301 EmitUint8(0xAE);
1302 EmitUint8(0xF0);
1303}
1304
Ian Rogers2c8f6532011-09-02 17:16:34 -07001305X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001306 // TODO: fs is a prefix and not an instruction
1307 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1308 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001309 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001310}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001311
Ian Rogersbefbd572014-03-06 01:13:39 -08001312X86Assembler* X86Assembler::gs() {
1313 // TODO: fs is a prefix and not an instruction
1314 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1315 EmitUint8(0x65);
1316 return this;
1317}
1318
Ian Rogers2c8f6532011-09-02 17:16:34 -07001319void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001320 int value = imm.value();
1321 if (value > 0) {
1322 if (value == 1) {
1323 incl(reg);
1324 } else if (value != 0) {
1325 addl(reg, imm);
1326 }
1327 } else if (value < 0) {
1328 value = -value;
1329 if (value == 1) {
1330 decl(reg);
1331 } else if (value != 0) {
1332 subl(reg, Immediate(value));
1333 }
1334 }
1335}
1336
1337
Roland Levillain647b9ed2014-11-27 12:06:00 +00001338void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1339 // TODO: Need to have a code constants table.
1340 pushl(Immediate(High32Bits(value)));
1341 pushl(Immediate(Low32Bits(value)));
1342 movsd(dst, Address(ESP, 0));
1343 addl(ESP, Immediate(2 * sizeof(int32_t)));
1344}
1345
1346
Ian Rogers2c8f6532011-09-02 17:16:34 -07001347void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001348 // TODO: Need to have a code constants table.
1349 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001350 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001351}
1352
1353
Ian Rogers2c8f6532011-09-02 17:16:34 -07001354void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001355 static const struct {
1356 uint32_t a;
1357 uint32_t b;
1358 uint32_t c;
1359 uint32_t d;
1360 } float_negate_constant __attribute__((aligned(16))) =
1361 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
Ian Rogers13735952014-10-08 12:43:28 -07001362 xorps(f, Address::Absolute(reinterpret_cast<uintptr_t>(&float_negate_constant)));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001363}
1364
1365
Ian Rogers2c8f6532011-09-02 17:16:34 -07001366void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001367 static const struct {
1368 uint64_t a;
1369 uint64_t b;
1370 } double_negate_constant __attribute__((aligned(16))) =
1371 {0x8000000000000000LL, 0x8000000000000000LL};
Ian Rogers13735952014-10-08 12:43:28 -07001372 xorpd(d, Address::Absolute(reinterpret_cast<uintptr_t>(&double_negate_constant)));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001373}
1374
1375
Ian Rogers2c8f6532011-09-02 17:16:34 -07001376void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001377 static const struct {
1378 uint64_t a;
1379 uint64_t b;
1380 } double_abs_constant __attribute__((aligned(16))) =
1381 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
Ian Rogers13735952014-10-08 12:43:28 -07001382 andpd(reg, Address::Absolute(reinterpret_cast<uintptr_t>(&double_abs_constant)));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001383}
1384
1385
Ian Rogers2c8f6532011-09-02 17:16:34 -07001386void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001387 CHECK(IsPowerOfTwo(alignment));
1388 // Emit nop instruction until the real position is aligned.
1389 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1390 nop();
1391 }
1392}
1393
1394
Ian Rogers2c8f6532011-09-02 17:16:34 -07001395void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001396 int bound = buffer_.Size();
1397 CHECK(!label->IsBound()); // Labels can only be bound once.
1398 while (label->IsLinked()) {
1399 int position = label->LinkPosition();
1400 int next = buffer_.Load<int32_t>(position);
1401 buffer_.Store<int32_t>(position, bound - (position + 4));
1402 label->position_ = next;
1403 }
1404 label->BindTo(bound);
1405}
1406
1407
Ian Rogers44fb0d02012-03-23 16:46:24 -07001408void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1409 CHECK_GE(reg_or_opcode, 0);
1410 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001411 const int length = operand.length_;
1412 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001413 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001414 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001415 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001416 // Emit the rest of the encoded operand.
1417 for (int i = 1; i < length; i++) {
1418 EmitUint8(operand.encoding_[i]);
1419 }
1420}
1421
1422
Ian Rogers2c8f6532011-09-02 17:16:34 -07001423void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001424 EmitInt32(imm.value());
1425}
1426
1427
Ian Rogers44fb0d02012-03-23 16:46:24 -07001428void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001429 const Operand& operand,
1430 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001431 CHECK_GE(reg_or_opcode, 0);
1432 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001433 if (immediate.is_int8()) {
1434 // Use sign-extended 8-bit immediate.
1435 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001436 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001437 EmitUint8(immediate.value() & 0xFF);
1438 } else if (operand.IsRegister(EAX)) {
1439 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001440 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001441 EmitImmediate(immediate);
1442 } else {
1443 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001444 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001445 EmitImmediate(immediate);
1446 }
1447}
1448
1449
Ian Rogers2c8f6532011-09-02 17:16:34 -07001450void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001451 if (label->IsBound()) {
1452 int offset = label->Position() - buffer_.Size();
1453 CHECK_LE(offset, 0);
1454 EmitInt32(offset - instruction_size);
1455 } else {
1456 EmitLabelLink(label);
1457 }
1458}
1459
1460
Ian Rogers2c8f6532011-09-02 17:16:34 -07001461void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001462 CHECK(!label->IsBound());
1463 int position = buffer_.Size();
1464 EmitInt32(label->position_);
1465 label->LinkTo(position);
1466}
1467
1468
Ian Rogers44fb0d02012-03-23 16:46:24 -07001469void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001470 Register reg,
1471 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001472 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1473 CHECK(imm.is_int8());
1474 if (imm.value() == 1) {
1475 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001476 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001477 } else {
1478 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001479 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001480 EmitUint8(imm.value() & 0xFF);
1481 }
1482}
1483
1484
Ian Rogers44fb0d02012-03-23 16:46:24 -07001485void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001486 Register operand,
1487 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001488 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1489 CHECK_EQ(shifter, ECX);
1490 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001491 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001492}
1493
Tong Shen547cdfd2014-08-05 01:54:19 -07001494void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001495 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001496}
1497
1498void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001499 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001500 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001501 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001502}
1503
Ian Rogers790a6b72014-04-01 10:36:00 -07001504constexpr size_t kFramePointerSize = 4;
1505
Ian Rogers2c8f6532011-09-02 17:16:34 -07001506void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001507 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001508 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001509 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1510 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1511 DCHECK_EQ(cfi_pc_, 0U);
1512
1513 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001514 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001515 for (int i = spill_regs.size() - 1; i >= 0; --i) {
1516 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001517
1518 // DW_CFA_advance_loc
1519 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1520 cfi_pc_ = buffer_.Size();
1521 // DW_CFA_def_cfa_offset
1522 cfi_cfa_offset_ += kFramePointerSize;
1523 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1524 // DW_CFA_offset reg offset
1525 reg_offset++;
1526 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001527 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001528
Ian Rogersb033c752011-07-20 12:22:35 -07001529 // return address then method on stack
Tong Shen547cdfd2014-08-05 01:54:19 -07001530 int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) -
1531 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1532 kFramePointerSize /*return address*/;
1533 addl(ESP, Immediate(-adjust));
1534 // DW_CFA_advance_loc
1535 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1536 cfi_pc_ = buffer_.Size();
1537 // DW_CFA_def_cfa_offset
1538 cfi_cfa_offset_ += adjust;
1539 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1540
Ian Rogers2c8f6532011-09-02 17:16:34 -07001541 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001542 // DW_CFA_advance_loc
1543 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1544 cfi_pc_ = buffer_.Size();
1545 // DW_CFA_def_cfa_offset
1546 cfi_cfa_offset_ += kFramePointerSize;
1547 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1548
Ian Rogersb5d09b22012-03-06 22:14:17 -08001549 for (size_t i = 0; i < entry_spills.size(); ++i) {
Andreas Gampecf4035a2014-05-28 22:43:01 -07001550 movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) +
1551 (i * kFramePointerSize)),
Ian Rogersb5d09b22012-03-06 22:14:17 -08001552 entry_spills.at(i).AsX86().AsCpuRegister());
1553 }
Ian Rogersb033c752011-07-20 12:22:35 -07001554}
1555
Ian Rogers2c8f6532011-09-02 17:16:34 -07001556void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001557 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001558 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001559 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1560 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001561 for (size_t i = 0; i < spill_regs.size(); ++i) {
1562 popl(spill_regs.at(i).AsX86().AsCpuRegister());
1563 }
Ian Rogersb033c752011-07-20 12:22:35 -07001564 ret();
1565}
1566
Ian Rogers2c8f6532011-09-02 17:16:34 -07001567void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001568 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001569 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001570 // DW_CFA_advance_loc
1571 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1572 cfi_pc_ = buffer_.Size();
1573 // DW_CFA_def_cfa_offset
1574 cfi_cfa_offset_ += adjust;
1575 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001576}
1577
Ian Rogers2c8f6532011-09-02 17:16:34 -07001578void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001579 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001580 addl(ESP, Immediate(adjust));
1581}
1582
Ian Rogers2c8f6532011-09-02 17:16:34 -07001583void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1584 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001585 if (src.IsNoRegister()) {
1586 CHECK_EQ(0u, size);
1587 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001588 CHECK_EQ(4u, size);
1589 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001590 } else if (src.IsRegisterPair()) {
1591 CHECK_EQ(8u, size);
1592 movl(Address(ESP, offs), src.AsRegisterPairLow());
1593 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1594 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001595 } else if (src.IsX87Register()) {
1596 if (size == 4) {
1597 fstps(Address(ESP, offs));
1598 } else {
1599 fstpl(Address(ESP, offs));
1600 }
1601 } else {
1602 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001603 if (size == 4) {
1604 movss(Address(ESP, offs), src.AsXmmRegister());
1605 } else {
1606 movsd(Address(ESP, offs), src.AsXmmRegister());
1607 }
1608 }
1609}
1610
Ian Rogers2c8f6532011-09-02 17:16:34 -07001611void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1612 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001613 CHECK(src.IsCpuRegister());
1614 movl(Address(ESP, dest), src.AsCpuRegister());
1615}
1616
Ian Rogers2c8f6532011-09-02 17:16:34 -07001617void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1618 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001619 CHECK(src.IsCpuRegister());
1620 movl(Address(ESP, dest), src.AsCpuRegister());
1621}
1622
Ian Rogers2c8f6532011-09-02 17:16:34 -07001623void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1624 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001625 movl(Address(ESP, dest), Immediate(imm));
1626}
1627
Ian Rogersdd7624d2014-03-14 17:43:00 -07001628void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001629 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001630 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001631}
1632
Ian Rogersdd7624d2014-03-14 17:43:00 -07001633void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001634 FrameOffset fr_offs,
1635 ManagedRegister mscratch) {
1636 X86ManagedRegister scratch = mscratch.AsX86();
1637 CHECK(scratch.IsCpuRegister());
1638 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1639 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1640}
1641
Ian Rogersdd7624d2014-03-14 17:43:00 -07001642void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001643 fs()->movl(Address::Absolute(thr_offs), ESP);
1644}
1645
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001646void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1647 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001648 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1649}
1650
1651void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1652 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001653 if (dest.IsNoRegister()) {
1654 CHECK_EQ(0u, size);
1655 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001656 CHECK_EQ(4u, size);
1657 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001658 } else if (dest.IsRegisterPair()) {
1659 CHECK_EQ(8u, size);
1660 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1661 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001662 } else if (dest.IsX87Register()) {
1663 if (size == 4) {
1664 flds(Address(ESP, src));
1665 } else {
1666 fldl(Address(ESP, src));
1667 }
Ian Rogersb033c752011-07-20 12:22:35 -07001668 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001669 CHECK(dest.IsXmmRegister());
1670 if (size == 4) {
1671 movss(dest.AsXmmRegister(), Address(ESP, src));
1672 } else {
1673 movsd(dest.AsXmmRegister(), Address(ESP, src));
1674 }
Ian Rogersb033c752011-07-20 12:22:35 -07001675 }
1676}
1677
Ian Rogersdd7624d2014-03-14 17:43:00 -07001678void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001679 X86ManagedRegister dest = mdest.AsX86();
1680 if (dest.IsNoRegister()) {
1681 CHECK_EQ(0u, size);
1682 } else if (dest.IsCpuRegister()) {
1683 CHECK_EQ(4u, size);
1684 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1685 } else if (dest.IsRegisterPair()) {
1686 CHECK_EQ(8u, size);
1687 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001688 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001689 } else if (dest.IsX87Register()) {
1690 if (size == 4) {
1691 fs()->flds(Address::Absolute(src));
1692 } else {
1693 fs()->fldl(Address::Absolute(src));
1694 }
1695 } else {
1696 CHECK(dest.IsXmmRegister());
1697 if (size == 4) {
1698 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1699 } else {
1700 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1701 }
1702 }
1703}
1704
Ian Rogers2c8f6532011-09-02 17:16:34 -07001705void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1706 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001707 CHECK(dest.IsCpuRegister());
1708 movl(dest.AsCpuRegister(), Address(ESP, src));
1709}
1710
Ian Rogers2c8f6532011-09-02 17:16:34 -07001711void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1712 MemberOffset offs) {
1713 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001714 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001715 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001716 if (kPoisonHeapReferences) {
1717 negl(dest.AsCpuRegister());
1718 }
Ian Rogersb033c752011-07-20 12:22:35 -07001719}
1720
Ian Rogers2c8f6532011-09-02 17:16:34 -07001721void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1722 Offset offs) {
1723 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001724 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001725 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001726}
1727
Ian Rogersdd7624d2014-03-14 17:43:00 -07001728void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1729 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001730 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001731 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001732 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001733}
1734
jeffhao58136ca2012-05-24 13:40:11 -07001735void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1736 X86ManagedRegister reg = mreg.AsX86();
1737 CHECK(size == 1 || size == 2) << size;
1738 CHECK(reg.IsCpuRegister()) << reg;
1739 if (size == 1) {
1740 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1741 } else {
1742 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1743 }
1744}
1745
jeffhaocee4d0c2012-06-15 14:42:01 -07001746void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1747 X86ManagedRegister reg = mreg.AsX86();
1748 CHECK(size == 1 || size == 2) << size;
1749 CHECK(reg.IsCpuRegister()) << reg;
1750 if (size == 1) {
1751 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1752 } else {
1753 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1754 }
1755}
1756
Ian Rogersb5d09b22012-03-06 22:14:17 -08001757void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001758 X86ManagedRegister dest = mdest.AsX86();
1759 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001760 if (!dest.Equals(src)) {
1761 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1762 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001763 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1764 // Pass via stack and pop X87 register
1765 subl(ESP, Immediate(16));
1766 if (size == 4) {
1767 CHECK_EQ(src.AsX87Register(), ST0);
1768 fstps(Address(ESP, 0));
1769 movss(dest.AsXmmRegister(), Address(ESP, 0));
1770 } else {
1771 CHECK_EQ(src.AsX87Register(), ST0);
1772 fstpl(Address(ESP, 0));
1773 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1774 }
1775 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001776 } else {
1777 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001778 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001779 }
1780 }
1781}
1782
Ian Rogers2c8f6532011-09-02 17:16:34 -07001783void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1784 ManagedRegister mscratch) {
1785 X86ManagedRegister scratch = mscratch.AsX86();
1786 CHECK(scratch.IsCpuRegister());
1787 movl(scratch.AsCpuRegister(), Address(ESP, src));
1788 movl(Address(ESP, dest), scratch.AsCpuRegister());
1789}
1790
Ian Rogersdd7624d2014-03-14 17:43:00 -07001791void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1792 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001793 ManagedRegister mscratch) {
1794 X86ManagedRegister scratch = mscratch.AsX86();
1795 CHECK(scratch.IsCpuRegister());
1796 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1797 Store(fr_offs, scratch, 4);
1798}
1799
Ian Rogersdd7624d2014-03-14 17:43:00 -07001800void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001801 FrameOffset fr_offs,
1802 ManagedRegister mscratch) {
1803 X86ManagedRegister scratch = mscratch.AsX86();
1804 CHECK(scratch.IsCpuRegister());
1805 Load(scratch, fr_offs, 4);
1806 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1807}
1808
1809void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1810 ManagedRegister mscratch,
1811 size_t size) {
1812 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001813 if (scratch.IsCpuRegister() && size == 8) {
1814 Load(scratch, src, 4);
1815 Store(dest, scratch, 4);
1816 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1817 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1818 } else {
1819 Load(scratch, src, size);
1820 Store(dest, scratch, size);
1821 }
1822}
1823
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001824void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1825 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001826 UNIMPLEMENTED(FATAL);
1827}
1828
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001829void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1830 ManagedRegister scratch, size_t size) {
1831 CHECK(scratch.IsNoRegister());
1832 CHECK_EQ(size, 4u);
1833 pushl(Address(ESP, src));
1834 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1835}
1836
Ian Rogersdc51b792011-09-22 20:41:37 -07001837void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1838 ManagedRegister mscratch, size_t size) {
1839 Register scratch = mscratch.AsX86().AsCpuRegister();
1840 CHECK_EQ(size, 4u);
1841 movl(scratch, Address(ESP, src_base));
1842 movl(scratch, Address(scratch, src_offset));
1843 movl(Address(ESP, dest), scratch);
1844}
1845
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001846void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1847 ManagedRegister src, Offset src_offset,
1848 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001849 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001850 CHECK(scratch.IsNoRegister());
1851 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1852 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1853}
1854
1855void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1856 ManagedRegister mscratch, size_t size) {
1857 Register scratch = mscratch.AsX86().AsCpuRegister();
1858 CHECK_EQ(size, 4u);
1859 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1860 movl(scratch, Address(ESP, src));
1861 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001862 popl(Address(scratch, dest_offset));
1863}
1864
Ian Rogerse5de95b2011-09-18 20:31:38 -07001865void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001866 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001867}
1868
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001869void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1870 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001871 ManagedRegister min_reg, bool null_allowed) {
1872 X86ManagedRegister out_reg = mout_reg.AsX86();
1873 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001874 CHECK(in_reg.IsCpuRegister());
1875 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001876 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001877 if (null_allowed) {
1878 Label null_arg;
1879 if (!out_reg.Equals(in_reg)) {
1880 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1881 }
1882 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001883 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001884 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001885 Bind(&null_arg);
1886 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001887 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001888 }
1889}
1890
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001891void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1892 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001893 ManagedRegister mscratch,
1894 bool null_allowed) {
1895 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001896 CHECK(scratch.IsCpuRegister());
1897 if (null_allowed) {
1898 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001899 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001900 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001901 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001902 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001903 Bind(&null_arg);
1904 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001905 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001906 }
1907 Store(out_off, scratch, 4);
1908}
1909
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001910// Given a handle scope entry, load the associated reference.
1911void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001912 ManagedRegister min_reg) {
1913 X86ManagedRegister out_reg = mout_reg.AsX86();
1914 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001915 CHECK(out_reg.IsCpuRegister());
1916 CHECK(in_reg.IsCpuRegister());
1917 Label null_arg;
1918 if (!out_reg.Equals(in_reg)) {
1919 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1920 }
1921 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001922 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001923 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1924 Bind(&null_arg);
1925}
1926
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001927void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001928 // TODO: not validating references
1929}
1930
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001931void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001932 // TODO: not validating references
1933}
1934
Ian Rogers2c8f6532011-09-02 17:16:34 -07001935void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1936 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001937 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001938 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001939 // TODO: place reference map on call
1940}
1941
Ian Rogers67375ac2011-09-14 00:55:44 -07001942void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1943 Register scratch = mscratch.AsX86().AsCpuRegister();
1944 movl(scratch, Address(ESP, base));
1945 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001946}
1947
Ian Rogersdd7624d2014-03-14 17:43:00 -07001948void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001949 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001950}
1951
Ian Rogers2c8f6532011-09-02 17:16:34 -07001952void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1953 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001954 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001955}
1956
Ian Rogers2c8f6532011-09-02 17:16:34 -07001957void X86Assembler::GetCurrentThread(FrameOffset offset,
1958 ManagedRegister mscratch) {
1959 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001960 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001961 movl(Address(ESP, offset), scratch.AsCpuRegister());
1962}
1963
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001964void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1965 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001966 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001967 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001968 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001969}
Ian Rogers0d666d82011-08-14 16:03:46 -07001970
Ian Rogers2c8f6532011-09-02 17:16:34 -07001971void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1972 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001973#define __ sp_asm->
1974 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001975 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001976 if (stack_adjust_ != 0) { // Fix up the frame.
1977 __ DecreaseFrameSize(stack_adjust_);
1978 }
Ian Rogers67375ac2011-09-14 00:55:44 -07001979 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07001980 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
1981 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001982 // this call should never return
1983 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001984#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001985}
1986
Ian Rogers2c8f6532011-09-02 17:16:34 -07001987} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001988} // namespace art