blob: dd4d66105cc0cc68401132aa2f5922cd5a31c49a [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
18#define ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070021#include "dex/quick/mir_to_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070022#include "x86_lir.h"
23
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070024#include <map>
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070025#include <vector>
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070026
Brian Carlstrom7940e442013-07-12 13:46:57 -070027namespace art {
28
Mark Mendelle87f9b52014-04-30 14:13:18 -040029class X86Mir2Lir : public Mir2Lir {
Ian Rogers0f9b9c52014-06-09 01:32:12 -070030 protected:
31 class InToRegStorageMapper {
32 public:
Serguei Katkov407a9d22014-07-05 03:09:32 +070033 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref) = 0;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070034 virtual ~InToRegStorageMapper() {}
35 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070036
Ian Rogers0f9b9c52014-06-09 01:32:12 -070037 class InToRegStorageX86_64Mapper : public InToRegStorageMapper {
38 public:
Chao-ying Fua77ee512014-07-01 17:43:41 -070039 explicit InToRegStorageX86_64Mapper(Mir2Lir* ml) : ml_(ml), cur_core_reg_(0), cur_fp_reg_(0) {}
Ian Rogers0f9b9c52014-06-09 01:32:12 -070040 virtual ~InToRegStorageX86_64Mapper() {}
Serguei Katkov407a9d22014-07-05 03:09:32 +070041 virtual RegStorage GetNextReg(bool is_double_or_float, bool is_wide, bool is_ref);
Chao-ying Fua77ee512014-07-01 17:43:41 -070042 protected:
43 Mir2Lir* ml_;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070044 private:
45 int cur_core_reg_;
46 int cur_fp_reg_;
47 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070048
Ian Rogers0f9b9c52014-06-09 01:32:12 -070049 class InToRegStorageMapping {
50 public:
51 InToRegStorageMapping() : max_mapped_in_(0), is_there_stack_mapped_(false),
52 initialized_(false) {}
53 void Initialize(RegLocation* arg_locs, int count, InToRegStorageMapper* mapper);
54 int GetMaxMappedIn() { return max_mapped_in_; }
55 bool IsThereStackMapped() { return is_there_stack_mapped_; }
56 RegStorage Get(int in_position);
57 bool IsInitialized() { return initialized_; }
58 private:
59 std::map<int, RegStorage> mapping_;
60 int max_mapped_in_;
61 bool is_there_stack_mapped_;
62 bool initialized_;
63 };
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +070064
Maxim Kazantsev6dccdc22014-08-18 18:43:55 +070065 class ExplicitTempRegisterLock {
66 public:
67 ExplicitTempRegisterLock(X86Mir2Lir* mir_to_lir, int n_regs, ...);
68 ~ExplicitTempRegisterLock();
69 protected:
70 std::vector<RegStorage> temp_regs_;
71 X86Mir2Lir* const mir_to_lir_;
72 };
73
Ian Rogers0f9b9c52014-06-09 01:32:12 -070074 public:
Elena Sayapinadd644502014-07-01 18:39:52 +070075 X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -070076
Ian Rogers0f9b9c52014-06-09 01:32:12 -070077 // Required for target - codegen helpers.
78 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070079 RegLocation rl_dest, int lit) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070080 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
81 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -070082 RegStorage LoadHelper(QuickEntrypointEnum trampoline) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070083 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +000084 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070085 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010086 OpSize size) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070087 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
88 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Ian Rogers0f9b9c52014-06-09 01:32:12 -070089 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +000090 OpSize size, VolatileKind is_volatile) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -070091 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
92 OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +070093 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) OVERRIDE;
94 void GenImplicitNullCheck(RegStorage reg, int opt_flags) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -070095
Ian Rogers0f9b9c52014-06-09 01:32:12 -070096 // Required for target - register utilities.
Chao-ying Fua77ee512014-07-01 17:43:41 -070097 RegStorage TargetReg(SpecialTargetRegister reg) OVERRIDE;
Andreas Gampeccc60262014-07-04 18:02:38 -070098 RegStorage TargetReg(SpecialTargetRegister symbolic_reg, WideKind wide_kind) OVERRIDE {
99 if (wide_kind == kWide) {
100 if (cu_->target64) {
101 return As64BitReg(TargetReg32(symbolic_reg));
102 } else {
103 // x86: construct a pair.
104 DCHECK((kArg0 <= symbolic_reg && symbolic_reg < kArg3) ||
105 (kFArg0 <= symbolic_reg && symbolic_reg < kFArg3) ||
106 (kRet0 == symbolic_reg));
107 return RegStorage::MakeRegPair(TargetReg32(symbolic_reg),
108 TargetReg32(static_cast<SpecialTargetRegister>(symbolic_reg + 1)));
109 }
110 } else if (wide_kind == kRef && cu_->target64) {
111 return As64BitReg(TargetReg32(symbolic_reg));
Chao-ying Fua77ee512014-07-01 17:43:41 -0700112 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -0700113 return TargetReg32(symbolic_reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700114 }
115 }
Chao-ying Fua77ee512014-07-01 17:43:41 -0700116 RegStorage TargetPtrReg(SpecialTargetRegister symbolic_reg) OVERRIDE {
Andreas Gampeccc60262014-07-04 18:02:38 -0700117 return TargetReg(symbolic_reg, cu_->target64 ? kWide : kNotWide);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700118 }
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700119
120 RegStorage GetArgMappingToPhysicalReg(int arg_num) OVERRIDE;
121
122 RegLocation GetReturnAlt() OVERRIDE;
123 RegLocation GetReturnWideAlt() OVERRIDE;
124 RegLocation LocCReturn() OVERRIDE;
125 RegLocation LocCReturnRef() OVERRIDE;
126 RegLocation LocCReturnDouble() OVERRIDE;
127 RegLocation LocCReturnFloat() OVERRIDE;
128 RegLocation LocCReturnWide() OVERRIDE;
129
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100130 ResourceMask GetRegMaskCommon(const RegStorage& reg) const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700131 void AdjustSpillMask() OVERRIDE;
132 void ClobberCallerSave() OVERRIDE;
133 void FreeCallTemps() OVERRIDE;
134 void LockCallTemps() OVERRIDE;
135
136 void CompilerInitializeRegAlloc() OVERRIDE;
137 int VectorRegisterSize() OVERRIDE;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700138 int NumReservableVectorRegisters(bool long_or_fp) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700140 // Required for target - miscellaneous.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700141 void AssembleLIR() OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100142 void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) OVERRIDE;
143 void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
144 ResourceMask* use_mask, ResourceMask* def_mask) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700145 const char* GetTargetInstFmt(int opcode) OVERRIDE;
146 const char* GetTargetInstName(int opcode) OVERRIDE;
147 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) OVERRIDE;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100148 ResourceMask GetPCUseDefEncoding() const OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700149 uint64_t GetTargetInstFlags(int opcode) OVERRIDE;
Ian Rogers5aa6e042014-06-13 16:38:24 -0700150 size_t GetInsnSize(LIR* lir) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700151 bool IsUnconditionalBranch(LIR* lir) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700153 // Get the register class for load/store of a field.
154 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +0100155
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700156 // Required for target - Dalvik-level generators.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700157 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, RegLocation rl_index,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700158 RegLocation rl_dest, int scale) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700159 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700160 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) OVERRIDE;
161
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700162 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700163 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700164 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700165 RegLocation rl_src2) OVERRIDE;
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700166 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700167 RegLocation rl_src2) OVERRIDE;
168 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
169
170 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) OVERRIDE;
171 bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) OVERRIDE;
172 bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double) OVERRIDE;
Yixin Shou8c914c02014-07-28 14:17:09 -0400173 bool GenInlinedReverseBits(CallInfo* info, OpSize size) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700174 bool GenInlinedSqrt(CallInfo* info) OVERRIDE;
Yixin Shou7071c8d2014-03-05 06:07:48 -0500175 bool GenInlinedAbsFloat(CallInfo* info) OVERRIDE;
176 bool GenInlinedAbsDouble(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700177 bool GenInlinedPeek(CallInfo* info, OpSize size) OVERRIDE;
178 bool GenInlinedPoke(CallInfo* info, OpSize size) OVERRIDE;
Andreas Gampe98430592014-07-27 19:44:50 -0700179 bool GenInlinedCharAt(CallInfo* info) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700180
181 // Long instructions.
Andreas Gampec76c6142014-08-04 16:30:03 -0700182 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
183 RegLocation rl_src2) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700184 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
185 RegLocation rl_src2) OVERRIDE;
186 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
187 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700188 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) OVERRIDE;
189 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
190 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
191 RegLocation rl_src1, RegLocation rl_shift) OVERRIDE;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800192
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700193 /*
194 * @brief Generate a two address long operation with a constant value
195 * @param rl_dest location of result
196 * @param rl_src constant source operand
197 * @param op Opcode to be generated
198 * @return success or not
199 */
200 bool GenLongImm(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700201
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700202 /*
203 * @brief Generate a three address long operation with a constant value
204 * @param rl_dest location of result
205 * @param rl_src1 source operand
206 * @param rl_src2 constant source operand
207 * @param op Opcode to be generated
208 * @return success or not
209 */
210 bool GenLongLongImm(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
211 Instruction::Code op);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700212 /**
213 * @brief Generate a long arithmetic operation.
214 * @param rl_dest The destination.
215 * @param rl_src1 First operand.
216 * @param rl_src2 Second operand.
217 * @param op The DEX opcode for the operation.
218 * @param is_commutative The sources can be swapped if needed.
219 */
220 virtual void GenLongArith(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
221 Instruction::Code op, bool is_commutative);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800222
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700223 /**
224 * @brief Generate a two operand long arithmetic operation.
225 * @param rl_dest The destination.
226 * @param rl_src Second operand.
227 * @param op The DEX opcode for the operation.
228 */
229 void GenLongArith(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800230
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700231 /**
232 * @brief Generate a long operation.
233 * @param rl_dest The destination. Must be in a register
234 * @param rl_src The other operand. May be in a register or in memory.
235 * @param op The DEX opcode for the operation.
236 */
237 virtual void GenLongRegOrMemOp(RegLocation rl_dest, RegLocation rl_src, Instruction::Code op);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700238
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700239
240 // TODO: collapse reg_lo, reg_hi
241 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div)
242 OVERRIDE;
243 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div) OVERRIDE;
244 void GenDivZeroCheckWide(RegStorage reg) OVERRIDE;
245 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
246 void GenExitSequence() OVERRIDE;
247 void GenSpecialExitSequence() OVERRIDE;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700248 void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700249 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) OVERRIDE;
250 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) OVERRIDE;
251 void GenSelect(BasicBlock* bb, MIR* mir) OVERRIDE;
252 void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
253 int32_t true_val, int32_t false_val, RegStorage rs_dest,
254 int dest_reg_class) OVERRIDE;
255 bool GenMemBarrier(MemBarrierKind barrier_kind) OVERRIDE;
256 void GenMoveException(RegLocation rl_dest) OVERRIDE;
257 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
258 int first_bit, int second_bit) OVERRIDE;
259 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
260 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) OVERRIDE;
Andreas Gampe48971b32014-08-06 10:09:01 -0700261 void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
262 void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) OVERRIDE;
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700263
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700264 /**
265 * @brief Implement instanceof a final class with x86 specific code.
266 * @param use_declaring_class 'true' if we can use the class itself.
267 * @param type_idx Type index to use if use_declaring_class is 'false'.
268 * @param rl_dest Result to be set to 0 or 1.
269 * @param rl_src Object to be tested.
270 */
271 void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700272 RegLocation rl_src) OVERRIDE;
Chao-ying Fua0147762014-06-06 18:38:49 -0700273
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700274 // Single operation generators.
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700275 LIR* OpUnconditionalBranch(LIR* target) OVERRIDE;
276 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) OVERRIDE;
277 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target) OVERRIDE;
278 LIR* OpCondBranch(ConditionCode cc, LIR* target) OVERRIDE;
279 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) OVERRIDE;
280 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
281 LIR* OpIT(ConditionCode cond, const char* guide) OVERRIDE;
282 void OpEndIT(LIR* it) OVERRIDE;
283 LIR* OpMem(OpKind op, RegStorage r_base, int disp) OVERRIDE;
284 LIR* OpPcRelLoad(RegStorage reg, LIR* target) OVERRIDE;
285 LIR* OpReg(OpKind op, RegStorage r_dest_src) OVERRIDE;
286 void OpRegCopy(RegStorage r_dest, RegStorage r_src) OVERRIDE;
287 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) OVERRIDE;
288 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) OVERRIDE;
289 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) OVERRIDE;
290 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) OVERRIDE;
291 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) OVERRIDE;
292 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) OVERRIDE;
293 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) OVERRIDE;
294 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2) OVERRIDE;
295 LIR* OpTestSuspend(LIR* target) OVERRIDE;
296 LIR* OpVldm(RegStorage r_base, int count) OVERRIDE;
297 LIR* OpVstm(RegStorage r_base, int count) OVERRIDE;
298 void OpRegCopyWide(RegStorage dest, RegStorage src) OVERRIDE;
299 bool GenInlinedCurrentThread(CallInfo* info) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700300
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700301 bool InexpensiveConstantInt(int32_t value) OVERRIDE;
302 bool InexpensiveConstantFloat(int32_t value) OVERRIDE;
303 bool InexpensiveConstantLong(int64_t value) OVERRIDE;
304 bool InexpensiveConstantDouble(int64_t value) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700305
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700306 /*
307 * @brief Should try to optimize for two address instructions?
308 * @return true if we try to avoid generating three operand instructions.
309 */
310 virtual bool GenerateTwoOperandInstructions() const { return true; }
Mark Mendelle87f9b52014-04-30 14:13:18 -0400311
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700312 /*
313 * @brief x86 specific codegen for int operations.
314 * @param opcode Operation to perform.
315 * @param rl_dest Destination for the result.
316 * @param rl_lhs Left hand operand.
317 * @param rl_rhs Right hand operand.
318 */
319 void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_lhs,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700320 RegLocation rl_rhs) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800321
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700322 /*
323 * @brief Load the Method* of a dex method into the register.
324 * @param target_method The MethodReference of the method to be invoked.
325 * @param type How the method will be invoked.
326 * @param register that will contain the code address.
327 * @note register will be passed to TargetReg to get physical register.
328 */
329 void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700330 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800331
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700332 /*
333 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -0700334 * @param dex DexFile that contains the class type.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700335 * @param type How the method will be invoked.
336 * @param register that will contain the code address.
337 * @note register will be passed to TargetReg to get physical register.
338 */
Fred Shihe7f82e22014-08-06 10:46:37 -0700339 void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
340 SpecialTargetRegister symbolic_reg) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800341
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700342 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700343
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700344 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700345 NextCallInsn next_call_insn,
346 const MethodReference& target_method,
347 uint32_t vtable_idx,
348 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700349 bool skip_this) OVERRIDE;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700350
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700351 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
352 NextCallInsn next_call_insn,
353 const MethodReference& target_method,
354 uint32_t vtable_idx,
355 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700356 bool skip_this) OVERRIDE;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800357
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700358 /*
359 * @brief Generate a relative call to the method that will be patched at link time.
360 * @param target_method The MethodReference of the method to be invoked.
361 * @param type How the method will be invoked.
362 * @returns Call instruction
363 */
364 virtual LIR * CallWithLinkerFixup(const MethodReference& target_method, InvokeType type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800365
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700366 /*
367 * @brief Handle x86 specific literals
368 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700369 void InstallLiteralPools() OVERRIDE;
Mark Mendellae9fd932014-02-10 16:14:35 -0800370
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700371 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700372 * @brief Generate the debug_frame FDE information.
373 * @returns pointer to vector containing CFE information
374 */
Tong Shen547cdfd2014-08-05 01:54:19 -0700375 std::vector<uint8_t>* ReturnFrameDescriptionEntry() OVERRIDE;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800376
Andreas Gampe98430592014-07-27 19:44:50 -0700377 LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) OVERRIDE;
378
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700379 protected:
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700380 RegStorage TargetReg32(SpecialTargetRegister reg);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700381 // Casting of RegStorage
382 RegStorage As32BitReg(RegStorage reg) {
383 DCHECK(!reg.IsPair());
384 if ((kFailOnSizeError || kReportSizeError) && !reg.Is64Bit()) {
385 if (kFailOnSizeError) {
386 LOG(FATAL) << "Expected 64b register " << reg.GetReg();
387 } else {
388 LOG(WARNING) << "Expected 64b register " << reg.GetReg();
389 return reg;
390 }
391 }
392 RegStorage ret_val = RegStorage(RegStorage::k32BitSolo,
393 reg.GetRawBits() & RegStorage::kRegTypeMask);
394 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k32SoloStorageMask)
395 ->GetReg().GetReg(),
396 ret_val.GetReg());
397 return ret_val;
398 }
399
400 RegStorage As64BitReg(RegStorage reg) {
401 DCHECK(!reg.IsPair());
402 if ((kFailOnSizeError || kReportSizeError) && !reg.Is32Bit()) {
403 if (kFailOnSizeError) {
404 LOG(FATAL) << "Expected 32b register " << reg.GetReg();
405 } else {
406 LOG(WARNING) << "Expected 32b register " << reg.GetReg();
407 return reg;
408 }
409 }
410 RegStorage ret_val = RegStorage(RegStorage::k64BitSolo,
411 reg.GetRawBits() & RegStorage::kRegTypeMask);
412 DCHECK_EQ(GetRegInfo(reg)->FindMatchingView(RegisterInfo::k64SoloStorageMask)
413 ->GetReg().GetReg(),
414 ret_val.GetReg());
415 return ret_val;
416 }
417
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700418 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
419 RegStorage r_dest, OpSize size);
420 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700421 RegStorage r_src, OpSize size, int opt_flags = 0);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700422
423 RegStorage GetCoreArgMappingToPhysicalReg(int core_arg_num);
424
425 int AssignInsnOffsets();
426 void AssignOffsets();
427 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
428
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700429 size_t ComputeSize(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_index,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700430 int32_t raw_base, int32_t displacement);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700431 void CheckValidByteRegister(const X86EncodingMap* entry, int32_t raw_reg);
432 void EmitPrefix(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700433 int32_t raw_reg_r, int32_t raw_reg_x, int32_t raw_reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700434 void EmitOpcode(const X86EncodingMap* entry);
435 void EmitPrefixAndOpcode(const X86EncodingMap* entry,
Ian Rogers5aa6e042014-06-13 16:38:24 -0700436 int32_t reg_r, int32_t reg_x, int32_t reg_b);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700437 void EmitDisp(uint8_t base, int32_t disp);
438 void EmitModrmThread(uint8_t reg_or_opcode);
439 void EmitModrmDisp(uint8_t reg_or_opcode, uint8_t base, int32_t disp);
440 void EmitModrmSibDisp(uint8_t reg_or_opcode, uint8_t base, uint8_t index, int scale,
441 int32_t disp);
442 void EmitImm(const X86EncodingMap* entry, int64_t imm);
443 void EmitNullary(const X86EncodingMap* entry);
444 void EmitOpRegOpcode(const X86EncodingMap* entry, int32_t raw_reg);
445 void EmitOpReg(const X86EncodingMap* entry, int32_t raw_reg);
446 void EmitOpMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
447 void EmitOpArray(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
448 int32_t disp);
449 void EmitMemReg(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_reg);
450 void EmitRegMem(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base, int32_t disp);
451 void EmitRegArray(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base,
452 int32_t raw_index, int scale, int32_t disp);
453 void EmitArrayReg(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
454 int32_t disp, int32_t raw_reg);
455 void EmitMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
456 void EmitArrayImm(const X86EncodingMap* entry, int32_t raw_base, int32_t raw_index, int scale,
457 int32_t raw_disp, int32_t imm);
458 void EmitRegThread(const X86EncodingMap* entry, int32_t raw_reg, int32_t disp);
459 void EmitRegReg(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2);
460 void EmitRegRegImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t imm);
461 void EmitRegMemImm(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
462 int32_t imm);
463 void EmitMemRegImm(const X86EncodingMap* entry, int32_t base, int32_t disp, int32_t raw_reg1,
464 int32_t imm);
465 void EmitRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
466 void EmitThreadImm(const X86EncodingMap* entry, int32_t disp, int32_t imm);
467 void EmitMovRegImm(const X86EncodingMap* entry, int32_t raw_reg, int64_t imm);
468 void EmitShiftRegImm(const X86EncodingMap* entry, int32_t raw_reg, int32_t imm);
469 void EmitShiftRegCl(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_cl);
470 void EmitShiftMemCl(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t raw_cl);
Yixin Shouf40f8902014-08-14 14:10:32 -0400471 void EmitShiftRegRegCl(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2,
472 int32_t raw_cl);
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700473 void EmitShiftMemImm(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t imm);
474 void EmitRegCond(const X86EncodingMap* entry, int32_t raw_reg, int32_t cc);
475 void EmitMemCond(const X86EncodingMap* entry, int32_t raw_base, int32_t disp, int32_t cc);
476 void EmitRegRegCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_reg2, int32_t cc);
477 void EmitRegMemCond(const X86EncodingMap* entry, int32_t raw_reg1, int32_t raw_base, int32_t disp,
478 int32_t cc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800479
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700480 void EmitJmp(const X86EncodingMap* entry, int32_t rel);
481 void EmitJcc(const X86EncodingMap* entry, int32_t rel, int32_t cc);
482 void EmitCallMem(const X86EncodingMap* entry, int32_t raw_base, int32_t disp);
483 void EmitCallImmediate(const X86EncodingMap* entry, int32_t disp);
484 void EmitCallThread(const X86EncodingMap* entry, int32_t disp);
485 void EmitPcRel(const X86EncodingMap* entry, int32_t raw_reg, int32_t raw_base_or_table,
486 int32_t raw_index, int scale, int32_t table_or_disp);
487 void EmitMacro(const X86EncodingMap* entry, int32_t raw_reg, int32_t offset);
488 void EmitUnimplemented(const X86EncodingMap* entry, LIR* lir);
489 void GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
490 int64_t val, ConditionCode ccode);
491 void GenConstWide(RegLocation rl_dest, int64_t value);
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700492 void GenMultiplyVectorSignedByte(RegStorage rs_dest_src1, RegStorage rs_src2);
493 void GenMultiplyVectorLong(RegStorage rs_dest_src1, RegStorage rs_src2);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700494 void GenShiftByteVector(BasicBlock *bb, MIR *mir);
Yixin Shouf40f8902014-08-14 14:10:32 -0400495 void AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3,
496 uint32_t m4);
497 void MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m1, uint32_t m2,
498 uint32_t m3, uint32_t m4);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700499 void AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir);
Mark Mendell2637f2e2014-04-30 10:10:47 -0400500
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700501 static bool ProvidesFullMemoryBarrier(X86OpCode opcode);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800502
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700503 /*
504 * @brief Ensure that a temporary register is byte addressable.
505 * @returns a temporary guarenteed to be byte addressable.
506 */
507 virtual RegStorage AllocateByteRegister();
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800508
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700509 /*
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700510 * @brief Use a wide temporary as a 128-bit register
511 * @returns a 128-bit temporary register.
512 */
513 virtual RegStorage Get128BitRegister(RegStorage reg);
514
515 /*
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700516 * @brief Check if a register is byte addressable.
517 * @returns true if a register is byte addressable.
518 */
519 bool IsByteRegister(RegStorage reg);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700520
521 void GenDivRemLongLit(RegLocation rl_dest, RegLocation rl_src, int64_t imm, bool is_div);
522
DaniilSokolov70c4f062014-06-24 17:34:00 -0700523 bool GenInlinedArrayCopyCharArray(CallInfo* info) OVERRIDE;
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700524
525 /*
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700526 * @brief generate inline code for fast case of Strng.indexOf.
527 * @param info Call parameters
528 * @param zero_based 'true' if the index into the string is 0.
529 * @returns 'true' if the call was inlined, 'false' if a regular call needs to be
530 * generated.
531 */
532 bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400533
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700534 /**
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700535 * @brief Used to reserve a range of vector registers.
536 * @see kMirOpReserveVectorRegisters
537 * @param mir The extended MIR for reservation.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700538 */
539 void ReserveVectorRegisters(MIR* mir);
540
541 /**
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700542 * @brief Used to return a range of vector registers.
543 * @see kMirOpReturnVectorRegisters
544 * @param mir The extended MIR for returning vector regs.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700545 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700546 void ReturnVectorRegisters(MIR* mir);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700547
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700548 /*
549 * @brief Load 128 bit constant into vector register.
550 * @param bb The basic block in which the MIR is from.
551 * @param mir The MIR whose opcode is kMirConstVector
552 * @note vA is the TypeSize for the register.
553 * @note vB is the destination XMM register. arg[0..3] are 32 bit constant values.
554 */
555 void GenConst128(BasicBlock* bb, MIR* mir);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800556
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700557 /*
558 * @brief MIR to move a vectorized register to another.
559 * @param bb The basic block in which the MIR is from.
560 * @param mir The MIR whose opcode is kMirConstVector.
561 * @note vA: TypeSize
562 * @note vB: destination
563 * @note vC: source
564 */
565 void GenMoveVector(BasicBlock *bb, MIR *mir);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400566
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700567 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400568 * @brief Packed multiply of units in two vector registers: vB = vB .* @note vC using vA to know
569 * the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700570 * @param bb The basic block in which the MIR is from.
571 * @param mir The MIR whose opcode is kMirConstVector.
572 * @note vA: TypeSize
573 * @note vB: destination and source
574 * @note vC: source
575 */
576 void GenMultiplyVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400577
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700578 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400579 * @brief Packed addition of units in two vector registers: vB = vB .+ vC using vA to know the
580 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700581 * @param bb The basic block in which the MIR is from.
582 * @param mir The MIR whose opcode is kMirConstVector.
583 * @note vA: TypeSize
584 * @note vB: destination and source
585 * @note vC: source
586 */
587 void GenAddVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400588
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700589 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400590 * @brief Packed subtraction of units in two vector registers: vB = vB .- vC using vA to know the
591 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700592 * @param bb The basic block in which the MIR is from.
593 * @param mir The MIR whose opcode is kMirConstVector.
594 * @note vA: TypeSize
595 * @note vB: destination and source
596 * @note vC: source
597 */
598 void GenSubtractVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400599
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700600 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400601 * @brief Packed shift left of units in two vector registers: vB = vB .<< vC using vA to know the
602 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700603 * @param bb The basic block in which the MIR is from.
604 * @param mir The MIR whose opcode is kMirConstVector.
605 * @note vA: TypeSize
606 * @note vB: destination and source
607 * @note vC: immediate
608 */
609 void GenShiftLeftVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400610
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700611 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400612 * @brief Packed signed shift right of units in two vector registers: vB = vB .>> vC using vA to
613 * know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700614 * @param bb The basic block in which the MIR is from.
615 * @param mir The MIR whose opcode is kMirConstVector.
616 * @note vA: TypeSize
617 * @note vB: destination and source
618 * @note vC: immediate
619 */
620 void GenSignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400621
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700622 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400623 * @brief Packed unsigned shift right of units in two vector registers: vB = vB .>>> vC using vA
624 * to know the type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700625 * @param bb The basic block in which the MIR is from..
626 * @param mir The MIR whose opcode is kMirConstVector.
627 * @note vA: TypeSize
628 * @note vB: destination and source
629 * @note vC: immediate
630 */
631 void GenUnsignedShiftRightVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400632
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700633 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400634 * @brief Packed bitwise and of units in two vector registers: vB = vB .& vC using vA to know the
635 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700636 * @note vA: TypeSize
637 * @note vB: destination and source
638 * @note vC: source
639 */
640 void GenAndVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400641
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700642 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400643 * @brief Packed bitwise or of units in two vector registers: vB = vB .| vC using vA to know the
644 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700645 * @param bb The basic block in which the MIR is from.
646 * @param mir The MIR whose opcode is kMirConstVector.
647 * @note vA: TypeSize
648 * @note vB: destination and source
649 * @note vC: source
650 */
651 void GenOrVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400652
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700653 /*
Yixin Shouf40f8902014-08-14 14:10:32 -0400654 * @brief Packed bitwise xor of units in two vector registers: vB = vB .^ vC using vA to know the
655 * type of the vector.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700656 * @param bb The basic block in which the MIR is from.
657 * @param mir The MIR whose opcode is kMirConstVector.
658 * @note vA: TypeSize
659 * @note vB: destination and source
660 * @note vC: source
661 */
662 void GenXorVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400663
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700664 /*
665 * @brief Reduce a 128-bit packed element into a single VR by taking lower bits
666 * @param bb The basic block in which the MIR is from.
667 * @param mir The MIR whose opcode is kMirConstVector.
668 * @details Instruction does a horizontal addition of the packed elements and then adds it to VR.
669 * @note vA: TypeSize
670 * @note vB: destination and source VR (not vector register)
671 * @note vC: source (vector register)
672 */
673 void GenAddReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400674
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700675 /*
676 * @brief Extract a packed element into a single VR.
677 * @param bb The basic block in which the MIR is from.
678 * @param mir The MIR whose opcode is kMirConstVector.
679 * @note vA: TypeSize
680 * @note vB: destination VR (not vector register)
681 * @note vC: source (vector register)
682 * @note arg[0]: The index to use for extraction from vector register (which packed element).
683 */
684 void GenReduceVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400685
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700686 /*
687 * @brief Create a vector value, with all TypeSize values equal to vC
688 * @param bb The basic block in which the MIR is from.
689 * @param mir The MIR whose opcode is kMirConstVector.
690 * @note vA: TypeSize.
691 * @note vB: destination vector register.
692 * @note vC: source VR (not vector register).
693 */
694 void GenSetVector(BasicBlock *bb, MIR *mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400695
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700696 /**
697 * @brief Used to generate code for kMirOpPackedArrayGet.
698 * @param bb The basic block of MIR.
699 * @param mir The mir whose opcode is kMirOpPackedArrayGet.
700 */
701 void GenPackedArrayGet(BasicBlock *bb, MIR *mir);
702
703 /**
704 * @brief Used to generate code for kMirOpPackedArrayPut.
705 * @param bb The basic block of MIR.
706 * @param mir The mir whose opcode is kMirOpPackedArrayPut.
707 */
708 void GenPackedArrayPut(BasicBlock *bb, MIR *mir);
709
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700710 /*
711 * @brief Generate code for a vector opcode.
712 * @param bb The basic block in which the MIR is from.
713 * @param mir The MIR whose opcode is a non-standard opcode.
714 */
715 void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Mark Mendellfe945782014-05-22 09:52:36 -0400716
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700717 /*
718 * @brief Return the correct x86 opcode for the Dex operation
719 * @param op Dex opcode for the operation
720 * @param loc Register location of the operand
721 * @param is_high_op 'true' if this is an operation on the high word
722 * @param value Immediate value for the operation. Used for byte variants
723 * @returns the correct x86 opcode to perform the operation
724 */
725 X86OpCode GetOpcode(Instruction::Code op, RegLocation loc, bool is_high_op, int32_t value);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400726
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700727 /*
728 * @brief Return the correct x86 opcode for the Dex operation
729 * @param op Dex opcode for the operation
730 * @param dest location of the destination. May be register or memory.
731 * @param rhs Location for the rhs of the operation. May be in register or memory.
732 * @param is_high_op 'true' if this is an operation on the high word
733 * @returns the correct x86 opcode to perform the operation
734 * @note at most one location may refer to memory
735 */
736 X86OpCode GetOpcode(Instruction::Code op, RegLocation dest, RegLocation rhs,
737 bool is_high_op);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800738
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700739 /*
740 * @brief Is this operation a no-op for this opcode and value
741 * @param op Dex opcode for the operation
742 * @param value Immediate value for the operation.
743 * @returns 'true' if the operation will have no effect
744 */
745 bool IsNoOp(Instruction::Code op, int32_t value);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800746
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700747 /**
748 * @brief Calculate magic number and shift for a given divisor
749 * @param divisor divisor number for calculation
750 * @param magic hold calculated magic number
751 * @param shift hold calculated shift
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700752 * @param is_long 'true' if divisor is jlong, 'false' for jint.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700753 */
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700754 void CalculateMagicAndShift(int64_t divisor, int64_t& magic, int& shift, bool is_long);
Mark Mendelle02d48f2014-01-15 11:19:23 -0800755
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700756 /*
757 * @brief Generate an integer div or rem operation.
758 * @param rl_dest Destination Location.
759 * @param rl_src1 Numerator Location.
760 * @param rl_src2 Divisor Location.
761 * @param is_div 'true' if this is a division, 'false' for a remainder.
762 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
763 */
764 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2,
765 bool is_div, bool check_zero);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800766
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700767 /*
768 * @brief Generate an integer div or rem operation by a literal.
769 * @param rl_dest Destination Location.
770 * @param rl_src Numerator Location.
771 * @param lit Divisor.
772 * @param is_div 'true' if this is a division, 'false' for a remainder.
773 */
774 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src, int lit, bool is_div);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800775
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700776 /*
777 * Generate code to implement long shift operations.
778 * @param opcode The DEX opcode to specify the shift type.
779 * @param rl_dest The destination.
780 * @param rl_src The value to be shifted.
781 * @param shift_amount How much to shift.
782 * @returns the RegLocation of the result.
783 */
784 RegLocation GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
785 RegLocation rl_src, int shift_amount);
786 /*
787 * Generate an imul of a register by a constant or a better sequence.
788 * @param dest Destination Register.
789 * @param src Source Register.
790 * @param val Constant multiplier.
791 */
792 void GenImulRegImm(RegStorage dest, RegStorage src, int val);
Mark Mendell4708dcd2014-01-22 09:05:18 -0800793
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700794 /*
795 * Generate an imul of a memory location by a constant or a better sequence.
796 * @param dest Destination Register.
797 * @param sreg Symbolic register.
798 * @param displacement Displacement on stack of Symbolic Register.
799 * @param val Constant multiplier.
800 */
801 void GenImulMemImm(RegStorage dest, int sreg, int displacement, int val);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800802
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700803 /*
804 * @brief Compare memory to immediate, and branch if condition true.
805 * @param cond The condition code that when true will branch to the target.
806 * @param temp_reg A temporary register that can be used if compare memory is not
807 * supported by the architecture.
808 * @param base_reg The register holding the base address.
809 * @param offset The offset from the base.
810 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +0000811 * @param target branch target (or nullptr)
812 * @param compare output for getting LIR for comparison (or nullptr)
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700813 */
814 LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +0000815 int offset, int check_value, LIR* target, LIR** compare);
Mark Mendell766e9292014-01-27 07:55:47 -0800816
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700817 void GenRemFP(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2, bool is_double);
818
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700819 /*
820 * Can this operation be using core registers without temporaries?
821 * @param rl_lhs Left hand operand.
822 * @param rl_rhs Right hand operand.
823 * @returns 'true' if the operation can proceed without needing temporary regs.
824 */
825 bool IsOperationSafeWithoutTemps(RegLocation rl_lhs, RegLocation rl_rhs);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800826
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700827 /**
828 * @brief Generates inline code for conversion of long to FP by using x87/
829 * @param rl_dest The destination of the FP.
830 * @param rl_src The source of the long.
831 * @param is_double 'true' if dealing with double, 'false' for float.
832 */
833 virtual void GenLongToFP(RegLocation rl_dest, RegLocation rl_src, bool is_double);
Mark Mendell67c39c42014-01-31 17:28:00 -0800834
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700835 void GenArrayBoundsCheck(RegStorage index, RegStorage array_base, int32_t len_offset);
836 void GenArrayBoundsCheck(int32_t index, RegStorage array_base, int32_t len_offset);
837
838 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
839 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegLocation value);
840 LIR* OpMemReg(OpKind op, RegLocation rl_dest, int value);
841 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset);
842 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset);
843 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<4> thread_offset);
844 void OpRegThreadMem(OpKind op, RegStorage r_dest, ThreadOffset<8> thread_offset);
845 void OpTlsCmp(ThreadOffset<4> offset, int val);
846 void OpTlsCmp(ThreadOffset<8> offset, int val);
847
848 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
849
Andreas Gampec76c6142014-08-04 16:30:03 -0700850 // Try to do a long multiplication where rl_src2 is a constant. This simplified setup might fail,
851 // in which case false will be returned.
852 bool GenMulLongConst(RegLocation rl_dest, RegLocation rl_src1, int64_t val);
853 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
854 RegLocation rl_src2);
855 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
856 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
857 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
858 RegLocation rl_src2, bool is_div);
859
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700860 void SpillCoreRegs();
861 void UnSpillCoreRegs();
862 void UnSpillFPRegs();
863 void SpillFPRegs();
864
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700865 /*
866 * @brief Perform MIR analysis before compiling method.
867 * @note Invokes Mir2LiR::Materialize after analysis.
868 */
869 void Materialize();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800870
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700871 /*
872 * Mir2Lir's UpdateLoc() looks to see if the Dalvik value is currently live in any temp register
873 * without regard to data type. In practice, this can result in UpdateLoc returning a
874 * location record for a Dalvik float value in a core register, and vis-versa. For targets
875 * which can inexpensively move data between core and float registers, this can often be a win.
876 * However, for x86 this is generally not a win. These variants of UpdateLoc()
877 * take a register class argument - and will return an in-register location record only if
878 * the value is live in a temp register of the correct class. Additionally, if the value is in
879 * a temp register of the wrong register class, it will be clobbered.
880 */
881 RegLocation UpdateLocTyped(RegLocation loc, int reg_class);
882 RegLocation UpdateLocWideTyped(RegLocation loc, int reg_class);
Mark Mendell67c39c42014-01-31 17:28:00 -0800883
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700884 /*
885 * @brief Analyze MIR before generating code, to prepare for the code generation.
886 */
887 void AnalyzeMIR();
buzbee30adc732014-05-09 15:10:18 -0700888
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700889 /*
890 * @brief Analyze one basic block.
891 * @param bb Basic block to analyze.
892 */
893 void AnalyzeBB(BasicBlock * bb);
Mark Mendell67c39c42014-01-31 17:28:00 -0800894
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700895 /*
896 * @brief Analyze one extended MIR instruction
897 * @param opcode MIR instruction opcode.
898 * @param bb Basic block containing instruction.
899 * @param mir Extended instruction to analyze.
900 */
901 void AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800902
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700903 /*
904 * @brief Analyze one MIR instruction
905 * @param opcode MIR instruction opcode.
906 * @param bb Basic block containing instruction.
907 * @param mir Instruction to analyze.
908 */
909 virtual void AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800910
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700911 /*
912 * @brief Analyze one MIR float/double instruction
913 * @param opcode MIR instruction opcode.
914 * @param bb Basic block containing instruction.
915 * @param mir Instruction to analyze.
916 */
917 void AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir);
Mark Mendell67c39c42014-01-31 17:28:00 -0800918
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700919 /*
920 * @brief Analyze one use of a double operand.
921 * @param rl_use Double RegLocation for the operand.
922 */
923 void AnalyzeDoubleUse(RegLocation rl_use);
Mark Mendell67c39c42014-01-31 17:28:00 -0800924
Yixin Shou7071c8d2014-03-05 06:07:48 -0500925 /*
926 * @brief Analyze one invoke-static MIR instruction
927 * @param opcode MIR instruction opcode.
928 * @param bb Basic block containing instruction.
929 * @param mir Instruction to analyze.
930 */
931 void AnalyzeInvokeStatic(int opcode, BasicBlock * bb, MIR *mir);
932
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700933 // Information derived from analysis of MIR
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700934
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700935 // The compiler temporary for the code address of the method.
936 CompilerTemp *base_of_code_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800937
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700938 // Have we decided to compute a ptr to code and store in temporary VR?
939 bool store_method_addr_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800940
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700941 // Have we used the stored method address?
942 bool store_method_addr_used_;
Mark Mendell67c39c42014-01-31 17:28:00 -0800943
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700944 // Instructions to remove if we didn't use the stored method address.
945 LIR* setup_method_address_[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -0800946
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700947 // Instructions needing patching with Method* values.
948 GrowableArray<LIR*> method_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800949
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700950 // Instructions needing patching with Class Type* values.
951 GrowableArray<LIR*> class_type_address_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800952
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700953 // Instructions needing patching with PC relative code addresses.
954 GrowableArray<LIR*> call_method_insns_;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800955
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700956 // Prologue decrement of stack pointer.
957 LIR* stack_decrement_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800958
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700959 // Epilogue increment of stack pointer.
960 LIR* stack_increment_;
Mark Mendellae9fd932014-02-10 16:14:35 -0800961
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700962 // The list of const vector literals.
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700963 LIR* const_vectors_;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400964
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700965 /*
966 * @brief Search for a matching vector literal
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700967 * @param constants An array of size 4 which contains all of 32-bit constants.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700968 * @returns pointer to matching LIR constant, or nullptr if not found.
969 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700970 LIR* ScanVectorLiteral(int32_t* constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400971
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700972 /*
973 * @brief Add a constant vector literal
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700974 * @param constants An array of size 4 which contains all of 32-bit constants.
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700975 */
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700976 LIR* AddVectorLiteral(int32_t* constants);
Mark Mendelld65c51a2014-04-29 16:55:20 -0400977
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700978 InToRegStorageMapping in_to_reg_storage_mapping_;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700979
Serguei Katkov59a42af2014-07-05 00:55:46 +0700980 bool WideGPRsAreAliases() OVERRIDE {
981 return cu_->target64; // On 64b, we have 64b GPRs.
982 }
983 bool WideFPRsAreAliases() OVERRIDE {
984 return true; // xmm registers have 64b views even on x86.
985 }
986
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700987 /*
988 * @brief Dump a RegLocation using printf
989 * @param loc Register location to dump
990 */
991 static void DumpRegLocation(RegLocation loc);
992
993 static const X86EncodingMap EncodingMap[kX86Last];
994
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700995 private:
Yixin Shou8c914c02014-07-28 14:17:09 -0400996 void SwapBits(RegStorage result_reg, int shift, int32_t value);
997 void SwapBits64(RegStorage result_reg, int shift, int64_t value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998};
999
1000} // namespace art
1001
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001002#endif // ART_COMPILER_DEX_QUICK_X86_CODEGEN_X86_H_