blob: 9545ca6869ae2753efd3f1f51a64ad66c8421b09 [file] [log] [blame]
jeffhao7fbee072012-08-24 17:56:54 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "assembler_mips.h"
18
Vladimir Marko80afd022015-05-19 18:08:00 +010019#include "base/bit_utils.h"
Elliott Hughes1aa246d2012-12-13 09:29:36 -080020#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070021#include "entrypoints/quick/quick_entrypoints.h"
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +020022#include "entrypoints/quick/quick_entrypoints_enum.h"
jeffhao7fbee072012-08-24 17:56:54 -070023#include "memory_region.h"
jeffhao7fbee072012-08-24 17:56:54 -070024#include "thread.h"
25
26namespace art {
27namespace mips {
jeffhao7fbee072012-08-24 17:56:54 -070028
Andreas Gampe542451c2016-07-26 09:02:02 -070029static_assert(static_cast<size_t>(kMipsPointerSize) == kMipsWordSize,
30 "Unexpected Mips pointer size.");
31static_assert(kMipsPointerSize == PointerSize::k32, "Unexpected Mips pointer size.");
32
33
jeffhao7fbee072012-08-24 17:56:54 -070034std::ostream& operator<<(std::ostream& os, const DRegister& rhs) {
35 if (rhs >= D0 && rhs < kNumberOfDRegisters) {
36 os << "d" << static_cast<int>(rhs);
37 } else {
38 os << "DRegister[" << static_cast<int>(rhs) << "]";
39 }
40 return os;
41}
42
Alexey Frunze57eb0f52016-07-29 22:04:46 -070043MipsAssembler::DelaySlot::DelaySlot()
44 : instruction_(0),
45 gpr_outs_mask_(0),
46 gpr_ins_mask_(0),
47 fpr_outs_mask_(0),
48 fpr_ins_mask_(0),
49 cc_outs_mask_(0),
Alexey Frunzea663d9d2017-07-31 18:43:18 -070050 cc_ins_mask_(0),
51 patcher_label_(nullptr) {}
Alexey Frunze57eb0f52016-07-29 22:04:46 -070052
53void MipsAssembler::DsFsmInstr(uint32_t instruction,
54 uint32_t gpr_outs_mask,
55 uint32_t gpr_ins_mask,
56 uint32_t fpr_outs_mask,
57 uint32_t fpr_ins_mask,
58 uint32_t cc_outs_mask,
Alexey Frunzea663d9d2017-07-31 18:43:18 -070059 uint32_t cc_ins_mask,
60 MipsLabel* patcher_label) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -070061 if (!reordering_) {
62 CHECK_EQ(ds_fsm_state_, kExpectingLabel);
63 CHECK_EQ(delay_slot_.instruction_, 0u);
64 return;
65 }
66 switch (ds_fsm_state_) {
67 case kExpectingLabel:
68 break;
69 case kExpectingInstruction:
70 CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size());
71 // If the last instruction is not suitable for delay slots, drop
72 // the PC of the label preceding it so that no unconditional branch
73 // uses this instruction to fill its delay slot.
74 if (instruction == 0) {
75 DsFsmDropLabel(); // Sets ds_fsm_state_ = kExpectingLabel.
76 } else {
77 // Otherwise wait for another instruction or label before we can
78 // commit the label PC. The label PC will be dropped if instead
79 // of another instruction or label there's a call from the code
80 // generator to CodePosition() to record the buffer size.
81 // Instructions after which the buffer size is recorded cannot
82 // be moved into delay slots or anywhere else because they may
83 // trigger signals and the signal handlers expect these signals
84 // to be coming from the instructions immediately preceding the
85 // recorded buffer locations.
86 ds_fsm_state_ = kExpectingCommit;
87 }
88 break;
89 case kExpectingCommit:
90 CHECK_EQ(ds_fsm_target_pc_ + 2 * sizeof(uint32_t), buffer_.Size());
91 DsFsmCommitLabel(); // Sets ds_fsm_state_ = kExpectingLabel.
92 break;
93 }
94 delay_slot_.instruction_ = instruction;
95 delay_slot_.gpr_outs_mask_ = gpr_outs_mask & ~1u; // Ignore register ZERO.
96 delay_slot_.gpr_ins_mask_ = gpr_ins_mask & ~1u; // Ignore register ZERO.
97 delay_slot_.fpr_outs_mask_ = fpr_outs_mask;
98 delay_slot_.fpr_ins_mask_ = fpr_ins_mask;
99 delay_slot_.cc_outs_mask_ = cc_outs_mask;
100 delay_slot_.cc_ins_mask_ = cc_ins_mask;
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700101 delay_slot_.patcher_label_ = patcher_label;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700102}
103
104void MipsAssembler::DsFsmLabel() {
105 if (!reordering_) {
106 CHECK_EQ(ds_fsm_state_, kExpectingLabel);
107 CHECK_EQ(delay_slot_.instruction_, 0u);
108 return;
109 }
110 switch (ds_fsm_state_) {
111 case kExpectingLabel:
112 ds_fsm_target_pc_ = buffer_.Size();
113 ds_fsm_state_ = kExpectingInstruction;
114 break;
115 case kExpectingInstruction:
116 // Allow consecutive labels.
117 CHECK_EQ(ds_fsm_target_pc_, buffer_.Size());
118 break;
119 case kExpectingCommit:
120 CHECK_EQ(ds_fsm_target_pc_ + sizeof(uint32_t), buffer_.Size());
121 DsFsmCommitLabel();
122 ds_fsm_target_pc_ = buffer_.Size();
123 ds_fsm_state_ = kExpectingInstruction;
124 break;
125 }
126 // We cannot move instructions into delay slots across labels.
127 delay_slot_.instruction_ = 0;
128}
129
130void MipsAssembler::DsFsmCommitLabel() {
131 if (ds_fsm_state_ == kExpectingCommit) {
132 ds_fsm_target_pcs_.emplace_back(ds_fsm_target_pc_);
133 }
134 ds_fsm_state_ = kExpectingLabel;
135}
136
137void MipsAssembler::DsFsmDropLabel() {
138 ds_fsm_state_ = kExpectingLabel;
139}
140
141bool MipsAssembler::SetReorder(bool enable) {
142 bool last_state = reordering_;
143 if (last_state != enable) {
144 DsFsmCommitLabel();
145 DsFsmInstrNop(0);
146 }
147 reordering_ = enable;
148 return last_state;
149}
150
151size_t MipsAssembler::CodePosition() {
152 // The last instruction cannot be used in a delay slot, do not commit
153 // the label before it (if any) and clear the delay slot.
154 DsFsmDropLabel();
155 DsFsmInstrNop(0);
156 size_t size = buffer_.Size();
157 // In theory we can get the following sequence:
158 // label1:
159 // instr
160 // label2: # label1 gets committed when label2 is seen
161 // CodePosition() call
162 // and we need to uncommit label1.
163 if (ds_fsm_target_pcs_.size() != 0 && ds_fsm_target_pcs_.back() + sizeof(uint32_t) == size) {
164 ds_fsm_target_pcs_.pop_back();
165 }
166 return size;
167}
168
169void MipsAssembler::DsFsmInstrNop(uint32_t instruction ATTRIBUTE_UNUSED) {
170 DsFsmInstr(0, 0, 0, 0, 0, 0, 0);
171}
172
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700173void MipsAssembler::DsFsmInstrRrr(uint32_t instruction,
174 Register out,
175 Register in1,
176 Register in2,
177 MipsLabel* patcher_label) {
178 DsFsmInstr(instruction, (1u << out), (1u << in1) | (1u << in2), 0, 0, 0, 0, patcher_label);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700179}
180
181void MipsAssembler::DsFsmInstrRrrr(uint32_t instruction,
182 Register in1_out,
183 Register in2,
184 Register in3) {
185 DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0, 0, 0);
186}
187
188void MipsAssembler::DsFsmInstrFff(uint32_t instruction,
189 FRegister out,
190 FRegister in1,
191 FRegister in2) {
192 DsFsmInstr(instruction, 0, 0, (1u << out), (1u << in1) | (1u << in2), 0, 0);
193}
194
195void MipsAssembler::DsFsmInstrFfff(uint32_t instruction,
196 FRegister in1_out,
197 FRegister in2,
198 FRegister in3) {
199 DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2) | (1u << in3), 0, 0);
200}
201
Alexey Frunze674b9ee2016-09-20 14:54:15 -0700202void MipsAssembler::DsFsmInstrFffr(uint32_t instruction,
203 FRegister in1_out,
204 FRegister in2,
205 Register in3) {
206 DsFsmInstr(instruction, 0, (1u << in3), (1u << in1_out), (1u << in1_out) | (1u << in2), 0, 0);
207}
208
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700209void MipsAssembler::DsFsmInstrRf(uint32_t instruction, Register out, FRegister in) {
210 DsFsmInstr(instruction, (1u << out), 0, 0, (1u << in), 0, 0);
211}
212
213void MipsAssembler::DsFsmInstrFr(uint32_t instruction, FRegister out, Register in) {
214 DsFsmInstr(instruction, 0, (1u << in), (1u << out), 0, 0, 0);
215}
216
217void MipsAssembler::DsFsmInstrFR(uint32_t instruction, FRegister in1, Register in2) {
218 DsFsmInstr(instruction, 0, (1u << in2), 0, (1u << in1), 0, 0);
219}
220
221void MipsAssembler::DsFsmInstrCff(uint32_t instruction, int cc_out, FRegister in1, FRegister in2) {
222 DsFsmInstr(instruction, 0, 0, 0, (1u << in1) | (1u << in2), (1 << cc_out), 0);
223}
224
225void MipsAssembler::DsFsmInstrRrrc(uint32_t instruction,
226 Register in1_out,
227 Register in2,
228 int cc_in) {
229 DsFsmInstr(instruction, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, 0, 0, (1 << cc_in));
230}
231
232void MipsAssembler::DsFsmInstrFffc(uint32_t instruction,
233 FRegister in1_out,
234 FRegister in2,
235 int cc_in) {
236 DsFsmInstr(instruction, 0, 0, (1u << in1_out), (1u << in1_out) | (1u << in2), 0, (1 << cc_in));
237}
238
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200239void MipsAssembler::FinalizeCode() {
240 for (auto& exception_block : exception_blocks_) {
241 EmitExceptionPoll(&exception_block);
242 }
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700243 // Commit the last branch target label (if any) and disable instruction reordering.
244 DsFsmCommitLabel();
245 SetReorder(false);
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700246 EmitLiterals();
Alexey Frunze96b66822016-09-10 02:32:44 -0700247 ReserveJumpTableSpace();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200248 PromoteBranches();
249}
250
251void MipsAssembler::FinalizeInstructions(const MemoryRegion& region) {
Vladimir Marko10ef6942015-10-22 15:25:54 +0100252 size_t number_of_delayed_adjust_pcs = cfi().NumberOfDelayedAdvancePCs();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200253 EmitBranches();
Alexey Frunze96b66822016-09-10 02:32:44 -0700254 EmitJumpTables();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200255 Assembler::FinalizeInstructions(region);
Vladimir Marko10ef6942015-10-22 15:25:54 +0100256 PatchCFI(number_of_delayed_adjust_pcs);
257}
258
259void MipsAssembler::PatchCFI(size_t number_of_delayed_adjust_pcs) {
260 if (cfi().NumberOfDelayedAdvancePCs() == 0u) {
261 DCHECK_EQ(number_of_delayed_adjust_pcs, 0u);
262 return;
263 }
264
265 typedef DebugFrameOpCodeWriterForAssembler::DelayedAdvancePC DelayedAdvancePC;
266 const auto data = cfi().ReleaseStreamAndPrepareForDelayedAdvancePC();
267 const std::vector<uint8_t>& old_stream = data.first;
268 const std::vector<DelayedAdvancePC>& advances = data.second;
269
270 // PCs recorded before EmitBranches() need to be adjusted.
271 // PCs recorded during EmitBranches() are already adjusted.
272 // Both ranges are separately sorted but they may overlap.
273 if (kIsDebugBuild) {
274 auto cmp = [](const DelayedAdvancePC& lhs, const DelayedAdvancePC& rhs) {
275 return lhs.pc < rhs.pc;
276 };
277 CHECK(std::is_sorted(advances.begin(), advances.begin() + number_of_delayed_adjust_pcs, cmp));
278 CHECK(std::is_sorted(advances.begin() + number_of_delayed_adjust_pcs, advances.end(), cmp));
279 }
280
281 // Append initial CFI data if any.
282 size_t size = advances.size();
283 DCHECK_NE(size, 0u);
284 cfi().AppendRawData(old_stream, 0u, advances[0].stream_pos);
285 // Emit PC adjustments interleaved with the old CFI stream.
286 size_t adjust_pos = 0u;
287 size_t late_emit_pos = number_of_delayed_adjust_pcs;
288 while (adjust_pos != number_of_delayed_adjust_pcs || late_emit_pos != size) {
289 size_t adjusted_pc = (adjust_pos != number_of_delayed_adjust_pcs)
290 ? GetAdjustedPosition(advances[adjust_pos].pc)
291 : static_cast<size_t>(-1);
292 size_t late_emit_pc = (late_emit_pos != size)
293 ? advances[late_emit_pos].pc
294 : static_cast<size_t>(-1);
295 size_t advance_pc = std::min(adjusted_pc, late_emit_pc);
296 DCHECK_NE(advance_pc, static_cast<size_t>(-1));
297 size_t entry = (adjusted_pc <= late_emit_pc) ? adjust_pos : late_emit_pos;
298 if (adjusted_pc <= late_emit_pc) {
299 ++adjust_pos;
300 } else {
301 ++late_emit_pos;
302 }
303 cfi().AdvancePC(advance_pc);
304 size_t end_pos = (entry + 1u == size) ? old_stream.size() : advances[entry + 1u].stream_pos;
305 cfi().AppendRawData(old_stream, advances[entry].stream_pos, end_pos);
306 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200307}
308
309void MipsAssembler::EmitBranches() {
310 CHECK(!overwriting_);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700311 CHECK(!reordering_);
312 // Now that everything has its final position in the buffer (the branches have
313 // been promoted), adjust the target label PCs.
314 for (size_t cnt = ds_fsm_target_pcs_.size(), i = 0; i < cnt; i++) {
315 ds_fsm_target_pcs_[i] = GetAdjustedPosition(ds_fsm_target_pcs_[i]);
316 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200317 // Switch from appending instructions at the end of the buffer to overwriting
318 // existing instructions (branch placeholders) in the buffer.
319 overwriting_ = true;
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700320 for (size_t id = 0; id < branches_.size(); id++) {
321 EmitBranch(id);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200322 }
323 overwriting_ = false;
324}
325
326void MipsAssembler::Emit(uint32_t value) {
327 if (overwriting_) {
328 // Branches to labels are emitted into their placeholders here.
329 buffer_.Store<uint32_t>(overwrite_location_, value);
330 overwrite_location_ += sizeof(uint32_t);
331 } else {
332 // Other instructions are simply appended at the end here.
333 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
334 buffer_.Emit<uint32_t>(value);
335 }
jeffhao7fbee072012-08-24 17:56:54 -0700336}
337
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700338uint32_t MipsAssembler::EmitR(int opcode,
339 Register rs,
340 Register rt,
341 Register rd,
342 int shamt,
343 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700344 CHECK_NE(rs, kNoRegister);
345 CHECK_NE(rt, kNoRegister);
346 CHECK_NE(rd, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200347 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
348 static_cast<uint32_t>(rs) << kRsShift |
349 static_cast<uint32_t>(rt) << kRtShift |
350 static_cast<uint32_t>(rd) << kRdShift |
351 shamt << kShamtShift |
352 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700353 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700354 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700355}
356
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700357uint32_t MipsAssembler::EmitI(int opcode, Register rs, Register rt, uint16_t imm) {
jeffhao7fbee072012-08-24 17:56:54 -0700358 CHECK_NE(rs, kNoRegister);
359 CHECK_NE(rt, kNoRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200360 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
361 static_cast<uint32_t>(rs) << kRsShift |
362 static_cast<uint32_t>(rt) << kRtShift |
363 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700364 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700365 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700366}
367
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700368uint32_t MipsAssembler::EmitI21(int opcode, Register rs, uint32_t imm21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200369 CHECK_NE(rs, kNoRegister);
370 CHECK(IsUint<21>(imm21)) << imm21;
371 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
372 static_cast<uint32_t>(rs) << kRsShift |
373 imm21;
jeffhao7fbee072012-08-24 17:56:54 -0700374 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700375 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700376}
377
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700378uint32_t MipsAssembler::EmitI26(int opcode, uint32_t imm26) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200379 CHECK(IsUint<26>(imm26)) << imm26;
380 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift | imm26;
381 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700382 return encoding;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200383}
384
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700385uint32_t MipsAssembler::EmitFR(int opcode,
386 int fmt,
387 FRegister ft,
388 FRegister fs,
389 FRegister fd,
390 int funct) {
jeffhao7fbee072012-08-24 17:56:54 -0700391 CHECK_NE(ft, kNoFRegister);
392 CHECK_NE(fs, kNoFRegister);
393 CHECK_NE(fd, kNoFRegister);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200394 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
395 fmt << kFmtShift |
396 static_cast<uint32_t>(ft) << kFtShift |
397 static_cast<uint32_t>(fs) << kFsShift |
398 static_cast<uint32_t>(fd) << kFdShift |
399 funct;
jeffhao7fbee072012-08-24 17:56:54 -0700400 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700401 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700402}
403
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700404uint32_t MipsAssembler::EmitFI(int opcode, int fmt, FRegister ft, uint16_t imm) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200405 CHECK_NE(ft, kNoFRegister);
406 uint32_t encoding = static_cast<uint32_t>(opcode) << kOpcodeShift |
407 fmt << kFmtShift |
408 static_cast<uint32_t>(ft) << kFtShift |
409 imm;
jeffhao7fbee072012-08-24 17:56:54 -0700410 Emit(encoding);
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700411 return encoding;
jeffhao7fbee072012-08-24 17:56:54 -0700412}
413
Lena Djokic0758ae72017-05-23 11:06:23 +0200414uint32_t MipsAssembler::EmitMsa3R(int operation,
415 int df,
416 VectorRegister wt,
417 VectorRegister ws,
418 VectorRegister wd,
419 int minor_opcode) {
420 CHECK_NE(wt, kNoVectorRegister);
421 CHECK_NE(ws, kNoVectorRegister);
422 CHECK_NE(wd, kNoVectorRegister);
423 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
424 operation << kMsaOperationShift |
425 df << kDfShift |
426 static_cast<uint32_t>(wt) << kWtShift |
427 static_cast<uint32_t>(ws) << kWsShift |
428 static_cast<uint32_t>(wd) << kWdShift |
429 minor_opcode;
430 Emit(encoding);
431 return encoding;
432}
433
434uint32_t MipsAssembler::EmitMsaBIT(int operation,
435 int df_m,
436 VectorRegister ws,
437 VectorRegister wd,
438 int minor_opcode) {
439 CHECK_NE(ws, kNoVectorRegister);
440 CHECK_NE(wd, kNoVectorRegister);
441 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
442 operation << kMsaOperationShift |
443 df_m << kDfMShift |
444 static_cast<uint32_t>(ws) << kWsShift |
445 static_cast<uint32_t>(wd) << kWdShift |
446 minor_opcode;
447 Emit(encoding);
448 return encoding;
449}
450
451uint32_t MipsAssembler::EmitMsaELM(int operation,
452 int df_n,
453 VectorRegister ws,
454 VectorRegister wd,
455 int minor_opcode) {
456 CHECK_NE(ws, kNoVectorRegister);
457 CHECK_NE(wd, kNoVectorRegister);
458 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
459 operation << kMsaELMOperationShift |
460 df_n << kDfNShift |
461 static_cast<uint32_t>(ws) << kWsShift |
462 static_cast<uint32_t>(wd) << kWdShift |
463 minor_opcode;
464 Emit(encoding);
465 return encoding;
466}
467
468uint32_t MipsAssembler::EmitMsaMI10(int s10,
469 Register rs,
470 VectorRegister wd,
471 int minor_opcode,
472 int df) {
473 CHECK_NE(rs, kNoRegister);
474 CHECK_NE(wd, kNoVectorRegister);
475 CHECK(IsUint<10>(s10)) << s10;
476 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
477 s10 << kS10Shift |
478 static_cast<uint32_t>(rs) << kWsShift |
479 static_cast<uint32_t>(wd) << kWdShift |
480 minor_opcode << kS10MinorShift |
481 df;
482 Emit(encoding);
483 return encoding;
484}
485
486uint32_t MipsAssembler::EmitMsaI10(int operation,
487 int df,
488 int i10,
489 VectorRegister wd,
490 int minor_opcode) {
491 CHECK_NE(wd, kNoVectorRegister);
492 CHECK(IsUint<10>(i10)) << i10;
493 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
494 operation << kMsaOperationShift |
495 df << kDfShift |
496 i10 << kI10Shift |
497 static_cast<uint32_t>(wd) << kWdShift |
498 minor_opcode;
499 Emit(encoding);
500 return encoding;
501}
502
503uint32_t MipsAssembler::EmitMsa2R(int operation,
504 int df,
505 VectorRegister ws,
506 VectorRegister wd,
507 int minor_opcode) {
508 CHECK_NE(ws, kNoVectorRegister);
509 CHECK_NE(wd, kNoVectorRegister);
510 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
511 operation << kMsa2ROperationShift |
512 df << kDf2RShift |
513 static_cast<uint32_t>(ws) << kWsShift |
514 static_cast<uint32_t>(wd) << kWdShift |
515 minor_opcode;
516 Emit(encoding);
517 return encoding;
518}
519
520uint32_t MipsAssembler::EmitMsa2RF(int operation,
521 int df,
522 VectorRegister ws,
523 VectorRegister wd,
524 int minor_opcode) {
525 CHECK_NE(ws, kNoVectorRegister);
526 CHECK_NE(wd, kNoVectorRegister);
527 uint32_t encoding = static_cast<uint32_t>(kMsaMajorOpcode) << kOpcodeShift |
528 operation << kMsa2RFOperationShift |
529 df << kDf2RShift |
530 static_cast<uint32_t>(ws) << kWsShift |
531 static_cast<uint32_t>(wd) << kWdShift |
532 minor_opcode;
533 Emit(encoding);
534 return encoding;
535}
536
jeffhao7fbee072012-08-24 17:56:54 -0700537void MipsAssembler::Addu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700538 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x21), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700539}
540
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700541void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16, MipsLabel* patcher_label) {
542 if (patcher_label != nullptr) {
543 Bind(patcher_label);
544 }
545 DsFsmInstrRrr(EmitI(0x9, rs, rt, imm16), rt, rs, rs, patcher_label);
546}
547
jeffhao7fbee072012-08-24 17:56:54 -0700548void MipsAssembler::Addiu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700549 Addiu(rt, rs, imm16, /* patcher_label */ nullptr);
jeffhao7fbee072012-08-24 17:56:54 -0700550}
551
jeffhao7fbee072012-08-24 17:56:54 -0700552void MipsAssembler::Subu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700553 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x23), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700554}
555
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200556void MipsAssembler::MultR2(Register rs, Register rt) {
557 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700558 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x18), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700559}
560
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200561void MipsAssembler::MultuR2(Register rs, Register rt) {
562 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700563 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x19), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700564}
565
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200566void MipsAssembler::DivR2(Register rs, Register rt) {
567 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700568 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1a), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700569}
570
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200571void MipsAssembler::DivuR2(Register rs, Register rt) {
572 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700573 DsFsmInstrRrr(EmitR(0, rs, rt, static_cast<Register>(0), 0, 0x1b), ZERO, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700574}
575
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200576void MipsAssembler::MulR2(Register rd, Register rs, Register rt) {
577 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700578 DsFsmInstrRrr(EmitR(0x1c, rs, rt, rd, 0, 2), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200579}
580
581void MipsAssembler::DivR2(Register rd, Register rs, Register rt) {
582 CHECK(!IsR6());
583 DivR2(rs, rt);
584 Mflo(rd);
585}
586
587void MipsAssembler::ModR2(Register rd, Register rs, Register rt) {
588 CHECK(!IsR6());
589 DivR2(rs, rt);
590 Mfhi(rd);
591}
592
593void MipsAssembler::DivuR2(Register rd, Register rs, Register rt) {
594 CHECK(!IsR6());
595 DivuR2(rs, rt);
596 Mflo(rd);
597}
598
599void MipsAssembler::ModuR2(Register rd, Register rs, Register rt) {
600 CHECK(!IsR6());
601 DivuR2(rs, rt);
602 Mfhi(rd);
603}
604
605void MipsAssembler::MulR6(Register rd, Register rs, Register rt) {
606 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700607 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x18), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200608}
609
Alexey Frunze7e99e052015-11-24 19:28:01 -0800610void MipsAssembler::MuhR6(Register rd, Register rs, Register rt) {
611 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700612 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x18), rd, rs, rt);
Alexey Frunze7e99e052015-11-24 19:28:01 -0800613}
614
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200615void MipsAssembler::MuhuR6(Register rd, Register rs, Register rt) {
616 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700617 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x19), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200618}
619
620void MipsAssembler::DivR6(Register rd, Register rs, Register rt) {
621 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700622 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1a), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200623}
624
625void MipsAssembler::ModR6(Register rd, Register rs, Register rt) {
626 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700627 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1a), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200628}
629
630void MipsAssembler::DivuR6(Register rd, Register rs, Register rt) {
631 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700632 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 2, 0x1b), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200633}
634
635void MipsAssembler::ModuR6(Register rd, Register rs, Register rt) {
636 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700637 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 3, 0x1b), rd, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200638}
639
jeffhao7fbee072012-08-24 17:56:54 -0700640void MipsAssembler::And(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700641 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x24), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700642}
643
644void MipsAssembler::Andi(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700645 DsFsmInstrRrr(EmitI(0xc, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700646}
647
648void MipsAssembler::Or(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700649 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x25), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700650}
651
652void MipsAssembler::Ori(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700653 DsFsmInstrRrr(EmitI(0xd, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700654}
655
656void MipsAssembler::Xor(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700657 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x26), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700658}
659
660void MipsAssembler::Xori(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700661 DsFsmInstrRrr(EmitI(0xe, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700662}
663
664void MipsAssembler::Nor(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700665 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x27), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700666}
667
Chris Larsene3845472015-11-18 12:27:15 -0800668void MipsAssembler::Movz(Register rd, Register rs, Register rt) {
669 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700670 DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0A), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800671}
672
673void MipsAssembler::Movn(Register rd, Register rs, Register rt) {
674 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700675 DsFsmInstrRrrr(EmitR(0, rs, rt, rd, 0, 0x0B), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800676}
677
678void MipsAssembler::Seleqz(Register rd, Register rs, Register rt) {
679 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700680 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x35), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800681}
682
683void MipsAssembler::Selnez(Register rd, Register rs, Register rt) {
684 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700685 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x37), rd, rs, rt);
Chris Larsene3845472015-11-18 12:27:15 -0800686}
687
688void MipsAssembler::ClzR6(Register rd, Register rs) {
689 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700690 DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x10), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800691}
692
693void MipsAssembler::ClzR2(Register rd, Register rs) {
694 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700695 DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x20), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800696}
697
698void MipsAssembler::CloR6(Register rd, Register rs) {
699 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700700 DsFsmInstrRrr(EmitR(0, rs, static_cast<Register>(0), rd, 0x01, 0x11), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800701}
702
703void MipsAssembler::CloR2(Register rd, Register rs) {
704 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700705 DsFsmInstrRrr(EmitR(0x1C, rs, rd, rd, 0, 0x21), rd, rs, rs);
Chris Larsene3845472015-11-18 12:27:15 -0800706}
707
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200708void MipsAssembler::Seb(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700709 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x10, 0x20), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700710}
711
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200712void MipsAssembler::Seh(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700713 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x18, 0x20), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700714}
715
Chris Larsen3f8bf652015-10-28 10:08:56 -0700716void MipsAssembler::Wsbh(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700717 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 2, 0x20), rd, rt, rt);
Chris Larsen3f8bf652015-10-28 10:08:56 -0700718}
719
Chris Larsen70014c82015-11-18 12:26:08 -0800720void MipsAssembler::Bitswap(Register rd, Register rt) {
721 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700722 DsFsmInstrRrr(EmitR(0x1f, static_cast<Register>(0), rt, rd, 0x0, 0x20), rd, rt, rt);
Chris Larsen70014c82015-11-18 12:26:08 -0800723}
724
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200725void MipsAssembler::Sll(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700726 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700727 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x00), rd, rt, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700728}
729
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200730void MipsAssembler::Srl(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700731 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700732 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x02), rd, rt, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200733}
734
Chris Larsen3f8bf652015-10-28 10:08:56 -0700735void MipsAssembler::Rotr(Register rd, Register rt, int shamt) {
736 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700737 DsFsmInstrRrr(EmitR(0, static_cast<Register>(1), rt, rd, shamt, 0x02), rd, rt, rt);
Chris Larsen3f8bf652015-10-28 10:08:56 -0700738}
739
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200740void MipsAssembler::Sra(Register rd, Register rt, int shamt) {
Chris Larsen3f8bf652015-10-28 10:08:56 -0700741 CHECK(IsUint<5>(shamt)) << shamt;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700742 DsFsmInstrRrr(EmitR(0, static_cast<Register>(0), rt, rd, shamt, 0x03), rd, rt, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200743}
744
745void MipsAssembler::Sllv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700746 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x04), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700747}
748
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200749void MipsAssembler::Srlv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700750 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x06), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700751}
752
Chris Larsene16ce5a2015-11-18 12:30:20 -0800753void MipsAssembler::Rotrv(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700754 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 1, 0x06), rd, rs, rt);
Chris Larsene16ce5a2015-11-18 12:30:20 -0800755}
756
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200757void MipsAssembler::Srav(Register rd, Register rt, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700758 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x07), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700759}
760
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800761void MipsAssembler::Ext(Register rd, Register rt, int pos, int size) {
762 CHECK(IsUint<5>(pos)) << pos;
763 CHECK(0 < size && size <= 32) << size;
764 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700765 DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(size - 1), pos, 0x00), rd, rt, rt);
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800766}
767
768void MipsAssembler::Ins(Register rd, Register rt, int pos, int size) {
769 CHECK(IsUint<5>(pos)) << pos;
770 CHECK(0 < size && size <= 32) << size;
771 CHECK(0 < pos + size && pos + size <= 32) << pos << " + " << size;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700772 DsFsmInstrRrr(EmitR(0x1f, rt, rd, static_cast<Register>(pos + size - 1), pos, 0x04), rd, rd, rt);
Alexey Frunze5c7aed32015-11-25 19:41:54 -0800773}
774
Chris Larsen692235e2016-11-21 16:04:53 -0800775void MipsAssembler::Lsa(Register rd, Register rs, Register rt, int saPlusOne) {
Lena Djokic0758ae72017-05-23 11:06:23 +0200776 CHECK(IsR6() || HasMsa());
Chris Larsen692235e2016-11-21 16:04:53 -0800777 CHECK(1 <= saPlusOne && saPlusOne <= 4) << saPlusOne;
778 int sa = saPlusOne - 1;
779 DsFsmInstrRrr(EmitR(0x0, rs, rt, rd, sa, 0x05), rd, rs, rt);
780}
781
Chris Larsencd0295d2017-03-31 15:26:54 -0700782void MipsAssembler::ShiftAndAdd(Register dst,
783 Register src_idx,
784 Register src_base,
785 int shamt,
786 Register tmp) {
787 CHECK(0 <= shamt && shamt <= 4) << shamt;
788 CHECK_NE(src_base, tmp);
789 if (shamt == TIMES_1) {
790 // Catch the special case where the shift amount is zero (0).
791 Addu(dst, src_base, src_idx);
Lena Djokic0758ae72017-05-23 11:06:23 +0200792 } else if (IsR6() || HasMsa()) {
Chris Larsencd0295d2017-03-31 15:26:54 -0700793 Lsa(dst, src_idx, src_base, shamt);
794 } else {
795 Sll(tmp, src_idx, shamt);
796 Addu(dst, src_base, tmp);
797 }
798}
799
jeffhao7fbee072012-08-24 17:56:54 -0700800void MipsAssembler::Lb(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700801 DsFsmInstrRrr(EmitI(0x20, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700802}
803
804void MipsAssembler::Lh(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700805 DsFsmInstrRrr(EmitI(0x21, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700806}
807
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700808void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16, MipsLabel* patcher_label) {
809 if (patcher_label != nullptr) {
810 Bind(patcher_label);
811 }
812 DsFsmInstrRrr(EmitI(0x23, rs, rt, imm16), rt, rs, rs, patcher_label);
813}
814
jeffhao7fbee072012-08-24 17:56:54 -0700815void MipsAssembler::Lw(Register rt, Register rs, uint16_t imm16) {
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700816 Lw(rt, rs, imm16, /* patcher_label */ nullptr);
jeffhao7fbee072012-08-24 17:56:54 -0700817}
818
Chris Larsen3acee732015-11-18 13:31:08 -0800819void MipsAssembler::Lwl(Register rt, Register rs, uint16_t imm16) {
820 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700821 DsFsmInstrRrr(EmitI(0x22, rs, rt, imm16), rt, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800822}
823
824void MipsAssembler::Lwr(Register rt, Register rs, uint16_t imm16) {
825 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700826 DsFsmInstrRrr(EmitI(0x26, rs, rt, imm16), rt, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800827}
828
jeffhao7fbee072012-08-24 17:56:54 -0700829void MipsAssembler::Lbu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700830 DsFsmInstrRrr(EmitI(0x24, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700831}
832
833void MipsAssembler::Lhu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700834 DsFsmInstrRrr(EmitI(0x25, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700835}
836
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700837void MipsAssembler::Lwpc(Register rs, uint32_t imm19) {
838 CHECK(IsR6());
839 CHECK(IsUint<19>(imm19)) << imm19;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700840 DsFsmInstrNop(EmitI21(0x3B, rs, (0x01 << 19) | imm19));
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700841}
842
jeffhao7fbee072012-08-24 17:56:54 -0700843void MipsAssembler::Lui(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700844 DsFsmInstrRrr(EmitI(0xf, static_cast<Register>(0), rt, imm16), rt, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700845}
846
Alexey Frunzecad3a4c2016-06-07 23:40:37 -0700847void MipsAssembler::Aui(Register rt, Register rs, uint16_t imm16) {
848 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700849 DsFsmInstrRrr(EmitI(0xf, rs, rt, imm16), rt, rt, rs);
Alexey Frunzecad3a4c2016-06-07 23:40:37 -0700850}
851
Alexey Frunze4147fcc2017-06-17 19:57:27 -0700852void MipsAssembler::AddUpper(Register rt, Register rs, uint16_t imm16, Register tmp) {
853 bool increment = (rs == rt);
854 if (increment) {
855 CHECK_NE(rs, tmp);
856 }
857 if (IsR6()) {
858 Aui(rt, rs, imm16);
859 } else if (increment) {
860 Lui(tmp, imm16);
861 Addu(rt, rs, tmp);
862 } else {
863 Lui(rt, imm16);
864 Addu(rt, rs, rt);
865 }
866}
867
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200868void MipsAssembler::Sync(uint32_t stype) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700869 DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, stype & 0x1f, 0xf));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200870}
871
jeffhao7fbee072012-08-24 17:56:54 -0700872void MipsAssembler::Mfhi(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200873 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700874 DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x10), rd, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700875}
876
877void MipsAssembler::Mflo(Register rd) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200878 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700879 DsFsmInstrRrr(EmitR(0, ZERO, ZERO, rd, 0, 0x12), rd, ZERO, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -0700880}
881
882void MipsAssembler::Sb(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700883 DsFsmInstrRrr(EmitI(0x28, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700884}
885
886void MipsAssembler::Sh(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700887 DsFsmInstrRrr(EmitI(0x29, rs, rt, imm16), ZERO, rt, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700888}
889
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700890void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16, MipsLabel* patcher_label) {
891 if (patcher_label != nullptr) {
892 Bind(patcher_label);
893 }
894 DsFsmInstrRrr(EmitI(0x2b, rs, rt, imm16), ZERO, rt, rs, patcher_label);
895}
896
jeffhao7fbee072012-08-24 17:56:54 -0700897void MipsAssembler::Sw(Register rt, Register rs, uint16_t imm16) {
Alexey Frunzea663d9d2017-07-31 18:43:18 -0700898 Sw(rt, rs, imm16, /* patcher_label */ nullptr);
jeffhao7fbee072012-08-24 17:56:54 -0700899}
900
Chris Larsen3acee732015-11-18 13:31:08 -0800901void MipsAssembler::Swl(Register rt, Register rs, uint16_t imm16) {
902 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700903 DsFsmInstrRrr(EmitI(0x2a, rs, rt, imm16), ZERO, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800904}
905
906void MipsAssembler::Swr(Register rt, Register rs, uint16_t imm16) {
907 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700908 DsFsmInstrRrr(EmitI(0x2e, rs, rt, imm16), ZERO, rt, rs);
Chris Larsen3acee732015-11-18 13:31:08 -0800909}
910
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700911void MipsAssembler::LlR2(Register rt, Register base, int16_t imm16) {
912 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700913 DsFsmInstrRrr(EmitI(0x30, base, rt, imm16), rt, base, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700914}
915
916void MipsAssembler::ScR2(Register rt, Register base, int16_t imm16) {
917 CHECK(!IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700918 DsFsmInstrRrr(EmitI(0x38, base, rt, imm16), rt, rt, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700919}
920
921void MipsAssembler::LlR6(Register rt, Register base, int16_t imm9) {
922 CHECK(IsR6());
923 CHECK(IsInt<9>(imm9));
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700924 DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x36), rt, base, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700925}
926
927void MipsAssembler::ScR6(Register rt, Register base, int16_t imm9) {
928 CHECK(IsR6());
929 CHECK(IsInt<9>(imm9));
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700930 DsFsmInstrRrr(EmitI(0x1f, base, rt, ((imm9 & 0x1ff) << 7) | 0x26), rt, rt, base);
Alexey Frunze51aff3a2016-03-17 17:21:45 -0700931}
932
jeffhao7fbee072012-08-24 17:56:54 -0700933void MipsAssembler::Slt(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700934 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2a), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700935}
936
937void MipsAssembler::Sltu(Register rd, Register rs, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700938 DsFsmInstrRrr(EmitR(0, rs, rt, rd, 0, 0x2b), rd, rs, rt);
jeffhao7fbee072012-08-24 17:56:54 -0700939}
940
941void MipsAssembler::Slti(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700942 DsFsmInstrRrr(EmitI(0xa, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700943}
944
945void MipsAssembler::Sltiu(Register rt, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700946 DsFsmInstrRrr(EmitI(0xb, rs, rt, imm16), rt, rs, rs);
jeffhao7fbee072012-08-24 17:56:54 -0700947}
948
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200949void MipsAssembler::B(uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700950 DsFsmInstrNop(EmitI(0x4, static_cast<Register>(0), static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200951}
952
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700953void MipsAssembler::Bal(uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700954 DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x11), imm16));
Alexey Frunzee3fb2452016-05-10 16:08:05 -0700955}
956
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200957void MipsAssembler::Beq(Register rs, Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700958 DsFsmInstrNop(EmitI(0x4, rs, rt, imm16));
jeffhao7fbee072012-08-24 17:56:54 -0700959}
960
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200961void MipsAssembler::Bne(Register rs, Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700962 DsFsmInstrNop(EmitI(0x5, rs, rt, imm16));
jeffhao7fbee072012-08-24 17:56:54 -0700963}
964
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200965void MipsAssembler::Beqz(Register rt, uint16_t imm16) {
Alexey Frunze0cab6562017-07-25 15:19:36 -0700966 Beq(rt, ZERO, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700967}
968
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200969void MipsAssembler::Bnez(Register rt, uint16_t imm16) {
Alexey Frunze0cab6562017-07-25 15:19:36 -0700970 Bne(rt, ZERO, imm16);
jeffhao7fbee072012-08-24 17:56:54 -0700971}
972
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200973void MipsAssembler::Bltz(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700974 DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200975}
976
977void MipsAssembler::Bgez(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700978 DsFsmInstrNop(EmitI(0x1, rt, static_cast<Register>(0x1), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200979}
980
981void MipsAssembler::Blez(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700982 DsFsmInstrNop(EmitI(0x6, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200983}
984
985void MipsAssembler::Bgtz(Register rt, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700986 DsFsmInstrNop(EmitI(0x7, rt, static_cast<Register>(0), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +0200987}
988
Chris Larsenb74353a2015-11-20 09:07:09 -0800989void MipsAssembler::Bc1f(uint16_t imm16) {
990 Bc1f(0, imm16);
991}
992
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800993void MipsAssembler::Bc1f(int cc, uint16_t imm16) {
994 CHECK(!IsR6());
995 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -0700996 DsFsmInstrNop(EmitI(0x11, static_cast<Register>(0x8), static_cast<Register>(cc << 2), imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -0800997}
998
Chris Larsenb74353a2015-11-20 09:07:09 -0800999void MipsAssembler::Bc1t(uint16_t imm16) {
1000 Bc1t(0, imm16);
1001}
1002
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001003void MipsAssembler::Bc1t(int cc, uint16_t imm16) {
1004 CHECK(!IsR6());
1005 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001006 DsFsmInstrNop(EmitI(0x11,
1007 static_cast<Register>(0x8),
1008 static_cast<Register>((cc << 2) | 1),
1009 imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001010}
1011
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001012void MipsAssembler::J(uint32_t addr26) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001013 DsFsmInstrNop(EmitI26(0x2, addr26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001014}
1015
1016void MipsAssembler::Jal(uint32_t addr26) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001017 DsFsmInstrNop(EmitI26(0x3, addr26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001018}
1019
1020void MipsAssembler::Jalr(Register rd, Register rs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001021 uint32_t last_instruction = delay_slot_.instruction_;
Alexey Frunzea663d9d2017-07-31 18:43:18 -07001022 MipsLabel* patcher_label = delay_slot_.patcher_label_;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001023 bool exchange = (last_instruction != 0 &&
1024 (delay_slot_.gpr_outs_mask_ & (1u << rs)) == 0 &&
1025 ((delay_slot_.gpr_ins_mask_ | delay_slot_.gpr_outs_mask_) & (1u << rd)) == 0);
1026 if (exchange) {
1027 // The last instruction cannot be used in a different delay slot,
1028 // do not commit the label before it (if any).
1029 DsFsmDropLabel();
1030 }
1031 DsFsmInstrNop(EmitR(0, rs, static_cast<Register>(0), rd, 0, 0x09));
1032 if (exchange) {
1033 // Exchange the last two instructions in the assembler buffer.
1034 size_t size = buffer_.Size();
1035 CHECK_GE(size, 2 * sizeof(uint32_t));
1036 size_t pos1 = size - 2 * sizeof(uint32_t);
1037 size_t pos2 = size - sizeof(uint32_t);
1038 uint32_t instr1 = buffer_.Load<uint32_t>(pos1);
1039 uint32_t instr2 = buffer_.Load<uint32_t>(pos2);
1040 CHECK_EQ(instr1, last_instruction);
1041 buffer_.Store<uint32_t>(pos1, instr2);
1042 buffer_.Store<uint32_t>(pos2, instr1);
Alexey Frunzea663d9d2017-07-31 18:43:18 -07001043 // Move the patcher label along with the patched instruction.
1044 if (patcher_label != nullptr) {
1045 patcher_label->AdjustBoundPosition(sizeof(uint32_t));
1046 }
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001047 } else if (reordering_) {
1048 Nop();
1049 }
jeffhao7fbee072012-08-24 17:56:54 -07001050}
1051
1052void MipsAssembler::Jalr(Register rs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001053 Jalr(RA, rs);
1054}
1055
1056void MipsAssembler::Jr(Register rs) {
1057 Jalr(ZERO, rs);
1058}
1059
1060void MipsAssembler::Nal() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001061 DsFsmInstrNop(EmitI(0x1, static_cast<Register>(0), static_cast<Register>(0x10), 0));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001062}
1063
1064void MipsAssembler::Auipc(Register rs, uint16_t imm16) {
1065 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001066 DsFsmInstrNop(EmitI(0x3B, rs, static_cast<Register>(0x1E), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001067}
1068
1069void MipsAssembler::Addiupc(Register rs, uint32_t imm19) {
1070 CHECK(IsR6());
1071 CHECK(IsUint<19>(imm19)) << imm19;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001072 DsFsmInstrNop(EmitI21(0x3B, rs, imm19));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001073}
1074
1075void MipsAssembler::Bc(uint32_t imm26) {
1076 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001077 DsFsmInstrNop(EmitI26(0x32, imm26));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001078}
1079
Alexey Frunzee3fb2452016-05-10 16:08:05 -07001080void MipsAssembler::Balc(uint32_t imm26) {
1081 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001082 DsFsmInstrNop(EmitI26(0x3A, imm26));
Alexey Frunzee3fb2452016-05-10 16:08:05 -07001083}
1084
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001085void MipsAssembler::Jic(Register rt, uint16_t imm16) {
1086 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001087 DsFsmInstrNop(EmitI(0x36, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001088}
1089
1090void MipsAssembler::Jialc(Register rt, uint16_t imm16) {
1091 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001092 DsFsmInstrNop(EmitI(0x3E, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001093}
1094
1095void MipsAssembler::Bltc(Register rs, Register rt, uint16_t imm16) {
1096 CHECK(IsR6());
1097 CHECK_NE(rs, ZERO);
1098 CHECK_NE(rt, ZERO);
1099 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001100 DsFsmInstrNop(EmitI(0x17, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001101}
1102
1103void MipsAssembler::Bltzc(Register rt, uint16_t imm16) {
1104 CHECK(IsR6());
1105 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001106 DsFsmInstrNop(EmitI(0x17, rt, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001107}
1108
1109void MipsAssembler::Bgtzc(Register rt, uint16_t imm16) {
1110 CHECK(IsR6());
1111 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001112 DsFsmInstrNop(EmitI(0x17, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001113}
1114
1115void MipsAssembler::Bgec(Register rs, Register rt, uint16_t imm16) {
1116 CHECK(IsR6());
1117 CHECK_NE(rs, ZERO);
1118 CHECK_NE(rt, ZERO);
1119 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001120 DsFsmInstrNop(EmitI(0x16, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001121}
1122
1123void MipsAssembler::Bgezc(Register rt, uint16_t imm16) {
1124 CHECK(IsR6());
1125 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001126 DsFsmInstrNop(EmitI(0x16, rt, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001127}
1128
1129void MipsAssembler::Blezc(Register rt, uint16_t imm16) {
1130 CHECK(IsR6());
1131 CHECK_NE(rt, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001132 DsFsmInstrNop(EmitI(0x16, static_cast<Register>(0), rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001133}
1134
1135void MipsAssembler::Bltuc(Register rs, Register rt, uint16_t imm16) {
1136 CHECK(IsR6());
1137 CHECK_NE(rs, ZERO);
1138 CHECK_NE(rt, ZERO);
1139 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001140 DsFsmInstrNop(EmitI(0x7, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001141}
1142
1143void MipsAssembler::Bgeuc(Register rs, Register rt, uint16_t imm16) {
1144 CHECK(IsR6());
1145 CHECK_NE(rs, ZERO);
1146 CHECK_NE(rt, ZERO);
1147 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001148 DsFsmInstrNop(EmitI(0x6, rs, rt, imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001149}
1150
1151void MipsAssembler::Beqc(Register rs, Register rt, uint16_t imm16) {
1152 CHECK(IsR6());
1153 CHECK_NE(rs, ZERO);
1154 CHECK_NE(rt, ZERO);
1155 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001156 DsFsmInstrNop(EmitI(0x8, std::min(rs, rt), std::max(rs, rt), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001157}
1158
1159void MipsAssembler::Bnec(Register rs, Register rt, uint16_t imm16) {
1160 CHECK(IsR6());
1161 CHECK_NE(rs, ZERO);
1162 CHECK_NE(rt, ZERO);
1163 CHECK_NE(rs, rt);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001164 DsFsmInstrNop(EmitI(0x18, std::min(rs, rt), std::max(rs, rt), imm16));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001165}
1166
1167void MipsAssembler::Beqzc(Register rs, uint32_t imm21) {
1168 CHECK(IsR6());
1169 CHECK_NE(rs, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001170 DsFsmInstrNop(EmitI21(0x36, rs, imm21));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001171}
1172
1173void MipsAssembler::Bnezc(Register rs, uint32_t imm21) {
1174 CHECK(IsR6());
1175 CHECK_NE(rs, ZERO);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001176 DsFsmInstrNop(EmitI21(0x3E, rs, imm21));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001177}
1178
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001179void MipsAssembler::Bc1eqz(FRegister ft, uint16_t imm16) {
1180 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001181 DsFsmInstrNop(EmitFI(0x11, 0x9, ft, imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001182}
1183
1184void MipsAssembler::Bc1nez(FRegister ft, uint16_t imm16) {
1185 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001186 DsFsmInstrNop(EmitFI(0x11, 0xD, ft, imm16));
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001187}
1188
1189void MipsAssembler::EmitBcondR2(BranchCondition cond, Register rs, Register rt, uint16_t imm16) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001190 switch (cond) {
1191 case kCondLTZ:
1192 CHECK_EQ(rt, ZERO);
1193 Bltz(rs, imm16);
1194 break;
1195 case kCondGEZ:
1196 CHECK_EQ(rt, ZERO);
1197 Bgez(rs, imm16);
1198 break;
1199 case kCondLEZ:
1200 CHECK_EQ(rt, ZERO);
1201 Blez(rs, imm16);
1202 break;
1203 case kCondGTZ:
1204 CHECK_EQ(rt, ZERO);
1205 Bgtz(rs, imm16);
1206 break;
1207 case kCondEQ:
1208 Beq(rs, rt, imm16);
1209 break;
1210 case kCondNE:
1211 Bne(rs, rt, imm16);
1212 break;
1213 case kCondEQZ:
1214 CHECK_EQ(rt, ZERO);
1215 Beqz(rs, imm16);
1216 break;
1217 case kCondNEZ:
1218 CHECK_EQ(rt, ZERO);
1219 Bnez(rs, imm16);
1220 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001221 case kCondF:
1222 CHECK_EQ(rt, ZERO);
1223 Bc1f(static_cast<int>(rs), imm16);
1224 break;
1225 case kCondT:
1226 CHECK_EQ(rt, ZERO);
1227 Bc1t(static_cast<int>(rs), imm16);
1228 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001229 case kCondLT:
1230 case kCondGE:
1231 case kCondLE:
1232 case kCondGT:
1233 case kCondLTU:
1234 case kCondGEU:
1235 case kUncond:
1236 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
1237 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
1238 LOG(FATAL) << "Unexpected branch condition " << cond;
1239 UNREACHABLE();
1240 }
1241}
1242
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001243void MipsAssembler::EmitBcondR6(BranchCondition cond, Register rs, Register rt, uint32_t imm16_21) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001244 switch (cond) {
1245 case kCondLT:
1246 Bltc(rs, rt, imm16_21);
1247 break;
1248 case kCondGE:
1249 Bgec(rs, rt, imm16_21);
1250 break;
1251 case kCondLE:
1252 Bgec(rt, rs, imm16_21);
1253 break;
1254 case kCondGT:
1255 Bltc(rt, rs, imm16_21);
1256 break;
1257 case kCondLTZ:
1258 CHECK_EQ(rt, ZERO);
1259 Bltzc(rs, imm16_21);
1260 break;
1261 case kCondGEZ:
1262 CHECK_EQ(rt, ZERO);
1263 Bgezc(rs, imm16_21);
1264 break;
1265 case kCondLEZ:
1266 CHECK_EQ(rt, ZERO);
1267 Blezc(rs, imm16_21);
1268 break;
1269 case kCondGTZ:
1270 CHECK_EQ(rt, ZERO);
1271 Bgtzc(rs, imm16_21);
1272 break;
1273 case kCondEQ:
1274 Beqc(rs, rt, imm16_21);
1275 break;
1276 case kCondNE:
1277 Bnec(rs, rt, imm16_21);
1278 break;
1279 case kCondEQZ:
1280 CHECK_EQ(rt, ZERO);
1281 Beqzc(rs, imm16_21);
1282 break;
1283 case kCondNEZ:
1284 CHECK_EQ(rt, ZERO);
1285 Bnezc(rs, imm16_21);
1286 break;
1287 case kCondLTU:
1288 Bltuc(rs, rt, imm16_21);
1289 break;
1290 case kCondGEU:
1291 Bgeuc(rs, rt, imm16_21);
1292 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001293 case kCondF:
1294 CHECK_EQ(rt, ZERO);
1295 Bc1eqz(static_cast<FRegister>(rs), imm16_21);
1296 break;
1297 case kCondT:
1298 CHECK_EQ(rt, ZERO);
1299 Bc1nez(static_cast<FRegister>(rs), imm16_21);
1300 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001301 case kUncond:
1302 LOG(FATAL) << "Unexpected branch condition " << cond;
1303 UNREACHABLE();
1304 }
jeffhao7fbee072012-08-24 17:56:54 -07001305}
1306
1307void MipsAssembler::AddS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001308 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x0), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001309}
1310
1311void MipsAssembler::SubS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001312 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001313}
1314
1315void MipsAssembler::MulS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001316 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x2), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001317}
1318
1319void MipsAssembler::DivS(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001320 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x3), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001321}
1322
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001323void MipsAssembler::AddD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001324 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x0), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001325}
1326
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001327void MipsAssembler::SubD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001328 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001329}
1330
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001331void MipsAssembler::MulD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001332 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x2), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001333}
1334
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001335void MipsAssembler::DivD(FRegister fd, FRegister fs, FRegister ft) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001336 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x3), fd, fs, ft);
jeffhao7fbee072012-08-24 17:56:54 -07001337}
1338
Chris Larsenb74353a2015-11-20 09:07:09 -08001339void MipsAssembler::SqrtS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001340 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001341}
1342
1343void MipsAssembler::SqrtD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001344 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x4), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001345}
1346
1347void MipsAssembler::AbsS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001348 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001349}
1350
1351void MipsAssembler::AbsD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001352 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x5), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001353}
1354
jeffhao7fbee072012-08-24 17:56:54 -07001355void MipsAssembler::MovS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001356 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs);
jeffhao7fbee072012-08-24 17:56:54 -07001357}
1358
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001359void MipsAssembler::MovD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001360 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x6), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001361}
1362
1363void MipsAssembler::NegS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001364 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001365}
1366
1367void MipsAssembler::NegD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001368 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x7), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001369}
1370
Chris Larsenb74353a2015-11-20 09:07:09 -08001371void MipsAssembler::CunS(FRegister fs, FRegister ft) {
1372 CunS(0, fs, ft);
1373}
1374
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001375void MipsAssembler::CunS(int cc, FRegister fs, FRegister ft) {
1376 CHECK(!IsR6());
1377 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001378 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001379}
1380
Chris Larsenb74353a2015-11-20 09:07:09 -08001381void MipsAssembler::CeqS(FRegister fs, FRegister ft) {
1382 CeqS(0, fs, ft);
1383}
1384
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001385void MipsAssembler::CeqS(int cc, FRegister fs, FRegister ft) {
1386 CHECK(!IsR6());
1387 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001388 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001389}
1390
Chris Larsenb74353a2015-11-20 09:07:09 -08001391void MipsAssembler::CueqS(FRegister fs, FRegister ft) {
1392 CueqS(0, fs, ft);
1393}
1394
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001395void MipsAssembler::CueqS(int cc, FRegister fs, FRegister ft) {
1396 CHECK(!IsR6());
1397 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001398 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001399}
1400
Chris Larsenb74353a2015-11-20 09:07:09 -08001401void MipsAssembler::ColtS(FRegister fs, FRegister ft) {
1402 ColtS(0, fs, ft);
1403}
1404
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001405void MipsAssembler::ColtS(int cc, FRegister fs, FRegister ft) {
1406 CHECK(!IsR6());
1407 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001408 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001409}
1410
Chris Larsenb74353a2015-11-20 09:07:09 -08001411void MipsAssembler::CultS(FRegister fs, FRegister ft) {
1412 CultS(0, fs, ft);
1413}
1414
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001415void MipsAssembler::CultS(int cc, FRegister fs, FRegister ft) {
1416 CHECK(!IsR6());
1417 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001418 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001419}
1420
Chris Larsenb74353a2015-11-20 09:07:09 -08001421void MipsAssembler::ColeS(FRegister fs, FRegister ft) {
1422 ColeS(0, fs, ft);
1423}
1424
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001425void MipsAssembler::ColeS(int cc, FRegister fs, FRegister ft) {
1426 CHECK(!IsR6());
1427 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001428 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001429}
1430
Chris Larsenb74353a2015-11-20 09:07:09 -08001431void MipsAssembler::CuleS(FRegister fs, FRegister ft) {
1432 CuleS(0, fs, ft);
1433}
1434
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001435void MipsAssembler::CuleS(int cc, FRegister fs, FRegister ft) {
1436 CHECK(!IsR6());
1437 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001438 DsFsmInstrCff(EmitFR(0x11, 0x10, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001439}
1440
Chris Larsenb74353a2015-11-20 09:07:09 -08001441void MipsAssembler::CunD(FRegister fs, FRegister ft) {
1442 CunD(0, fs, ft);
1443}
1444
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001445void MipsAssembler::CunD(int cc, FRegister fs, FRegister ft) {
1446 CHECK(!IsR6());
1447 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001448 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x31), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001449}
1450
Chris Larsenb74353a2015-11-20 09:07:09 -08001451void MipsAssembler::CeqD(FRegister fs, FRegister ft) {
1452 CeqD(0, fs, ft);
1453}
1454
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001455void MipsAssembler::CeqD(int cc, FRegister fs, FRegister ft) {
1456 CHECK(!IsR6());
1457 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001458 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x32), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001459}
1460
Chris Larsenb74353a2015-11-20 09:07:09 -08001461void MipsAssembler::CueqD(FRegister fs, FRegister ft) {
1462 CueqD(0, fs, ft);
1463}
1464
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001465void MipsAssembler::CueqD(int cc, FRegister fs, FRegister ft) {
1466 CHECK(!IsR6());
1467 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001468 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x33), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001469}
1470
Chris Larsenb74353a2015-11-20 09:07:09 -08001471void MipsAssembler::ColtD(FRegister fs, FRegister ft) {
1472 ColtD(0, fs, ft);
1473}
1474
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001475void MipsAssembler::ColtD(int cc, FRegister fs, FRegister ft) {
1476 CHECK(!IsR6());
1477 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001478 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x34), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001479}
1480
Chris Larsenb74353a2015-11-20 09:07:09 -08001481void MipsAssembler::CultD(FRegister fs, FRegister ft) {
1482 CultD(0, fs, ft);
1483}
1484
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001485void MipsAssembler::CultD(int cc, FRegister fs, FRegister ft) {
1486 CHECK(!IsR6());
1487 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001488 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x35), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001489}
1490
Chris Larsenb74353a2015-11-20 09:07:09 -08001491void MipsAssembler::ColeD(FRegister fs, FRegister ft) {
1492 ColeD(0, fs, ft);
1493}
1494
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001495void MipsAssembler::ColeD(int cc, FRegister fs, FRegister ft) {
1496 CHECK(!IsR6());
1497 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001498 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x36), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001499}
1500
Chris Larsenb74353a2015-11-20 09:07:09 -08001501void MipsAssembler::CuleD(FRegister fs, FRegister ft) {
1502 CuleD(0, fs, ft);
1503}
1504
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001505void MipsAssembler::CuleD(int cc, FRegister fs, FRegister ft) {
1506 CHECK(!IsR6());
1507 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001508 DsFsmInstrCff(EmitFR(0x11, 0x11, ft, fs, static_cast<FRegister>(cc << 2), 0x37), cc, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001509}
1510
1511void MipsAssembler::CmpUnS(FRegister fd, FRegister fs, FRegister ft) {
1512 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001513 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x01), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001514}
1515
1516void MipsAssembler::CmpEqS(FRegister fd, FRegister fs, FRegister ft) {
1517 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001518 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x02), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001519}
1520
1521void MipsAssembler::CmpUeqS(FRegister fd, FRegister fs, FRegister ft) {
1522 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001523 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x03), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001524}
1525
1526void MipsAssembler::CmpLtS(FRegister fd, FRegister fs, FRegister ft) {
1527 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001528 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x04), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001529}
1530
1531void MipsAssembler::CmpUltS(FRegister fd, FRegister fs, FRegister ft) {
1532 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001533 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x05), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001534}
1535
1536void MipsAssembler::CmpLeS(FRegister fd, FRegister fs, FRegister ft) {
1537 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001538 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x06), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001539}
1540
1541void MipsAssembler::CmpUleS(FRegister fd, FRegister fs, FRegister ft) {
1542 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001543 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x07), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001544}
1545
1546void MipsAssembler::CmpOrS(FRegister fd, FRegister fs, FRegister ft) {
1547 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001548 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x11), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001549}
1550
1551void MipsAssembler::CmpUneS(FRegister fd, FRegister fs, FRegister ft) {
1552 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001553 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x12), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001554}
1555
1556void MipsAssembler::CmpNeS(FRegister fd, FRegister fs, FRegister ft) {
1557 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001558 DsFsmInstrFff(EmitFR(0x11, 0x14, ft, fs, fd, 0x13), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001559}
1560
1561void MipsAssembler::CmpUnD(FRegister fd, FRegister fs, FRegister ft) {
1562 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001563 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x01), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001564}
1565
1566void MipsAssembler::CmpEqD(FRegister fd, FRegister fs, FRegister ft) {
1567 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001568 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x02), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001569}
1570
1571void MipsAssembler::CmpUeqD(FRegister fd, FRegister fs, FRegister ft) {
1572 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001573 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x03), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001574}
1575
1576void MipsAssembler::CmpLtD(FRegister fd, FRegister fs, FRegister ft) {
1577 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001578 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x04), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001579}
1580
1581void MipsAssembler::CmpUltD(FRegister fd, FRegister fs, FRegister ft) {
1582 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001583 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x05), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001584}
1585
1586void MipsAssembler::CmpLeD(FRegister fd, FRegister fs, FRegister ft) {
1587 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001588 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x06), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001589}
1590
1591void MipsAssembler::CmpUleD(FRegister fd, FRegister fs, FRegister ft) {
1592 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001593 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x07), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001594}
1595
1596void MipsAssembler::CmpOrD(FRegister fd, FRegister fs, FRegister ft) {
1597 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001598 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x11), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001599}
1600
1601void MipsAssembler::CmpUneD(FRegister fd, FRegister fs, FRegister ft) {
1602 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001603 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x12), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001604}
1605
1606void MipsAssembler::CmpNeD(FRegister fd, FRegister fs, FRegister ft) {
1607 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001608 DsFsmInstrFff(EmitFR(0x11, 0x15, ft, fs, fd, 0x13), fd, fs, ft);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001609}
1610
1611void MipsAssembler::Movf(Register rd, Register rs, int cc) {
1612 CHECK(!IsR6());
1613 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001614 DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>(cc << 2), rd, 0, 0x01), rd, rs, cc);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001615}
1616
1617void MipsAssembler::Movt(Register rd, Register rs, int cc) {
1618 CHECK(!IsR6());
1619 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001620 DsFsmInstrRrrc(EmitR(0, rs, static_cast<Register>((cc << 2) | 1), rd, 0, 0x01), rd, rs, cc);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08001621}
1622
Chris Larsenb74353a2015-11-20 09:07:09 -08001623void MipsAssembler::MovfS(FRegister fd, FRegister fs, int cc) {
1624 CHECK(!IsR6());
1625 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001626 DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001627}
1628
1629void MipsAssembler::MovfD(FRegister fd, FRegister fs, int cc) {
1630 CHECK(!IsR6());
1631 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001632 DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>(cc << 2), fs, fd, 0x11), fd, fs, cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001633}
1634
1635void MipsAssembler::MovtS(FRegister fd, FRegister fs, int cc) {
1636 CHECK(!IsR6());
1637 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001638 DsFsmInstrFffc(EmitFR(0x11, 0x10, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11),
1639 fd,
1640 fs,
1641 cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001642}
1643
1644void MipsAssembler::MovtD(FRegister fd, FRegister fs, int cc) {
1645 CHECK(!IsR6());
1646 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001647 DsFsmInstrFffc(EmitFR(0x11, 0x11, static_cast<FRegister>((cc << 2) | 1), fs, fd, 0x11),
1648 fd,
1649 fs,
1650 cc);
Chris Larsenb74353a2015-11-20 09:07:09 -08001651}
1652
Alexey Frunze674b9ee2016-09-20 14:54:15 -07001653void MipsAssembler::MovzS(FRegister fd, FRegister fs, Register rt) {
1654 CHECK(!IsR6());
1655 DsFsmInstrFffr(EmitFR(0x11, 0x10, static_cast<FRegister>(rt), fs, fd, 0x12), fd, fs, rt);
1656}
1657
1658void MipsAssembler::MovzD(FRegister fd, FRegister fs, Register rt) {
1659 CHECK(!IsR6());
1660 DsFsmInstrFffr(EmitFR(0x11, 0x11, static_cast<FRegister>(rt), fs, fd, 0x12), fd, fs, rt);
1661}
1662
1663void MipsAssembler::MovnS(FRegister fd, FRegister fs, Register rt) {
1664 CHECK(!IsR6());
1665 DsFsmInstrFffr(EmitFR(0x11, 0x10, static_cast<FRegister>(rt), fs, fd, 0x13), fd, fs, rt);
1666}
1667
1668void MipsAssembler::MovnD(FRegister fd, FRegister fs, Register rt) {
1669 CHECK(!IsR6());
1670 DsFsmInstrFffr(EmitFR(0x11, 0x11, static_cast<FRegister>(rt), fs, fd, 0x13), fd, fs, rt);
1671}
1672
Chris Larsenb74353a2015-11-20 09:07:09 -08001673void MipsAssembler::SelS(FRegister fd, FRegister fs, FRegister ft) {
1674 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001675 DsFsmInstrFfff(EmitFR(0x11, 0x10, ft, fs, fd, 0x10), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001676}
1677
1678void MipsAssembler::SelD(FRegister fd, FRegister fs, FRegister ft) {
1679 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001680 DsFsmInstrFfff(EmitFR(0x11, 0x11, ft, fs, fd, 0x10), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001681}
1682
Alexey Frunze674b9ee2016-09-20 14:54:15 -07001683void MipsAssembler::SeleqzS(FRegister fd, FRegister fs, FRegister ft) {
1684 CHECK(IsR6());
1685 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x14), fd, fs, ft);
1686}
1687
1688void MipsAssembler::SeleqzD(FRegister fd, FRegister fs, FRegister ft) {
1689 CHECK(IsR6());
1690 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x14), fd, fs, ft);
1691}
1692
1693void MipsAssembler::SelnezS(FRegister fd, FRegister fs, FRegister ft) {
1694 CHECK(IsR6());
1695 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x17), fd, fs, ft);
1696}
1697
1698void MipsAssembler::SelnezD(FRegister fd, FRegister fs, FRegister ft) {
1699 CHECK(IsR6());
1700 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x17), fd, fs, ft);
1701}
1702
Chris Larsenb74353a2015-11-20 09:07:09 -08001703void MipsAssembler::ClassS(FRegister fd, FRegister fs) {
1704 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001705 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001706}
1707
1708void MipsAssembler::ClassD(FRegister fd, FRegister fs) {
1709 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001710 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x1b), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001711}
1712
1713void MipsAssembler::MinS(FRegister fd, FRegister fs, FRegister ft) {
1714 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001715 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1c), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001716}
1717
1718void MipsAssembler::MinD(FRegister fd, FRegister fs, FRegister ft) {
1719 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001720 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1c), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001721}
1722
1723void MipsAssembler::MaxS(FRegister fd, FRegister fs, FRegister ft) {
1724 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001725 DsFsmInstrFff(EmitFR(0x11, 0x10, ft, fs, fd, 0x1e), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001726}
1727
1728void MipsAssembler::MaxD(FRegister fd, FRegister fs, FRegister ft) {
1729 CHECK(IsR6());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001730 DsFsmInstrFff(EmitFR(0x11, 0x11, ft, fs, fd, 0x1e), fd, fs, ft);
Chris Larsenb74353a2015-11-20 09:07:09 -08001731}
1732
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001733void MipsAssembler::TruncLS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001734 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001735}
1736
1737void MipsAssembler::TruncLD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001738 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x09), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001739}
1740
1741void MipsAssembler::TruncWS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001742 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001743}
1744
1745void MipsAssembler::TruncWD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001746 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x0D), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001747}
1748
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001749void MipsAssembler::Cvtsw(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001750 DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001751}
1752
1753void MipsAssembler::Cvtdw(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001754 DsFsmInstrFff(EmitFR(0x11, 0x14, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001755}
1756
1757void MipsAssembler::Cvtsd(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001758 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001759}
1760
1761void MipsAssembler::Cvtds(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001762 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
jeffhao7fbee072012-08-24 17:56:54 -07001763}
1764
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001765void MipsAssembler::Cvtsl(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001766 DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x20), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001767}
1768
1769void MipsAssembler::Cvtdl(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001770 DsFsmInstrFff(EmitFR(0x11, 0x15, static_cast<FRegister>(0), fs, fd, 0x21), fd, fs, fs);
Alexey Frunzebaf60b72015-12-22 15:15:03 -08001771}
1772
Chris Larsenb74353a2015-11-20 09:07:09 -08001773void MipsAssembler::FloorWS(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001774 DsFsmInstrFff(EmitFR(0x11, 0x10, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001775}
1776
1777void MipsAssembler::FloorWD(FRegister fd, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001778 DsFsmInstrFff(EmitFR(0x11, 0x11, static_cast<FRegister>(0), fs, fd, 0xf), fd, fs, fs);
Chris Larsenb74353a2015-11-20 09:07:09 -08001779}
1780
jeffhao7fbee072012-08-24 17:56:54 -07001781void MipsAssembler::Mfc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001782 DsFsmInstrRf(EmitFR(0x11, 0x00, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1783 rt,
1784 fs);
jeffhao7fbee072012-08-24 17:56:54 -07001785}
1786
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001787void MipsAssembler::Mtc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001788 DsFsmInstrFr(EmitFR(0x11, 0x04, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1789 fs,
1790 rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001791}
1792
1793void MipsAssembler::Mfhc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001794 DsFsmInstrRf(EmitFR(0x11, 0x03, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1795 rt,
1796 fs);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001797}
1798
1799void MipsAssembler::Mthc1(Register rt, FRegister fs) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001800 DsFsmInstrFr(EmitFR(0x11, 0x07, static_cast<FRegister>(rt), fs, static_cast<FRegister>(0), 0x0),
1801 fs,
1802 rt);
jeffhao7fbee072012-08-24 17:56:54 -07001803}
1804
Alexey Frunzebb9863a2016-01-11 15:51:16 -08001805void MipsAssembler::MoveFromFpuHigh(Register rt, FRegister fs) {
1806 if (Is32BitFPU()) {
1807 CHECK_EQ(fs % 2, 0) << fs;
1808 Mfc1(rt, static_cast<FRegister>(fs + 1));
1809 } else {
1810 Mfhc1(rt, fs);
1811 }
1812}
1813
1814void MipsAssembler::MoveToFpuHigh(Register rt, FRegister fs) {
1815 if (Is32BitFPU()) {
1816 CHECK_EQ(fs % 2, 0) << fs;
1817 Mtc1(rt, static_cast<FRegister>(fs + 1));
1818 } else {
1819 Mthc1(rt, fs);
1820 }
1821}
1822
jeffhao7fbee072012-08-24 17:56:54 -07001823void MipsAssembler::Lwc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001824 DsFsmInstrFr(EmitI(0x31, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001825}
1826
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001827void MipsAssembler::Ldc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001828 DsFsmInstrFr(EmitI(0x35, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001829}
1830
1831void MipsAssembler::Swc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001832 DsFsmInstrFR(EmitI(0x39, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001833}
1834
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001835void MipsAssembler::Sdc1(FRegister ft, Register rs, uint16_t imm16) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001836 DsFsmInstrFR(EmitI(0x3d, rs, static_cast<Register>(ft), imm16), ft, rs);
jeffhao7fbee072012-08-24 17:56:54 -07001837}
1838
1839void MipsAssembler::Break() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001840 DsFsmInstrNop(EmitR(0, ZERO, ZERO, ZERO, 0, 0xD));
jeffhao7fbee072012-08-24 17:56:54 -07001841}
1842
jeffhao07030602012-09-26 14:33:14 -07001843void MipsAssembler::Nop() {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001844 DsFsmInstrNop(EmitR(0x0, ZERO, ZERO, ZERO, 0, 0x0));
1845}
1846
1847void MipsAssembler::NopIfNoReordering() {
1848 if (!reordering_) {
1849 Nop();
1850 }
jeffhao07030602012-09-26 14:33:14 -07001851}
1852
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001853void MipsAssembler::Move(Register rd, Register rs) {
1854 Or(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001855}
1856
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001857void MipsAssembler::Clear(Register rd) {
1858 Move(rd, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001859}
1860
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001861void MipsAssembler::Not(Register rd, Register rs) {
1862 Nor(rd, rs, ZERO);
jeffhao7fbee072012-08-24 17:56:54 -07001863}
1864
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001865void MipsAssembler::Push(Register rs) {
Chris Larsen715f43e2017-10-23 11:00:32 -07001866 IncreaseFrameSize(kStackAlignment);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001867 Sw(rs, SP, 0);
jeffhao7fbee072012-08-24 17:56:54 -07001868}
1869
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001870void MipsAssembler::Pop(Register rd) {
1871 Lw(rd, SP, 0);
Chris Larsen715f43e2017-10-23 11:00:32 -07001872 DecreaseFrameSize(kStackAlignment);
jeffhao7fbee072012-08-24 17:56:54 -07001873}
1874
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001875void MipsAssembler::PopAndReturn(Register rd, Register rt) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001876 bool reordering = SetReorder(false);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02001877 Lw(rd, SP, 0);
1878 Jr(rt);
Chris Larsen715f43e2017-10-23 11:00:32 -07001879 DecreaseFrameSize(kStackAlignment); // Single instruction in delay slot.
Alexey Frunze57eb0f52016-07-29 22:04:46 -07001880 SetReorder(reordering);
jeffhao7fbee072012-08-24 17:56:54 -07001881}
1882
Lena Djokic0758ae72017-05-23 11:06:23 +02001883void MipsAssembler::AndV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1884 CHECK(HasMsa());
1885 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1e),
1886 static_cast<FRegister>(wd),
1887 static_cast<FRegister>(ws),
1888 static_cast<FRegister>(wt));
1889}
1890
1891void MipsAssembler::OrV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1892 CHECK(HasMsa());
1893 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1e),
1894 static_cast<FRegister>(wd),
1895 static_cast<FRegister>(ws),
1896 static_cast<FRegister>(wt));
1897}
1898
1899void MipsAssembler::NorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1900 CHECK(HasMsa());
1901 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1e),
1902 static_cast<FRegister>(wd),
1903 static_cast<FRegister>(ws),
1904 static_cast<FRegister>(wt));
1905}
1906
1907void MipsAssembler::XorV(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1908 CHECK(HasMsa());
1909 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1e),
1910 static_cast<FRegister>(wd),
1911 static_cast<FRegister>(ws),
1912 static_cast<FRegister>(wt));
1913}
1914
1915void MipsAssembler::AddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1916 CHECK(HasMsa());
1917 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xe),
1918 static_cast<FRegister>(wd),
1919 static_cast<FRegister>(ws),
1920 static_cast<FRegister>(wt));
1921}
1922
1923void MipsAssembler::AddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1924 CHECK(HasMsa());
1925 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xe),
1926 static_cast<FRegister>(wd),
1927 static_cast<FRegister>(ws),
1928 static_cast<FRegister>(wt));
1929}
1930
1931void MipsAssembler::AddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1932 CHECK(HasMsa());
1933 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xe),
1934 static_cast<FRegister>(wd),
1935 static_cast<FRegister>(ws),
1936 static_cast<FRegister>(wt));
1937}
1938
1939void MipsAssembler::AddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1940 CHECK(HasMsa());
1941 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xe),
1942 static_cast<FRegister>(wd),
1943 static_cast<FRegister>(ws),
1944 static_cast<FRegister>(wt));
1945}
1946
1947void MipsAssembler::SubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1948 CHECK(HasMsa());
1949 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xe),
1950 static_cast<FRegister>(wd),
1951 static_cast<FRegister>(ws),
1952 static_cast<FRegister>(wt));
1953}
1954
1955void MipsAssembler::SubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1956 CHECK(HasMsa());
1957 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xe),
1958 static_cast<FRegister>(wd),
1959 static_cast<FRegister>(ws),
1960 static_cast<FRegister>(wt));
1961}
1962
1963void MipsAssembler::SubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1964 CHECK(HasMsa());
1965 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xe),
1966 static_cast<FRegister>(wd),
1967 static_cast<FRegister>(ws),
1968 static_cast<FRegister>(wt));
1969}
1970
1971void MipsAssembler::SubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1972 CHECK(HasMsa());
1973 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xe),
1974 static_cast<FRegister>(wd),
1975 static_cast<FRegister>(ws),
1976 static_cast<FRegister>(wt));
1977}
1978
1979void MipsAssembler::MulvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1980 CHECK(HasMsa());
1981 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x12),
1982 static_cast<FRegister>(wd),
1983 static_cast<FRegister>(ws),
1984 static_cast<FRegister>(wt));
1985}
1986
1987void MipsAssembler::MulvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1988 CHECK(HasMsa());
1989 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x12),
1990 static_cast<FRegister>(wd),
1991 static_cast<FRegister>(ws),
1992 static_cast<FRegister>(wt));
1993}
1994
1995void MipsAssembler::MulvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
1996 CHECK(HasMsa());
1997 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x12),
1998 static_cast<FRegister>(wd),
1999 static_cast<FRegister>(ws),
2000 static_cast<FRegister>(wt));
2001}
2002
2003void MipsAssembler::MulvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2004 CHECK(HasMsa());
2005 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x12),
2006 static_cast<FRegister>(wd),
2007 static_cast<FRegister>(ws),
2008 static_cast<FRegister>(wt));
2009}
2010
2011void MipsAssembler::Div_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2012 CHECK(HasMsa());
2013 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x12),
2014 static_cast<FRegister>(wd),
2015 static_cast<FRegister>(ws),
2016 static_cast<FRegister>(wt));
2017}
2018
2019void MipsAssembler::Div_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2020 CHECK(HasMsa());
2021 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x12),
2022 static_cast<FRegister>(wd),
2023 static_cast<FRegister>(ws),
2024 static_cast<FRegister>(wt));
2025}
2026
2027void MipsAssembler::Div_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2028 CHECK(HasMsa());
2029 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x12),
2030 static_cast<FRegister>(wd),
2031 static_cast<FRegister>(ws),
2032 static_cast<FRegister>(wt));
2033}
2034
2035void MipsAssembler::Div_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2036 CHECK(HasMsa());
2037 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x12),
2038 static_cast<FRegister>(wd),
2039 static_cast<FRegister>(ws),
2040 static_cast<FRegister>(wt));
2041}
2042
2043void MipsAssembler::Div_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2044 CHECK(HasMsa());
2045 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x12),
2046 static_cast<FRegister>(wd),
2047 static_cast<FRegister>(ws),
2048 static_cast<FRegister>(wt));
2049}
2050
2051void MipsAssembler::Div_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2052 CHECK(HasMsa());
2053 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x12),
2054 static_cast<FRegister>(wd),
2055 static_cast<FRegister>(ws),
2056 static_cast<FRegister>(wt));
2057}
2058
2059void MipsAssembler::Div_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2060 CHECK(HasMsa());
2061 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x12),
2062 static_cast<FRegister>(wd),
2063 static_cast<FRegister>(ws),
2064 static_cast<FRegister>(wt));
2065}
2066
2067void MipsAssembler::Div_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2068 CHECK(HasMsa());
2069 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x12),
2070 static_cast<FRegister>(wd),
2071 static_cast<FRegister>(ws),
2072 static_cast<FRegister>(wt));
2073}
2074
2075void MipsAssembler::Mod_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2076 CHECK(HasMsa());
2077 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x12),
2078 static_cast<FRegister>(wd),
2079 static_cast<FRegister>(ws),
2080 static_cast<FRegister>(wt));
2081}
2082
2083void MipsAssembler::Mod_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2084 CHECK(HasMsa());
2085 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x12),
2086 static_cast<FRegister>(wd),
2087 static_cast<FRegister>(ws),
2088 static_cast<FRegister>(wt));
2089}
2090
2091void MipsAssembler::Mod_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2092 CHECK(HasMsa());
2093 DsFsmInstrFff(EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x12),
2094 static_cast<FRegister>(wd),
2095 static_cast<FRegister>(ws),
2096 static_cast<FRegister>(wt));
2097}
2098
2099void MipsAssembler::Mod_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2100 CHECK(HasMsa());
2101 DsFsmInstrFff(EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x12),
2102 static_cast<FRegister>(wd),
2103 static_cast<FRegister>(ws),
2104 static_cast<FRegister>(wt));
2105}
2106
2107void MipsAssembler::Mod_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2108 CHECK(HasMsa());
2109 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x12),
2110 static_cast<FRegister>(wd),
2111 static_cast<FRegister>(ws),
2112 static_cast<FRegister>(wt));
2113}
2114
2115void MipsAssembler::Mod_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2116 CHECK(HasMsa());
2117 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x12),
2118 static_cast<FRegister>(wd),
2119 static_cast<FRegister>(ws),
2120 static_cast<FRegister>(wt));
2121}
2122
2123void MipsAssembler::Mod_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2124 CHECK(HasMsa());
2125 DsFsmInstrFff(EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x12),
2126 static_cast<FRegister>(wd),
2127 static_cast<FRegister>(ws),
2128 static_cast<FRegister>(wt));
2129}
2130
2131void MipsAssembler::Mod_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2132 CHECK(HasMsa());
2133 DsFsmInstrFff(EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x12),
2134 static_cast<FRegister>(wd),
2135 static_cast<FRegister>(ws),
2136 static_cast<FRegister>(wt));
2137}
2138
2139void MipsAssembler::Add_aB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2140 CHECK(HasMsa());
2141 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x10),
2142 static_cast<FRegister>(wd),
2143 static_cast<FRegister>(ws),
2144 static_cast<FRegister>(wt));
2145}
2146
2147void MipsAssembler::Add_aH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2148 CHECK(HasMsa());
2149 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x10),
2150 static_cast<FRegister>(wd),
2151 static_cast<FRegister>(ws),
2152 static_cast<FRegister>(wt));
2153}
2154
2155void MipsAssembler::Add_aW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2156 CHECK(HasMsa());
2157 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x10),
2158 static_cast<FRegister>(wd),
2159 static_cast<FRegister>(ws),
2160 static_cast<FRegister>(wt));
2161}
2162
2163void MipsAssembler::Add_aD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2164 CHECK(HasMsa());
2165 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x10),
2166 static_cast<FRegister>(wd),
2167 static_cast<FRegister>(ws),
2168 static_cast<FRegister>(wt));
2169}
2170
2171void MipsAssembler::Ave_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2172 CHECK(HasMsa());
2173 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x10),
2174 static_cast<FRegister>(wd),
2175 static_cast<FRegister>(ws),
2176 static_cast<FRegister>(wt));
2177}
2178
2179void MipsAssembler::Ave_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2180 CHECK(HasMsa());
2181 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x10),
2182 static_cast<FRegister>(wd),
2183 static_cast<FRegister>(ws),
2184 static_cast<FRegister>(wt));
2185}
2186
2187void MipsAssembler::Ave_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2188 CHECK(HasMsa());
2189 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x10),
2190 static_cast<FRegister>(wd),
2191 static_cast<FRegister>(ws),
2192 static_cast<FRegister>(wt));
2193}
2194
2195void MipsAssembler::Ave_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2196 CHECK(HasMsa());
2197 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x10),
2198 static_cast<FRegister>(wd),
2199 static_cast<FRegister>(ws),
2200 static_cast<FRegister>(wt));
2201}
2202
2203void MipsAssembler::Ave_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2204 CHECK(HasMsa());
2205 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x10),
2206 static_cast<FRegister>(wd),
2207 static_cast<FRegister>(ws),
2208 static_cast<FRegister>(wt));
2209}
2210
2211void MipsAssembler::Ave_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2212 CHECK(HasMsa());
2213 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x10),
2214 static_cast<FRegister>(wd),
2215 static_cast<FRegister>(ws),
2216 static_cast<FRegister>(wt));
2217}
2218
2219void MipsAssembler::Ave_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2220 CHECK(HasMsa());
2221 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x10),
2222 static_cast<FRegister>(wd),
2223 static_cast<FRegister>(ws),
2224 static_cast<FRegister>(wt));
2225}
2226
2227void MipsAssembler::Ave_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2228 CHECK(HasMsa());
2229 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x10),
2230 static_cast<FRegister>(wd),
2231 static_cast<FRegister>(ws),
2232 static_cast<FRegister>(wt));
2233}
2234
2235void MipsAssembler::Aver_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2236 CHECK(HasMsa());
2237 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x10),
2238 static_cast<FRegister>(wd),
2239 static_cast<FRegister>(ws),
2240 static_cast<FRegister>(wt));
2241}
2242
2243void MipsAssembler::Aver_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2244 CHECK(HasMsa());
2245 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x10),
2246 static_cast<FRegister>(wd),
2247 static_cast<FRegister>(ws),
2248 static_cast<FRegister>(wt));
2249}
2250
2251void MipsAssembler::Aver_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2252 CHECK(HasMsa());
2253 DsFsmInstrFff(EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x10),
2254 static_cast<FRegister>(wd),
2255 static_cast<FRegister>(ws),
2256 static_cast<FRegister>(wt));
2257}
2258
2259void MipsAssembler::Aver_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2260 CHECK(HasMsa());
2261 DsFsmInstrFff(EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x10),
2262 static_cast<FRegister>(wd),
2263 static_cast<FRegister>(ws),
2264 static_cast<FRegister>(wt));
2265}
2266
2267void MipsAssembler::Aver_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2268 CHECK(HasMsa());
2269 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x10),
2270 static_cast<FRegister>(wd),
2271 static_cast<FRegister>(ws),
2272 static_cast<FRegister>(wt));
2273}
2274
2275void MipsAssembler::Aver_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2276 CHECK(HasMsa());
2277 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x10),
2278 static_cast<FRegister>(wd),
2279 static_cast<FRegister>(ws),
2280 static_cast<FRegister>(wt));
2281}
2282
2283void MipsAssembler::Aver_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2284 CHECK(HasMsa());
2285 DsFsmInstrFff(EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x10),
2286 static_cast<FRegister>(wd),
2287 static_cast<FRegister>(ws),
2288 static_cast<FRegister>(wt));
2289}
2290
2291void MipsAssembler::Aver_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2292 CHECK(HasMsa());
2293 DsFsmInstrFff(EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x10),
2294 static_cast<FRegister>(wd),
2295 static_cast<FRegister>(ws),
2296 static_cast<FRegister>(wt));
2297}
2298
2299void MipsAssembler::Max_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2300 CHECK(HasMsa());
2301 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xe),
2302 static_cast<FRegister>(wd),
2303 static_cast<FRegister>(ws),
2304 static_cast<FRegister>(wt));
2305}
2306
2307void MipsAssembler::Max_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2308 CHECK(HasMsa());
2309 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xe),
2310 static_cast<FRegister>(wd),
2311 static_cast<FRegister>(ws),
2312 static_cast<FRegister>(wt));
2313}
2314
2315void MipsAssembler::Max_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2316 CHECK(HasMsa());
2317 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xe),
2318 static_cast<FRegister>(wd),
2319 static_cast<FRegister>(ws),
2320 static_cast<FRegister>(wt));
2321}
2322
2323void MipsAssembler::Max_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2324 CHECK(HasMsa());
2325 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xe),
2326 static_cast<FRegister>(wd),
2327 static_cast<FRegister>(ws),
2328 static_cast<FRegister>(wt));
2329}
2330
2331void MipsAssembler::Max_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2332 CHECK(HasMsa());
2333 DsFsmInstrFff(EmitMsa3R(0x3, 0x0, wt, ws, wd, 0xe),
2334 static_cast<FRegister>(wd),
2335 static_cast<FRegister>(ws),
2336 static_cast<FRegister>(wt));
2337}
2338
2339void MipsAssembler::Max_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2340 CHECK(HasMsa());
2341 DsFsmInstrFff(EmitMsa3R(0x3, 0x1, wt, ws, wd, 0xe),
2342 static_cast<FRegister>(wd),
2343 static_cast<FRegister>(ws),
2344 static_cast<FRegister>(wt));
2345}
2346
2347void MipsAssembler::Max_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2348 CHECK(HasMsa());
2349 DsFsmInstrFff(EmitMsa3R(0x3, 0x2, wt, ws, wd, 0xe),
2350 static_cast<FRegister>(wd),
2351 static_cast<FRegister>(ws),
2352 static_cast<FRegister>(wt));
2353}
2354
2355void MipsAssembler::Max_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2356 CHECK(HasMsa());
2357 DsFsmInstrFff(EmitMsa3R(0x3, 0x3, wt, ws, wd, 0xe),
2358 static_cast<FRegister>(wd),
2359 static_cast<FRegister>(ws),
2360 static_cast<FRegister>(wt));
2361}
2362
2363void MipsAssembler::Min_sB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2364 CHECK(HasMsa());
2365 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0xe),
2366 static_cast<FRegister>(wd),
2367 static_cast<FRegister>(ws),
2368 static_cast<FRegister>(wt));
2369}
2370
2371void MipsAssembler::Min_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2372 CHECK(HasMsa());
2373 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0xe),
2374 static_cast<FRegister>(wd),
2375 static_cast<FRegister>(ws),
2376 static_cast<FRegister>(wt));
2377}
2378
2379void MipsAssembler::Min_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2380 CHECK(HasMsa());
2381 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0xe),
2382 static_cast<FRegister>(wd),
2383 static_cast<FRegister>(ws),
2384 static_cast<FRegister>(wt));
2385}
2386
2387void MipsAssembler::Min_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2388 CHECK(HasMsa());
2389 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0xe),
2390 static_cast<FRegister>(wd),
2391 static_cast<FRegister>(ws),
2392 static_cast<FRegister>(wt));
2393}
2394
2395void MipsAssembler::Min_uB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2396 CHECK(HasMsa());
2397 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0xe),
2398 static_cast<FRegister>(wd),
2399 static_cast<FRegister>(ws),
2400 static_cast<FRegister>(wt));
2401}
2402
2403void MipsAssembler::Min_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2404 CHECK(HasMsa());
2405 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0xe),
2406 static_cast<FRegister>(wd),
2407 static_cast<FRegister>(ws),
2408 static_cast<FRegister>(wt));
2409}
2410
2411void MipsAssembler::Min_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2412 CHECK(HasMsa());
2413 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0xe),
2414 static_cast<FRegister>(wd),
2415 static_cast<FRegister>(ws),
2416 static_cast<FRegister>(wt));
2417}
2418
2419void MipsAssembler::Min_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2420 CHECK(HasMsa());
2421 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0xe),
2422 static_cast<FRegister>(wd),
2423 static_cast<FRegister>(ws),
2424 static_cast<FRegister>(wt));
2425}
2426
2427void MipsAssembler::FaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2428 CHECK(HasMsa());
2429 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0x1b),
2430 static_cast<FRegister>(wd),
2431 static_cast<FRegister>(ws),
2432 static_cast<FRegister>(wt));
2433}
2434
2435void MipsAssembler::FaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2436 CHECK(HasMsa());
2437 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0x1b),
2438 static_cast<FRegister>(wd),
2439 static_cast<FRegister>(ws),
2440 static_cast<FRegister>(wt));
2441}
2442
2443void MipsAssembler::FsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2444 CHECK(HasMsa());
2445 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0x1b),
2446 static_cast<FRegister>(wd),
2447 static_cast<FRegister>(ws),
2448 static_cast<FRegister>(wt));
2449}
2450
2451void MipsAssembler::FsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2452 CHECK(HasMsa());
2453 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0x1b),
2454 static_cast<FRegister>(wd),
2455 static_cast<FRegister>(ws),
2456 static_cast<FRegister>(wt));
2457}
2458
2459void MipsAssembler::FmulW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2460 CHECK(HasMsa());
2461 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x1b),
2462 static_cast<FRegister>(wd),
2463 static_cast<FRegister>(ws),
2464 static_cast<FRegister>(wt));
2465}
2466
2467void MipsAssembler::FmulD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2468 CHECK(HasMsa());
2469 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x1b),
2470 static_cast<FRegister>(wd),
2471 static_cast<FRegister>(ws),
2472 static_cast<FRegister>(wt));
2473}
2474
2475void MipsAssembler::FdivW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2476 CHECK(HasMsa());
2477 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x1b),
2478 static_cast<FRegister>(wd),
2479 static_cast<FRegister>(ws),
2480 static_cast<FRegister>(wt));
2481}
2482
2483void MipsAssembler::FdivD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2484 CHECK(HasMsa());
2485 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x1b),
2486 static_cast<FRegister>(wd),
2487 static_cast<FRegister>(ws),
2488 static_cast<FRegister>(wt));
2489}
2490
2491void MipsAssembler::FmaxW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2492 CHECK(HasMsa());
2493 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x1b),
2494 static_cast<FRegister>(wd),
2495 static_cast<FRegister>(ws),
2496 static_cast<FRegister>(wt));
2497}
2498
2499void MipsAssembler::FmaxD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2500 CHECK(HasMsa());
2501 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x1b),
2502 static_cast<FRegister>(wd),
2503 static_cast<FRegister>(ws),
2504 static_cast<FRegister>(wt));
2505}
2506
2507void MipsAssembler::FminW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2508 CHECK(HasMsa());
2509 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x1b),
2510 static_cast<FRegister>(wd),
2511 static_cast<FRegister>(ws),
2512 static_cast<FRegister>(wt));
2513}
2514
2515void MipsAssembler::FminD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2516 CHECK(HasMsa());
2517 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x1b),
2518 static_cast<FRegister>(wd),
2519 static_cast<FRegister>(ws),
2520 static_cast<FRegister>(wt));
2521}
2522
2523void MipsAssembler::Ffint_sW(VectorRegister wd, VectorRegister ws) {
2524 CHECK(HasMsa());
2525 DsFsmInstrFff(EmitMsa2RF(0x19e, 0x0, ws, wd, 0x1e),
2526 static_cast<FRegister>(wd),
2527 static_cast<FRegister>(ws),
2528 static_cast<FRegister>(ws));
2529}
2530
2531void MipsAssembler::Ffint_sD(VectorRegister wd, VectorRegister ws) {
2532 CHECK(HasMsa());
2533 DsFsmInstrFff(EmitMsa2RF(0x19e, 0x1, ws, wd, 0x1e),
2534 static_cast<FRegister>(wd),
2535 static_cast<FRegister>(ws),
2536 static_cast<FRegister>(ws));
2537}
2538
2539void MipsAssembler::Ftint_sW(VectorRegister wd, VectorRegister ws) {
2540 CHECK(HasMsa());
2541 DsFsmInstrFff(EmitMsa2RF(0x19c, 0x0, ws, wd, 0x1e),
2542 static_cast<FRegister>(wd),
2543 static_cast<FRegister>(ws),
2544 static_cast<FRegister>(ws));
2545}
2546
2547void MipsAssembler::Ftint_sD(VectorRegister wd, VectorRegister ws) {
2548 CHECK(HasMsa());
2549 DsFsmInstrFff(EmitMsa2RF(0x19c, 0x1, ws, wd, 0x1e),
2550 static_cast<FRegister>(wd),
2551 static_cast<FRegister>(ws),
2552 static_cast<FRegister>(ws));
2553}
2554
2555void MipsAssembler::SllB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2556 CHECK(HasMsa());
2557 DsFsmInstrFff(EmitMsa3R(0x0, 0x0, wt, ws, wd, 0xd),
2558 static_cast<FRegister>(wd),
2559 static_cast<FRegister>(ws),
2560 static_cast<FRegister>(wt));
2561}
2562
2563void MipsAssembler::SllH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2564 CHECK(HasMsa());
2565 DsFsmInstrFff(EmitMsa3R(0x0, 0x1, wt, ws, wd, 0xd),
2566 static_cast<FRegister>(wd),
2567 static_cast<FRegister>(ws),
2568 static_cast<FRegister>(wt));
2569}
2570
2571void MipsAssembler::SllW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2572 CHECK(HasMsa());
2573 DsFsmInstrFff(EmitMsa3R(0x0, 0x2, wt, ws, wd, 0xd),
2574 static_cast<FRegister>(wd),
2575 static_cast<FRegister>(ws),
2576 static_cast<FRegister>(wt));
2577}
2578
2579void MipsAssembler::SllD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2580 CHECK(HasMsa());
2581 DsFsmInstrFff(EmitMsa3R(0x0, 0x3, wt, ws, wd, 0xd),
2582 static_cast<FRegister>(wd),
2583 static_cast<FRegister>(ws),
2584 static_cast<FRegister>(wt));
2585}
2586
2587void MipsAssembler::SraB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2588 CHECK(HasMsa());
2589 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0xd),
2590 static_cast<FRegister>(wd),
2591 static_cast<FRegister>(ws),
2592 static_cast<FRegister>(wt));
2593}
2594
2595void MipsAssembler::SraH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2596 CHECK(HasMsa());
2597 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0xd),
2598 static_cast<FRegister>(wd),
2599 static_cast<FRegister>(ws),
2600 static_cast<FRegister>(wt));
2601}
2602
2603void MipsAssembler::SraW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2604 CHECK(HasMsa());
2605 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0xd),
2606 static_cast<FRegister>(wd),
2607 static_cast<FRegister>(ws),
2608 static_cast<FRegister>(wt));
2609}
2610
2611void MipsAssembler::SraD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2612 CHECK(HasMsa());
2613 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0xd),
2614 static_cast<FRegister>(wd),
2615 static_cast<FRegister>(ws),
2616 static_cast<FRegister>(wt));
2617}
2618
2619void MipsAssembler::SrlB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2620 CHECK(HasMsa());
2621 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0xd),
2622 static_cast<FRegister>(wd),
2623 static_cast<FRegister>(ws),
2624 static_cast<FRegister>(wt));
2625}
2626
2627void MipsAssembler::SrlH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2628 CHECK(HasMsa());
2629 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0xd),
2630 static_cast<FRegister>(wd),
2631 static_cast<FRegister>(ws),
2632 static_cast<FRegister>(wt));
2633}
2634
2635void MipsAssembler::SrlW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2636 CHECK(HasMsa());
2637 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0xd),
2638 static_cast<FRegister>(wd),
2639 static_cast<FRegister>(ws),
2640 static_cast<FRegister>(wt));
2641}
2642
2643void MipsAssembler::SrlD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2644 CHECK(HasMsa());
2645 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0xd),
2646 static_cast<FRegister>(wd),
2647 static_cast<FRegister>(ws),
2648 static_cast<FRegister>(wt));
2649}
2650
2651void MipsAssembler::SlliB(VectorRegister wd, VectorRegister ws, int shamt3) {
2652 CHECK(HasMsa());
2653 CHECK(IsUint<3>(shamt3)) << shamt3;
2654 DsFsmInstrFff(EmitMsaBIT(0x0, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2655 static_cast<FRegister>(wd),
2656 static_cast<FRegister>(ws),
2657 static_cast<FRegister>(ws));
2658}
2659
2660void MipsAssembler::SlliH(VectorRegister wd, VectorRegister ws, int shamt4) {
2661 CHECK(HasMsa());
2662 CHECK(IsUint<4>(shamt4)) << shamt4;
2663 DsFsmInstrFff(EmitMsaBIT(0x0, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2664 static_cast<FRegister>(wd),
2665 static_cast<FRegister>(ws),
2666 static_cast<FRegister>(ws));
2667}
2668
2669void MipsAssembler::SlliW(VectorRegister wd, VectorRegister ws, int shamt5) {
2670 CHECK(HasMsa());
2671 CHECK(IsUint<5>(shamt5)) << shamt5;
2672 DsFsmInstrFff(EmitMsaBIT(0x0, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2673 static_cast<FRegister>(wd),
2674 static_cast<FRegister>(ws),
2675 static_cast<FRegister>(ws));
2676}
2677
2678void MipsAssembler::SlliD(VectorRegister wd, VectorRegister ws, int shamt6) {
2679 CHECK(HasMsa());
2680 CHECK(IsUint<6>(shamt6)) << shamt6;
2681 DsFsmInstrFff(EmitMsaBIT(0x0, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2682 static_cast<FRegister>(wd),
2683 static_cast<FRegister>(ws),
2684 static_cast<FRegister>(ws));
2685}
2686
2687void MipsAssembler::SraiB(VectorRegister wd, VectorRegister ws, int shamt3) {
2688 CHECK(HasMsa());
2689 CHECK(IsUint<3>(shamt3)) << shamt3;
2690 DsFsmInstrFff(EmitMsaBIT(0x1, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2691 static_cast<FRegister>(wd),
2692 static_cast<FRegister>(ws),
2693 static_cast<FRegister>(ws));
2694}
2695
2696void MipsAssembler::SraiH(VectorRegister wd, VectorRegister ws, int shamt4) {
2697 CHECK(HasMsa());
2698 CHECK(IsUint<4>(shamt4)) << shamt4;
2699 DsFsmInstrFff(EmitMsaBIT(0x1, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2700 static_cast<FRegister>(wd),
2701 static_cast<FRegister>(ws),
2702 static_cast<FRegister>(ws));
2703}
2704
2705void MipsAssembler::SraiW(VectorRegister wd, VectorRegister ws, int shamt5) {
2706 CHECK(HasMsa());
2707 CHECK(IsUint<5>(shamt5)) << shamt5;
2708 DsFsmInstrFff(EmitMsaBIT(0x1, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2709 static_cast<FRegister>(wd),
2710 static_cast<FRegister>(ws),
2711 static_cast<FRegister>(ws));
2712}
2713
2714void MipsAssembler::SraiD(VectorRegister wd, VectorRegister ws, int shamt6) {
2715 CHECK(HasMsa());
2716 CHECK(IsUint<6>(shamt6)) << shamt6;
2717 DsFsmInstrFff(EmitMsaBIT(0x1, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2718 static_cast<FRegister>(wd),
2719 static_cast<FRegister>(ws),
2720 static_cast<FRegister>(ws));
2721}
2722
2723void MipsAssembler::SrliB(VectorRegister wd, VectorRegister ws, int shamt3) {
2724 CHECK(HasMsa());
2725 CHECK(IsUint<3>(shamt3)) << shamt3;
2726 DsFsmInstrFff(EmitMsaBIT(0x2, shamt3 | kMsaDfMByteMask, ws, wd, 0x9),
2727 static_cast<FRegister>(wd),
2728 static_cast<FRegister>(ws),
2729 static_cast<FRegister>(ws));
2730}
2731
2732void MipsAssembler::SrliH(VectorRegister wd, VectorRegister ws, int shamt4) {
2733 CHECK(HasMsa());
2734 CHECK(IsUint<4>(shamt4)) << shamt4;
2735 DsFsmInstrFff(EmitMsaBIT(0x2, shamt4 | kMsaDfMHalfwordMask, ws, wd, 0x9),
2736 static_cast<FRegister>(wd),
2737 static_cast<FRegister>(ws),
2738 static_cast<FRegister>(ws));
2739}
2740
2741void MipsAssembler::SrliW(VectorRegister wd, VectorRegister ws, int shamt5) {
2742 CHECK(HasMsa());
2743 CHECK(IsUint<5>(shamt5)) << shamt5;
2744 DsFsmInstrFff(EmitMsaBIT(0x2, shamt5 | kMsaDfMWordMask, ws, wd, 0x9),
2745 static_cast<FRegister>(wd),
2746 static_cast<FRegister>(ws),
2747 static_cast<FRegister>(ws));
2748}
2749
2750void MipsAssembler::SrliD(VectorRegister wd, VectorRegister ws, int shamt6) {
2751 CHECK(HasMsa());
2752 CHECK(IsUint<6>(shamt6)) << shamt6;
2753 DsFsmInstrFff(EmitMsaBIT(0x2, shamt6 | kMsaDfMDoublewordMask, ws, wd, 0x9),
2754 static_cast<FRegister>(wd),
2755 static_cast<FRegister>(ws),
2756 static_cast<FRegister>(ws));
2757}
2758
2759void MipsAssembler::MoveV(VectorRegister wd, VectorRegister ws) {
2760 CHECK(HasMsa());
2761 DsFsmInstrFff(EmitMsaBIT(0x1, 0x3e, ws, wd, 0x19),
2762 static_cast<FRegister>(wd),
2763 static_cast<FRegister>(ws),
2764 static_cast<FRegister>(ws));
2765}
2766
2767void MipsAssembler::SplatiB(VectorRegister wd, VectorRegister ws, int n4) {
2768 CHECK(HasMsa());
2769 CHECK(IsUint<4>(n4)) << n4;
2770 DsFsmInstrFff(EmitMsaELM(0x1, n4 | kMsaDfNByteMask, ws, wd, 0x19),
2771 static_cast<FRegister>(wd),
2772 static_cast<FRegister>(ws),
2773 static_cast<FRegister>(ws));
2774}
2775
2776void MipsAssembler::SplatiH(VectorRegister wd, VectorRegister ws, int n3) {
2777 CHECK(HasMsa());
2778 CHECK(IsUint<3>(n3)) << n3;
2779 DsFsmInstrFff(EmitMsaELM(0x1, n3 | kMsaDfNHalfwordMask, ws, wd, 0x19),
2780 static_cast<FRegister>(wd),
2781 static_cast<FRegister>(ws),
2782 static_cast<FRegister>(ws));
2783}
2784
2785void MipsAssembler::SplatiW(VectorRegister wd, VectorRegister ws, int n2) {
2786 CHECK(HasMsa());
2787 CHECK(IsUint<2>(n2)) << n2;
2788 DsFsmInstrFff(EmitMsaELM(0x1, n2 | kMsaDfNWordMask, ws, wd, 0x19),
2789 static_cast<FRegister>(wd),
2790 static_cast<FRegister>(ws),
2791 static_cast<FRegister>(ws));
2792}
2793
2794void MipsAssembler::SplatiD(VectorRegister wd, VectorRegister ws, int n1) {
2795 CHECK(HasMsa());
2796 CHECK(IsUint<1>(n1)) << n1;
2797 DsFsmInstrFff(EmitMsaELM(0x1, n1 | kMsaDfNDoublewordMask, ws, wd, 0x19),
2798 static_cast<FRegister>(wd),
2799 static_cast<FRegister>(ws),
2800 static_cast<FRegister>(ws));
2801}
2802
Lena Djokic3309c012017-10-13 14:34:32 +02002803void MipsAssembler::Copy_sB(Register rd, VectorRegister ws, int n4) {
2804 CHECK(HasMsa());
2805 CHECK(IsUint<4>(n4)) << n4;
2806 DsFsmInstrRf(EmitMsaELM(0x2, n4 | kMsaDfNByteMask, ws, static_cast<VectorRegister>(rd), 0x19),
2807 rd,
2808 static_cast<FRegister>(ws));
2809}
2810
2811void MipsAssembler::Copy_sH(Register rd, VectorRegister ws, int n3) {
2812 CHECK(HasMsa());
2813 CHECK(IsUint<3>(n3)) << n3;
2814 DsFsmInstrRf(EmitMsaELM(0x2, n3 | kMsaDfNHalfwordMask, ws, static_cast<VectorRegister>(rd), 0x19),
2815 rd,
2816 static_cast<FRegister>(ws));
2817}
2818
2819void MipsAssembler::Copy_sW(Register rd, VectorRegister ws, int n2) {
2820 CHECK(HasMsa());
2821 CHECK(IsUint<2>(n2)) << n2;
2822 DsFsmInstrRf(EmitMsaELM(0x2, n2 | kMsaDfNWordMask, ws, static_cast<VectorRegister>(rd), 0x19),
2823 rd,
2824 static_cast<FRegister>(ws));
2825}
2826
2827void MipsAssembler::Copy_uB(Register rd, VectorRegister ws, int n4) {
2828 CHECK(HasMsa());
2829 CHECK(IsUint<4>(n4)) << n4;
2830 DsFsmInstrRf(EmitMsaELM(0x3, n4 | kMsaDfNByteMask, ws, static_cast<VectorRegister>(rd), 0x19),
2831 rd,
2832 static_cast<FRegister>(ws));
2833}
2834
2835void MipsAssembler::Copy_uH(Register rd, VectorRegister ws, int n3) {
2836 CHECK(HasMsa());
2837 CHECK(IsUint<3>(n3)) << n3;
2838 DsFsmInstrRf(EmitMsaELM(0x3, n3 | kMsaDfNHalfwordMask, ws, static_cast<VectorRegister>(rd), 0x19),
2839 rd,
2840 static_cast<FRegister>(ws));
2841}
2842
2843void MipsAssembler::InsertB(VectorRegister wd, Register rs, int n4) {
2844 CHECK(HasMsa());
2845 CHECK(IsUint<4>(n4)) << n4;
2846 DsFsmInstrFffr(EmitMsaELM(0x4, n4 | kMsaDfNByteMask, static_cast<VectorRegister>(rs), wd, 0x19),
2847 static_cast<FRegister>(wd),
2848 static_cast<FRegister>(wd),
2849 rs);
2850}
2851
2852void MipsAssembler::InsertH(VectorRegister wd, Register rs, int n3) {
2853 CHECK(HasMsa());
2854 CHECK(IsUint<3>(n3)) << n3;
2855 DsFsmInstrFffr(
2856 EmitMsaELM(0x4, n3 | kMsaDfNHalfwordMask, static_cast<VectorRegister>(rs), wd, 0x19),
2857 static_cast<FRegister>(wd),
2858 static_cast<FRegister>(wd),
2859 rs);
2860}
2861
2862void MipsAssembler::InsertW(VectorRegister wd, Register rs, int n2) {
2863 CHECK(HasMsa());
2864 CHECK(IsUint<2>(n2)) << n2;
2865 DsFsmInstrFffr(EmitMsaELM(0x4, n2 | kMsaDfNWordMask, static_cast<VectorRegister>(rs), wd, 0x19),
2866 static_cast<FRegister>(wd),
2867 static_cast<FRegister>(wd),
2868 rs);
2869}
2870
Lena Djokic0758ae72017-05-23 11:06:23 +02002871void MipsAssembler::FillB(VectorRegister wd, Register rs) {
2872 CHECK(HasMsa());
2873 DsFsmInstrFr(EmitMsa2R(0xc0, 0x0, static_cast<VectorRegister>(rs), wd, 0x1e),
2874 static_cast<FRegister>(wd),
2875 rs);
2876}
2877
2878void MipsAssembler::FillH(VectorRegister wd, Register rs) {
2879 CHECK(HasMsa());
2880 DsFsmInstrFr(EmitMsa2R(0xc0, 0x1, static_cast<VectorRegister>(rs), wd, 0x1e),
2881 static_cast<FRegister>(wd),
2882 rs);
2883}
2884
2885void MipsAssembler::FillW(VectorRegister wd, Register rs) {
2886 CHECK(HasMsa());
2887 DsFsmInstrFr(EmitMsa2R(0xc0, 0x2, static_cast<VectorRegister>(rs), wd, 0x1e),
2888 static_cast<FRegister>(wd),
2889 rs);
2890}
2891
2892void MipsAssembler::LdiB(VectorRegister wd, int imm8) {
2893 CHECK(HasMsa());
2894 CHECK(IsInt<8>(imm8)) << imm8;
2895 DsFsmInstrFr(EmitMsaI10(0x6, 0x0, imm8 & kMsaS10Mask, wd, 0x7),
2896 static_cast<FRegister>(wd),
2897 ZERO);
2898}
2899
2900void MipsAssembler::LdiH(VectorRegister wd, int imm10) {
2901 CHECK(HasMsa());
2902 CHECK(IsInt<10>(imm10)) << imm10;
2903 DsFsmInstrFr(EmitMsaI10(0x6, 0x1, imm10 & kMsaS10Mask, wd, 0x7),
2904 static_cast<FRegister>(wd),
2905 ZERO);
2906}
2907
2908void MipsAssembler::LdiW(VectorRegister wd, int imm10) {
2909 CHECK(HasMsa());
2910 CHECK(IsInt<10>(imm10)) << imm10;
2911 DsFsmInstrFr(EmitMsaI10(0x6, 0x2, imm10 & kMsaS10Mask, wd, 0x7),
2912 static_cast<FRegister>(wd),
2913 ZERO);
2914}
2915
2916void MipsAssembler::LdiD(VectorRegister wd, int imm10) {
2917 CHECK(HasMsa());
2918 CHECK(IsInt<10>(imm10)) << imm10;
2919 DsFsmInstrFr(EmitMsaI10(0x6, 0x3, imm10 & kMsaS10Mask, wd, 0x7),
2920 static_cast<FRegister>(wd),
2921 ZERO);
2922}
2923
2924void MipsAssembler::LdB(VectorRegister wd, Register rs, int offset) {
2925 CHECK(HasMsa());
2926 CHECK(IsInt<10>(offset)) << offset;
2927 DsFsmInstrFr(EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x8, 0x0),
2928 static_cast<FRegister>(wd),
2929 rs);
2930}
2931
2932void MipsAssembler::LdH(VectorRegister wd, Register rs, int offset) {
2933 CHECK(HasMsa());
2934 CHECK(IsInt<11>(offset)) << offset;
2935 CHECK_ALIGNED(offset, kMipsHalfwordSize);
2936 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x8, 0x1),
2937 static_cast<FRegister>(wd),
2938 rs);
2939}
2940
2941void MipsAssembler::LdW(VectorRegister wd, Register rs, int offset) {
2942 CHECK(HasMsa());
2943 CHECK(IsInt<12>(offset)) << offset;
2944 CHECK_ALIGNED(offset, kMipsWordSize);
2945 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x8, 0x2),
2946 static_cast<FRegister>(wd),
2947 rs);
2948}
2949
2950void MipsAssembler::LdD(VectorRegister wd, Register rs, int offset) {
2951 CHECK(HasMsa());
2952 CHECK(IsInt<13>(offset)) << offset;
2953 CHECK_ALIGNED(offset, kMipsDoublewordSize);
2954 DsFsmInstrFr(EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x8, 0x3),
2955 static_cast<FRegister>(wd),
2956 rs);
2957}
2958
2959void MipsAssembler::StB(VectorRegister wd, Register rs, int offset) {
2960 CHECK(HasMsa());
2961 CHECK(IsInt<10>(offset)) << offset;
2962 DsFsmInstrFR(EmitMsaMI10(offset & kMsaS10Mask, rs, wd, 0x9, 0x0), static_cast<FRegister>(wd), rs);
2963}
2964
2965void MipsAssembler::StH(VectorRegister wd, Register rs, int offset) {
2966 CHECK(HasMsa());
2967 CHECK(IsInt<11>(offset)) << offset;
2968 CHECK_ALIGNED(offset, kMipsHalfwordSize);
2969 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_2) & kMsaS10Mask, rs, wd, 0x9, 0x1),
2970 static_cast<FRegister>(wd),
2971 rs);
2972}
2973
2974void MipsAssembler::StW(VectorRegister wd, Register rs, int offset) {
2975 CHECK(HasMsa());
2976 CHECK(IsInt<12>(offset)) << offset;
2977 CHECK_ALIGNED(offset, kMipsWordSize);
2978 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_4) & kMsaS10Mask, rs, wd, 0x9, 0x2),
2979 static_cast<FRegister>(wd),
2980 rs);
2981}
2982
2983void MipsAssembler::StD(VectorRegister wd, Register rs, int offset) {
2984 CHECK(HasMsa());
2985 CHECK(IsInt<13>(offset)) << offset;
2986 CHECK_ALIGNED(offset, kMipsDoublewordSize);
2987 DsFsmInstrFR(EmitMsaMI10((offset >> TIMES_8) & kMsaS10Mask, rs, wd, 0x9, 0x3),
2988 static_cast<FRegister>(wd),
2989 rs);
2990}
2991
Lena Djokic3309c012017-10-13 14:34:32 +02002992void MipsAssembler::IlvlB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
2993 CHECK(HasMsa());
2994 DsFsmInstrFff(EmitMsa3R(0x4, 0x0, wt, ws, wd, 0x14),
2995 static_cast<FRegister>(wd),
2996 static_cast<FRegister>(ws),
2997 static_cast<FRegister>(wt));
2998}
2999
3000void MipsAssembler::IlvlH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3001 CHECK(HasMsa());
3002 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x14),
3003 static_cast<FRegister>(wd),
3004 static_cast<FRegister>(ws),
3005 static_cast<FRegister>(wt));
3006}
3007
3008void MipsAssembler::IlvlW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3009 CHECK(HasMsa());
3010 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x14),
3011 static_cast<FRegister>(wd),
3012 static_cast<FRegister>(ws),
3013 static_cast<FRegister>(wt));
3014}
3015
3016void MipsAssembler::IlvlD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3017 CHECK(HasMsa());
3018 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x14),
3019 static_cast<FRegister>(wd),
3020 static_cast<FRegister>(ws),
3021 static_cast<FRegister>(wt));
3022}
3023
Lena Djokic0758ae72017-05-23 11:06:23 +02003024void MipsAssembler::IlvrB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3025 CHECK(HasMsa());
3026 DsFsmInstrFff(EmitMsa3R(0x5, 0x0, wt, ws, wd, 0x14),
3027 static_cast<FRegister>(wd),
3028 static_cast<FRegister>(ws),
3029 static_cast<FRegister>(wt));
3030}
3031
3032void MipsAssembler::IlvrH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3033 CHECK(HasMsa());
3034 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x14),
3035 static_cast<FRegister>(wd),
3036 static_cast<FRegister>(ws),
3037 static_cast<FRegister>(wt));
3038}
3039
3040void MipsAssembler::IlvrW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3041 CHECK(HasMsa());
3042 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x14),
3043 static_cast<FRegister>(wd),
3044 static_cast<FRegister>(ws),
3045 static_cast<FRegister>(wt));
3046}
3047
3048void MipsAssembler::IlvrD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3049 CHECK(HasMsa());
3050 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x14),
3051 static_cast<FRegister>(wd),
3052 static_cast<FRegister>(ws),
3053 static_cast<FRegister>(wt));
3054}
3055
Lena Djokic3309c012017-10-13 14:34:32 +02003056void MipsAssembler::IlvevB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3057 CHECK(HasMsa());
3058 DsFsmInstrFff(EmitMsa3R(0x6, 0x0, wt, ws, wd, 0x14),
3059 static_cast<FRegister>(wd),
3060 static_cast<FRegister>(ws),
3061 static_cast<FRegister>(wt));
3062}
3063
3064void MipsAssembler::IlvevH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3065 CHECK(HasMsa());
3066 DsFsmInstrFff(EmitMsa3R(0x6, 0x1, wt, ws, wd, 0x14),
3067 static_cast<FRegister>(wd),
3068 static_cast<FRegister>(ws),
3069 static_cast<FRegister>(wt));
3070}
3071
3072void MipsAssembler::IlvevW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3073 CHECK(HasMsa());
3074 DsFsmInstrFff(EmitMsa3R(0x6, 0x2, wt, ws, wd, 0x14),
3075 static_cast<FRegister>(wd),
3076 static_cast<FRegister>(ws),
3077 static_cast<FRegister>(wt));
3078}
3079
3080void MipsAssembler::IlvevD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3081 CHECK(HasMsa());
3082 DsFsmInstrFff(EmitMsa3R(0x6, 0x3, wt, ws, wd, 0x14),
3083 static_cast<FRegister>(wd),
3084 static_cast<FRegister>(ws),
3085 static_cast<FRegister>(wt));
3086}
3087
3088void MipsAssembler::IlvodB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3089 CHECK(HasMsa());
3090 DsFsmInstrFff(EmitMsa3R(0x7, 0x0, wt, ws, wd, 0x14),
3091 static_cast<FRegister>(wd),
3092 static_cast<FRegister>(ws),
3093 static_cast<FRegister>(wt));
3094}
3095
3096void MipsAssembler::IlvodH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3097 CHECK(HasMsa());
3098 DsFsmInstrFff(EmitMsa3R(0x7, 0x1, wt, ws, wd, 0x14),
3099 static_cast<FRegister>(wd),
3100 static_cast<FRegister>(ws),
3101 static_cast<FRegister>(wt));
3102}
3103
3104void MipsAssembler::IlvodW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3105 CHECK(HasMsa());
3106 DsFsmInstrFff(EmitMsa3R(0x7, 0x2, wt, ws, wd, 0x14),
3107 static_cast<FRegister>(wd),
3108 static_cast<FRegister>(ws),
3109 static_cast<FRegister>(wt));
3110}
3111
3112void MipsAssembler::IlvodD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3113 CHECK(HasMsa());
3114 DsFsmInstrFff(EmitMsa3R(0x7, 0x3, wt, ws, wd, 0x14),
3115 static_cast<FRegister>(wd),
3116 static_cast<FRegister>(ws),
3117 static_cast<FRegister>(wt));
3118}
3119
Lena Djokicb3d79e42017-07-25 11:20:52 +02003120void MipsAssembler::MaddvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3121 CHECK(HasMsa());
3122 DsFsmInstrFff(EmitMsa3R(0x1, 0x0, wt, ws, wd, 0x12),
3123 static_cast<FRegister>(wd),
3124 static_cast<FRegister>(ws),
3125 static_cast<FRegister>(wt));
3126}
3127
3128void MipsAssembler::MaddvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3129 CHECK(HasMsa());
3130 DsFsmInstrFff(EmitMsa3R(0x1, 0x1, wt, ws, wd, 0x12),
3131 static_cast<FRegister>(wd),
3132 static_cast<FRegister>(ws),
3133 static_cast<FRegister>(wt));
3134}
3135
3136void MipsAssembler::MaddvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3137 CHECK(HasMsa());
3138 DsFsmInstrFff(EmitMsa3R(0x1, 0x2, wt, ws, wd, 0x12),
3139 static_cast<FRegister>(wd),
3140 static_cast<FRegister>(ws),
3141 static_cast<FRegister>(wt));
3142}
3143
3144void MipsAssembler::MaddvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3145 CHECK(HasMsa());
3146 DsFsmInstrFff(EmitMsa3R(0x1, 0x3, wt, ws, wd, 0x12),
3147 static_cast<FRegister>(wd),
3148 static_cast<FRegister>(ws),
3149 static_cast<FRegister>(wt));
3150}
3151
3152void MipsAssembler::MsubvB(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3153 CHECK(HasMsa());
3154 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0x12),
3155 static_cast<FRegister>(wd),
3156 static_cast<FRegister>(ws),
3157 static_cast<FRegister>(wt));
3158}
3159
3160void MipsAssembler::MsubvH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3161 CHECK(HasMsa());
3162 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0x12),
3163 static_cast<FRegister>(wd),
3164 static_cast<FRegister>(ws),
3165 static_cast<FRegister>(wt));
3166}
3167
3168void MipsAssembler::MsubvW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3169 CHECK(HasMsa());
3170 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0x12),
3171 static_cast<FRegister>(wd),
3172 static_cast<FRegister>(ws),
3173 static_cast<FRegister>(wt));
3174}
3175
3176void MipsAssembler::MsubvD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3177 CHECK(HasMsa());
3178 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0x12),
3179 static_cast<FRegister>(wd),
3180 static_cast<FRegister>(ws),
3181 static_cast<FRegister>(wt));
3182}
3183
3184void MipsAssembler::FmaddW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3185 CHECK(HasMsa());
3186 DsFsmInstrFff(EmitMsa3R(0x2, 0x0, wt, ws, wd, 0x1b),
3187 static_cast<FRegister>(wd),
3188 static_cast<FRegister>(ws),
3189 static_cast<FRegister>(wt));
3190}
3191
3192void MipsAssembler::FmaddD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3193 CHECK(HasMsa());
3194 DsFsmInstrFff(EmitMsa3R(0x2, 0x1, wt, ws, wd, 0x1b),
3195 static_cast<FRegister>(wd),
3196 static_cast<FRegister>(ws),
3197 static_cast<FRegister>(wt));
3198}
3199
3200void MipsAssembler::FmsubW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3201 CHECK(HasMsa());
3202 DsFsmInstrFff(EmitMsa3R(0x2, 0x2, wt, ws, wd, 0x1b),
3203 static_cast<FRegister>(wd),
3204 static_cast<FRegister>(ws),
3205 static_cast<FRegister>(wt));
3206}
3207
3208void MipsAssembler::FmsubD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3209 CHECK(HasMsa());
3210 DsFsmInstrFff(EmitMsa3R(0x2, 0x3, wt, ws, wd, 0x1b),
3211 static_cast<FRegister>(wd),
3212 static_cast<FRegister>(ws),
3213 static_cast<FRegister>(wt));
3214}
3215
Lena Djokic3309c012017-10-13 14:34:32 +02003216void MipsAssembler::Hadd_sH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3217 CHECK(HasMsa());
3218 DsFsmInstrFff(EmitMsa3R(0x4, 0x1, wt, ws, wd, 0x15),
3219 static_cast<FRegister>(wd),
3220 static_cast<FRegister>(ws),
3221 static_cast<FRegister>(wt));
3222}
3223
3224void MipsAssembler::Hadd_sW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3225 CHECK(HasMsa());
3226 DsFsmInstrFff(EmitMsa3R(0x4, 0x2, wt, ws, wd, 0x15),
3227 static_cast<FRegister>(wd),
3228 static_cast<FRegister>(ws),
3229 static_cast<FRegister>(wt));
3230}
3231
3232void MipsAssembler::Hadd_sD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3233 CHECK(HasMsa());
3234 DsFsmInstrFff(EmitMsa3R(0x4, 0x3, wt, ws, wd, 0x15),
3235 static_cast<FRegister>(wd),
3236 static_cast<FRegister>(ws),
3237 static_cast<FRegister>(wt));
3238}
3239
3240void MipsAssembler::Hadd_uH(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3241 CHECK(HasMsa());
3242 DsFsmInstrFff(EmitMsa3R(0x5, 0x1, wt, ws, wd, 0x15),
3243 static_cast<FRegister>(wd),
3244 static_cast<FRegister>(ws),
3245 static_cast<FRegister>(wt));
3246}
3247
3248void MipsAssembler::Hadd_uW(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3249 CHECK(HasMsa());
3250 DsFsmInstrFff(EmitMsa3R(0x5, 0x2, wt, ws, wd, 0x15),
3251 static_cast<FRegister>(wd),
3252 static_cast<FRegister>(ws),
3253 static_cast<FRegister>(wt));
3254}
3255
3256void MipsAssembler::Hadd_uD(VectorRegister wd, VectorRegister ws, VectorRegister wt) {
3257 CHECK(HasMsa());
3258 DsFsmInstrFff(EmitMsa3R(0x5, 0x3, wt, ws, wd, 0x15),
3259 static_cast<FRegister>(wd),
3260 static_cast<FRegister>(ws),
3261 static_cast<FRegister>(wt));
3262}
3263
Lena Djokic51765b02017-06-22 13:49:59 +02003264void MipsAssembler::ReplicateFPToVectorRegister(VectorRegister dst,
3265 FRegister src,
3266 bool is_double) {
3267 // Float or double in FPU register Fx can be considered as 0th element in vector register Wx.
3268 if (is_double) {
3269 SplatiD(dst, static_cast<VectorRegister>(src), 0);
3270 } else {
3271 SplatiW(dst, static_cast<VectorRegister>(src), 0);
3272 }
3273}
3274
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003275void MipsAssembler::LoadConst32(Register rd, int32_t value) {
3276 if (IsUint<16>(value)) {
3277 // Use OR with (unsigned) immediate to encode 16b unsigned int.
3278 Ori(rd, ZERO, value);
3279 } else if (IsInt<16>(value)) {
3280 // Use ADD with (signed) immediate to encode 16b signed int.
3281 Addiu(rd, ZERO, value);
jeffhao7fbee072012-08-24 17:56:54 -07003282 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003283 Lui(rd, High16Bits(value));
3284 if (value & 0xFFFF)
3285 Ori(rd, rd, Low16Bits(value));
3286 }
3287}
3288
3289void MipsAssembler::LoadConst64(Register reg_hi, Register reg_lo, int64_t value) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08003290 uint32_t low = Low32Bits(value);
3291 uint32_t high = High32Bits(value);
3292 LoadConst32(reg_lo, low);
3293 if (high != low) {
3294 LoadConst32(reg_hi, high);
3295 } else {
3296 Move(reg_hi, reg_lo);
3297 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003298}
3299
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003300void MipsAssembler::LoadSConst32(FRegister r, int32_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08003301 if (value == 0) {
3302 temp = ZERO;
3303 } else {
3304 LoadConst32(temp, value);
3305 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003306 Mtc1(temp, r);
3307}
3308
3309void MipsAssembler::LoadDConst64(FRegister rd, int64_t value, Register temp) {
Alexey Frunze5c7aed32015-11-25 19:41:54 -08003310 uint32_t low = Low32Bits(value);
3311 uint32_t high = High32Bits(value);
3312 if (low == 0) {
3313 Mtc1(ZERO, rd);
3314 } else {
3315 LoadConst32(temp, low);
3316 Mtc1(temp, rd);
3317 }
3318 if (high == 0) {
Alexey Frunzebb9863a2016-01-11 15:51:16 -08003319 MoveToFpuHigh(ZERO, rd);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08003320 } else {
3321 LoadConst32(temp, high);
Alexey Frunzebb9863a2016-01-11 15:51:16 -08003322 MoveToFpuHigh(temp, rd);
Alexey Frunze5c7aed32015-11-25 19:41:54 -08003323 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003324}
3325
3326void MipsAssembler::Addiu32(Register rt, Register rs, int32_t value, Register temp) {
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07003327 CHECK_NE(rs, temp); // Must not overwrite the register `rs` while loading `value`.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003328 if (IsInt<16>(value)) {
3329 Addiu(rt, rs, value);
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07003330 } else if (IsR6()) {
3331 int16_t high = High16Bits(value);
3332 int16_t low = Low16Bits(value);
3333 high += (low < 0) ? 1 : 0; // Account for sign extension in addiu.
3334 if (low != 0) {
3335 Aui(temp, rs, high);
3336 Addiu(rt, temp, low);
3337 } else {
3338 Aui(rt, rs, high);
3339 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003340 } else {
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07003341 // Do not load the whole 32-bit `value` if it can be represented as
3342 // a sum of two 16-bit signed values. This can save an instruction.
3343 constexpr int32_t kMinValueForSimpleAdjustment = std::numeric_limits<int16_t>::min() * 2;
3344 constexpr int32_t kMaxValueForSimpleAdjustment = std::numeric_limits<int16_t>::max() * 2;
3345 if (0 <= value && value <= kMaxValueForSimpleAdjustment) {
3346 Addiu(temp, rs, kMaxValueForSimpleAdjustment / 2);
3347 Addiu(rt, temp, value - kMaxValueForSimpleAdjustment / 2);
3348 } else if (kMinValueForSimpleAdjustment <= value && value < 0) {
3349 Addiu(temp, rs, kMinValueForSimpleAdjustment / 2);
3350 Addiu(rt, temp, value - kMinValueForSimpleAdjustment / 2);
3351 } else {
3352 // Now that all shorter options have been exhausted, load the full 32-bit value.
3353 LoadConst32(temp, value);
3354 Addu(rt, rs, temp);
3355 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003356 }
3357}
3358
3359void MipsAssembler::Branch::InitShortOrLong(MipsAssembler::Branch::OffsetBits offset_size,
3360 MipsAssembler::Branch::Type short_type,
3361 MipsAssembler::Branch::Type long_type) {
3362 type_ = (offset_size <= branch_info_[short_type].offset_size) ? short_type : long_type;
3363}
3364
Alexey Frunze96b66822016-09-10 02:32:44 -07003365void MipsAssembler::Branch::InitializeType(Type initial_type, bool is_r6) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07003366 OffsetBits offset_size_needed = GetOffsetSizeNeeded(location_, target_);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003367 if (is_r6) {
3368 // R6
Alexey Frunze96b66822016-09-10 02:32:44 -07003369 switch (initial_type) {
3370 case kLabel:
3371 CHECK(!IsResolved());
3372 type_ = kR6Label;
3373 break;
3374 case kLiteral:
3375 CHECK(!IsResolved());
3376 type_ = kR6Literal;
3377 break;
3378 case kCall:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003379 InitShortOrLong(offset_size_needed, kR6Call, kR6LongCall);
Alexey Frunze96b66822016-09-10 02:32:44 -07003380 break;
3381 case kCondBranch:
3382 switch (condition_) {
3383 case kUncond:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003384 InitShortOrLong(offset_size_needed, kR6UncondBranch, kR6LongUncondBranch);
Alexey Frunze96b66822016-09-10 02:32:44 -07003385 break;
3386 case kCondEQZ:
3387 case kCondNEZ:
3388 // Special case for beqzc/bnezc with longer offset than in other b<cond>c instructions.
Alexey Frunze0cab6562017-07-25 15:19:36 -07003389 type_ = (offset_size_needed <= kOffset23) ? kR6CondBranch : kR6LongCondBranch;
Alexey Frunze96b66822016-09-10 02:32:44 -07003390 break;
3391 default:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003392 InitShortOrLong(offset_size_needed, kR6CondBranch, kR6LongCondBranch);
Alexey Frunze96b66822016-09-10 02:32:44 -07003393 break;
3394 }
3395 break;
Alexey Frunze0cab6562017-07-25 15:19:36 -07003396 case kBareCall:
3397 type_ = kR6BareCall;
3398 CHECK_LE(offset_size_needed, GetOffsetSize());
3399 break;
3400 case kBareCondBranch:
3401 type_ = (condition_ == kUncond) ? kR6BareUncondBranch : kR6BareCondBranch;
3402 CHECK_LE(offset_size_needed, GetOffsetSize());
3403 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003404 default:
3405 LOG(FATAL) << "Unexpected branch type " << initial_type;
3406 UNREACHABLE();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003407 }
3408 } else {
3409 // R2
Alexey Frunze96b66822016-09-10 02:32:44 -07003410 switch (initial_type) {
3411 case kLabel:
3412 CHECK(!IsResolved());
3413 type_ = kLabel;
3414 break;
3415 case kLiteral:
3416 CHECK(!IsResolved());
3417 type_ = kLiteral;
3418 break;
3419 case kCall:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003420 InitShortOrLong(offset_size_needed, kCall, kLongCall);
Alexey Frunze96b66822016-09-10 02:32:44 -07003421 break;
3422 case kCondBranch:
3423 switch (condition_) {
3424 case kUncond:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003425 InitShortOrLong(offset_size_needed, kUncondBranch, kLongUncondBranch);
Alexey Frunze96b66822016-09-10 02:32:44 -07003426 break;
3427 default:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003428 InitShortOrLong(offset_size_needed, kCondBranch, kLongCondBranch);
Alexey Frunze96b66822016-09-10 02:32:44 -07003429 break;
3430 }
3431 break;
Alexey Frunze0cab6562017-07-25 15:19:36 -07003432 case kBareCall:
3433 type_ = kBareCall;
3434 CHECK_LE(offset_size_needed, GetOffsetSize());
3435 break;
3436 case kBareCondBranch:
3437 type_ = (condition_ == kUncond) ? kBareUncondBranch : kBareCondBranch;
3438 CHECK_LE(offset_size_needed, GetOffsetSize());
3439 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003440 default:
3441 LOG(FATAL) << "Unexpected branch type " << initial_type;
3442 UNREACHABLE();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003443 }
3444 }
3445 old_type_ = type_;
3446}
3447
3448bool MipsAssembler::Branch::IsNop(BranchCondition condition, Register lhs, Register rhs) {
3449 switch (condition) {
3450 case kCondLT:
3451 case kCondGT:
3452 case kCondNE:
3453 case kCondLTU:
3454 return lhs == rhs;
3455 default:
3456 return false;
3457 }
3458}
3459
3460bool MipsAssembler::Branch::IsUncond(BranchCondition condition, Register lhs, Register rhs) {
3461 switch (condition) {
3462 case kUncond:
3463 return true;
3464 case kCondGE:
3465 case kCondLE:
3466 case kCondEQ:
3467 case kCondGEU:
3468 return lhs == rhs;
3469 default:
3470 return false;
3471 }
3472}
3473
Alexey Frunze0cab6562017-07-25 15:19:36 -07003474MipsAssembler::Branch::Branch(bool is_r6,
3475 uint32_t location,
3476 uint32_t target,
3477 bool is_call,
3478 bool is_bare)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003479 : old_location_(location),
3480 location_(location),
3481 target_(target),
3482 lhs_reg_(0),
3483 rhs_reg_(0),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003484 condition_(kUncond),
Alexey Frunzea663d9d2017-07-31 18:43:18 -07003485 delayed_instruction_(kUnfilledDelaySlot),
3486 patcher_label_(nullptr) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07003487 InitializeType(
3488 (is_call ? (is_bare ? kBareCall : kCall) : (is_bare ? kBareCondBranch : kCondBranch)),
3489 is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003490}
3491
3492MipsAssembler::Branch::Branch(bool is_r6,
3493 uint32_t location,
3494 uint32_t target,
3495 MipsAssembler::BranchCondition condition,
3496 Register lhs_reg,
Alexey Frunze0cab6562017-07-25 15:19:36 -07003497 Register rhs_reg,
3498 bool is_bare)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003499 : old_location_(location),
3500 location_(location),
3501 target_(target),
3502 lhs_reg_(lhs_reg),
3503 rhs_reg_(rhs_reg),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003504 condition_(condition),
Alexey Frunzea663d9d2017-07-31 18:43:18 -07003505 delayed_instruction_(kUnfilledDelaySlot),
3506 patcher_label_(nullptr) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003507 CHECK_NE(condition, kUncond);
3508 switch (condition) {
3509 case kCondLT:
3510 case kCondGE:
3511 case kCondLE:
3512 case kCondGT:
3513 case kCondLTU:
3514 case kCondGEU:
3515 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
3516 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
3517 // We leave this up to the caller.
3518 CHECK(is_r6);
3519 FALLTHROUGH_INTENDED;
3520 case kCondEQ:
3521 case kCondNE:
3522 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
3523 // To compare with 0, use dedicated kCond*Z conditions.
3524 CHECK_NE(lhs_reg, ZERO);
3525 CHECK_NE(rhs_reg, ZERO);
3526 break;
3527 case kCondLTZ:
3528 case kCondGEZ:
3529 case kCondLEZ:
3530 case kCondGTZ:
3531 case kCondEQZ:
3532 case kCondNEZ:
3533 // Require registers other than 0 not only for R6, but also for R2 to catch errors.
3534 CHECK_NE(lhs_reg, ZERO);
3535 CHECK_EQ(rhs_reg, ZERO);
3536 break;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003537 case kCondF:
3538 case kCondT:
3539 CHECK_EQ(rhs_reg, ZERO);
3540 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003541 case kUncond:
3542 UNREACHABLE();
3543 }
3544 CHECK(!IsNop(condition, lhs_reg, rhs_reg));
3545 if (IsUncond(condition, lhs_reg, rhs_reg)) {
3546 // Branch condition is always true, make the branch unconditional.
3547 condition_ = kUncond;
3548 }
Alexey Frunze0cab6562017-07-25 15:19:36 -07003549 InitializeType((is_bare ? kBareCondBranch : kCondBranch), is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003550}
3551
Alexey Frunze96b66822016-09-10 02:32:44 -07003552MipsAssembler::Branch::Branch(bool is_r6,
3553 uint32_t location,
3554 Register dest_reg,
3555 Register base_reg,
3556 Type label_or_literal_type)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003557 : old_location_(location),
3558 location_(location),
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003559 target_(kUnresolved),
3560 lhs_reg_(dest_reg),
3561 rhs_reg_(base_reg),
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003562 condition_(kUncond),
Alexey Frunzea663d9d2017-07-31 18:43:18 -07003563 delayed_instruction_(kUnfilledDelaySlot),
3564 patcher_label_(nullptr) {
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003565 CHECK_NE(dest_reg, ZERO);
3566 if (is_r6) {
3567 CHECK_EQ(base_reg, ZERO);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003568 }
Alexey Frunze96b66822016-09-10 02:32:44 -07003569 InitializeType(label_or_literal_type, is_r6);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003570}
3571
3572MipsAssembler::BranchCondition MipsAssembler::Branch::OppositeCondition(
3573 MipsAssembler::BranchCondition cond) {
3574 switch (cond) {
3575 case kCondLT:
3576 return kCondGE;
3577 case kCondGE:
3578 return kCondLT;
3579 case kCondLE:
3580 return kCondGT;
3581 case kCondGT:
3582 return kCondLE;
3583 case kCondLTZ:
3584 return kCondGEZ;
3585 case kCondGEZ:
3586 return kCondLTZ;
3587 case kCondLEZ:
3588 return kCondGTZ;
3589 case kCondGTZ:
3590 return kCondLEZ;
3591 case kCondEQ:
3592 return kCondNE;
3593 case kCondNE:
3594 return kCondEQ;
3595 case kCondEQZ:
3596 return kCondNEZ;
3597 case kCondNEZ:
3598 return kCondEQZ;
3599 case kCondLTU:
3600 return kCondGEU;
3601 case kCondGEU:
3602 return kCondLTU;
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08003603 case kCondF:
3604 return kCondT;
3605 case kCondT:
3606 return kCondF;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003607 case kUncond:
3608 LOG(FATAL) << "Unexpected branch condition " << cond;
3609 }
3610 UNREACHABLE();
3611}
3612
3613MipsAssembler::Branch::Type MipsAssembler::Branch::GetType() const {
3614 return type_;
3615}
3616
3617MipsAssembler::BranchCondition MipsAssembler::Branch::GetCondition() const {
3618 return condition_;
3619}
3620
3621Register MipsAssembler::Branch::GetLeftRegister() const {
3622 return static_cast<Register>(lhs_reg_);
3623}
3624
3625Register MipsAssembler::Branch::GetRightRegister() const {
3626 return static_cast<Register>(rhs_reg_);
3627}
3628
3629uint32_t MipsAssembler::Branch::GetTarget() const {
3630 return target_;
3631}
3632
3633uint32_t MipsAssembler::Branch::GetLocation() const {
3634 return location_;
3635}
3636
3637uint32_t MipsAssembler::Branch::GetOldLocation() const {
3638 return old_location_;
3639}
3640
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003641uint32_t MipsAssembler::Branch::GetPrecedingInstructionLength(Type type) const {
3642 // Short branches with delay slots always consist of two instructions, the branch
3643 // and the delay slot, irrespective of whether the delay slot is filled with a
3644 // useful instruction or not.
3645 // Long composite branches may have a length longer by one instruction than
3646 // specified in branch_info_[].length. This happens when an instruction is taken
3647 // to fill the short branch delay slot, but the branch eventually becomes long
3648 // and formally has no delay slot to fill. This instruction is placed at the
3649 // beginning of the long composite branch and this needs to be accounted for in
3650 // the branch length and the location of the offset encoded in the branch.
3651 switch (type) {
3652 case kLongUncondBranch:
3653 case kLongCondBranch:
3654 case kLongCall:
3655 case kR6LongCondBranch:
3656 return (delayed_instruction_ != kUnfilledDelaySlot &&
3657 delayed_instruction_ != kUnfillableDelaySlot) ? 1 : 0;
3658 default:
3659 return 0;
3660 }
3661}
3662
3663uint32_t MipsAssembler::Branch::GetPrecedingInstructionSize(Type type) const {
3664 return GetPrecedingInstructionLength(type) * sizeof(uint32_t);
3665}
3666
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003667uint32_t MipsAssembler::Branch::GetLength() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003668 return GetPrecedingInstructionLength(type_) + branch_info_[type_].length;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003669}
3670
3671uint32_t MipsAssembler::Branch::GetOldLength() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003672 return GetPrecedingInstructionLength(old_type_) + branch_info_[old_type_].length;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003673}
3674
3675uint32_t MipsAssembler::Branch::GetSize() const {
3676 return GetLength() * sizeof(uint32_t);
3677}
3678
3679uint32_t MipsAssembler::Branch::GetOldSize() const {
3680 return GetOldLength() * sizeof(uint32_t);
3681}
3682
3683uint32_t MipsAssembler::Branch::GetEndLocation() const {
3684 return GetLocation() + GetSize();
3685}
3686
3687uint32_t MipsAssembler::Branch::GetOldEndLocation() const {
3688 return GetOldLocation() + GetOldSize();
3689}
3690
Alexey Frunze0cab6562017-07-25 15:19:36 -07003691bool MipsAssembler::Branch::IsBare() const {
3692 switch (type_) {
3693 // R2 short branches (can't be promoted to long), delay slots filled manually.
3694 case kBareUncondBranch:
3695 case kBareCondBranch:
3696 case kBareCall:
3697 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
3698 case kR6BareUncondBranch:
3699 case kR6BareCondBranch:
3700 case kR6BareCall:
3701 return true;
3702 default:
3703 return false;
3704 }
3705}
3706
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003707bool MipsAssembler::Branch::IsLong() const {
3708 switch (type_) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07003709 // R2 short branches (can be promoted to long).
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003710 case kUncondBranch:
3711 case kCondBranch:
3712 case kCall:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003713 // R2 short branches (can't be promoted to long), delay slots filled manually.
3714 case kBareUncondBranch:
3715 case kBareCondBranch:
3716 case kBareCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003717 // R2 near label.
3718 case kLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003719 // R2 near literal.
3720 case kLiteral:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003721 // R6 short branches (can be promoted to long).
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003722 case kR6UncondBranch:
3723 case kR6CondBranch:
3724 case kR6Call:
Alexey Frunze0cab6562017-07-25 15:19:36 -07003725 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
3726 case kR6BareUncondBranch:
3727 case kR6BareCondBranch:
3728 case kR6BareCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003729 // R6 near label.
3730 case kR6Label:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003731 // R6 near literal.
3732 case kR6Literal:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003733 return false;
3734 // R2 long branches.
3735 case kLongUncondBranch:
3736 case kLongCondBranch:
3737 case kLongCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003738 // R2 far label.
3739 case kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003740 // R2 far literal.
3741 case kFarLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003742 // R6 long branches.
3743 case kR6LongUncondBranch:
3744 case kR6LongCondBranch:
3745 case kR6LongCall:
Alexey Frunze96b66822016-09-10 02:32:44 -07003746 // R6 far label.
3747 case kR6FarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003748 // R6 far literal.
3749 case kR6FarLiteral:
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003750 return true;
3751 }
3752 UNREACHABLE();
3753}
3754
3755bool MipsAssembler::Branch::IsResolved() const {
3756 return target_ != kUnresolved;
3757}
3758
3759MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSize() const {
Alexey Frunze0cab6562017-07-25 15:19:36 -07003760 bool r6_cond_branch = (type_ == kR6CondBranch || type_ == kR6BareCondBranch);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003761 OffsetBits offset_size =
Alexey Frunze0cab6562017-07-25 15:19:36 -07003762 (r6_cond_branch && (condition_ == kCondEQZ || condition_ == kCondNEZ))
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003763 ? kOffset23
3764 : branch_info_[type_].offset_size;
3765 return offset_size;
3766}
3767
3768MipsAssembler::Branch::OffsetBits MipsAssembler::Branch::GetOffsetSizeNeeded(uint32_t location,
3769 uint32_t target) {
3770 // For unresolved targets assume the shortest encoding
3771 // (later it will be made longer if needed).
3772 if (target == kUnresolved)
3773 return kOffset16;
3774 int64_t distance = static_cast<int64_t>(target) - location;
3775 // To simplify calculations in composite branches consisting of multiple instructions
3776 // bump up the distance by a value larger than the max byte size of a composite branch.
3777 distance += (distance >= 0) ? kMaxBranchSize : -kMaxBranchSize;
3778 if (IsInt<kOffset16>(distance))
3779 return kOffset16;
3780 else if (IsInt<kOffset18>(distance))
3781 return kOffset18;
3782 else if (IsInt<kOffset21>(distance))
3783 return kOffset21;
3784 else if (IsInt<kOffset23>(distance))
3785 return kOffset23;
3786 else if (IsInt<kOffset28>(distance))
3787 return kOffset28;
3788 return kOffset32;
3789}
3790
3791void MipsAssembler::Branch::Resolve(uint32_t target) {
3792 target_ = target;
3793}
3794
3795void MipsAssembler::Branch::Relocate(uint32_t expand_location, uint32_t delta) {
3796 if (location_ > expand_location) {
3797 location_ += delta;
3798 }
3799 if (!IsResolved()) {
3800 return; // Don't know the target yet.
3801 }
3802 if (target_ > expand_location) {
3803 target_ += delta;
3804 }
3805}
3806
3807void MipsAssembler::Branch::PromoteToLong() {
Alexey Frunze0cab6562017-07-25 15:19:36 -07003808 CHECK(!IsBare()); // Bare branches do not promote.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003809 switch (type_) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07003810 // R2 short branches (can be promoted to long).
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003811 case kUncondBranch:
3812 type_ = kLongUncondBranch;
3813 break;
3814 case kCondBranch:
3815 type_ = kLongCondBranch;
3816 break;
3817 case kCall:
3818 type_ = kLongCall;
3819 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003820 // R2 near label.
3821 case kLabel:
3822 type_ = kFarLabel;
3823 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003824 // R2 near literal.
3825 case kLiteral:
3826 type_ = kFarLiteral;
3827 break;
Alexey Frunze0cab6562017-07-25 15:19:36 -07003828 // R6 short branches (can be promoted to long).
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003829 case kR6UncondBranch:
3830 type_ = kR6LongUncondBranch;
3831 break;
3832 case kR6CondBranch:
3833 type_ = kR6LongCondBranch;
3834 break;
3835 case kR6Call:
3836 type_ = kR6LongCall;
3837 break;
Alexey Frunze96b66822016-09-10 02:32:44 -07003838 // R6 near label.
3839 case kR6Label:
3840 type_ = kR6FarLabel;
3841 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003842 // R6 near literal.
3843 case kR6Literal:
3844 type_ = kR6FarLiteral;
3845 break;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003846 default:
3847 // Note: 'type_' is already long.
3848 break;
3849 }
3850 CHECK(IsLong());
3851}
3852
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003853uint32_t MipsAssembler::GetBranchLocationOrPcRelBase(const MipsAssembler::Branch* branch) const {
3854 switch (branch->GetType()) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003855 case Branch::kLabel:
3856 case Branch::kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003857 case Branch::kLiteral:
3858 case Branch::kFarLiteral:
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07003859 if (branch->GetRightRegister() != ZERO) {
3860 return GetLabelLocation(&pc_rel_base_label_);
3861 }
3862 // For those label/literal loads which come with their own NAL instruction
3863 // and don't depend on `pc_rel_base_label_` we can simply use the location
3864 // of the "branch" (the NAL precedes the "branch" immediately). The location
3865 // is close enough for the user of the returned location, PromoteIfNeeded(),
3866 // to not miss needed promotion to a far load.
3867 // (GetOffsetSizeNeeded() provides a little leeway by means of kMaxBranchSize,
3868 // which is larger than all composite branches and label/literal loads: it's
3869 // OK to promote a bit earlier than strictly necessary, it makes things
3870 // simpler.)
3871 FALLTHROUGH_INTENDED;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003872 default:
3873 return branch->GetLocation();
3874 }
3875}
3876
3877uint32_t MipsAssembler::Branch::PromoteIfNeeded(uint32_t location, uint32_t max_short_distance) {
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07003878 // `location` comes from GetBranchLocationOrPcRelBase() and is either the location
3879 // of the PC-relative branch or (for some R2 label and literal loads) the location
3880 // of `pc_rel_base_label_`. The PC-relative offset of the branch/load is relative
3881 // to this location.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003882 // If the branch is still unresolved or already long, nothing to do.
3883 if (IsLong() || !IsResolved()) {
3884 return 0;
3885 }
3886 // Promote the short branch to long if the offset size is too small
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003887 // to hold the distance between location and target_.
3888 if (GetOffsetSizeNeeded(location, target_) > GetOffsetSize()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003889 PromoteToLong();
3890 uint32_t old_size = GetOldSize();
3891 uint32_t new_size = GetSize();
3892 CHECK_GT(new_size, old_size);
3893 return new_size - old_size;
3894 }
3895 // The following logic is for debugging/testing purposes.
3896 // Promote some short branches to long when it's not really required.
Alexey Frunze0cab6562017-07-25 15:19:36 -07003897 if (UNLIKELY(max_short_distance != std::numeric_limits<uint32_t>::max() && !IsBare())) {
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003898 int64_t distance = static_cast<int64_t>(target_) - location;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003899 distance = (distance >= 0) ? distance : -distance;
3900 if (distance >= max_short_distance) {
3901 PromoteToLong();
3902 uint32_t old_size = GetOldSize();
3903 uint32_t new_size = GetSize();
3904 CHECK_GT(new_size, old_size);
3905 return new_size - old_size;
3906 }
3907 }
3908 return 0;
3909}
3910
3911uint32_t MipsAssembler::Branch::GetOffsetLocation() const {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003912 return location_ + GetPrecedingInstructionSize(type_) +
3913 branch_info_[type_].instr_offset * sizeof(uint32_t);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003914}
3915
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003916uint32_t MipsAssembler::GetBranchOrPcRelBaseForEncoding(const MipsAssembler::Branch* branch) const {
3917 switch (branch->GetType()) {
Alexey Frunze96b66822016-09-10 02:32:44 -07003918 case Branch::kLabel:
3919 case Branch::kFarLabel:
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003920 case Branch::kLiteral:
3921 case Branch::kFarLiteral:
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07003922 if (branch->GetRightRegister() == ZERO) {
3923 // These loads don't use `pc_rel_base_label_` and instead rely on their own
3924 // NAL instruction (it immediately precedes the "branch"). Therefore the
3925 // effective PC-relative base register is RA and it corresponds to the 2nd
3926 // instruction after the NAL.
3927 return branch->GetLocation() + sizeof(uint32_t);
3928 } else {
3929 return GetLabelLocation(&pc_rel_base_label_);
3930 }
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003931 default:
3932 return branch->GetOffsetLocation() +
3933 Branch::branch_info_[branch->GetType()].pc_org * sizeof(uint32_t);
3934 }
3935}
3936
3937uint32_t MipsAssembler::Branch::GetOffset(uint32_t location) const {
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07003938 // `location` comes from GetBranchOrPcRelBaseForEncoding() and is either a location
3939 // within/near the PC-relative branch or (for some R2 label and literal loads) the
3940 // location of `pc_rel_base_label_`. The PC-relative offset of the branch/load is
3941 // relative to this location.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003942 CHECK(IsResolved());
3943 uint32_t ofs_mask = 0xFFFFFFFF >> (32 - GetOffsetSize());
3944 // Calculate the byte distance between instructions and also account for
3945 // different PC-relative origins.
Alexey Frunzee3fb2452016-05-10 16:08:05 -07003946 uint32_t offset = target_ - location;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003947 // Prepare the offset for encoding into the instruction(s).
3948 offset = (offset & ofs_mask) >> branch_info_[type_].offset_shift;
3949 return offset;
3950}
3951
3952MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) {
3953 CHECK_LT(branch_id, branches_.size());
3954 return &branches_[branch_id];
3955}
3956
3957const MipsAssembler::Branch* MipsAssembler::GetBranch(uint32_t branch_id) const {
3958 CHECK_LT(branch_id, branches_.size());
3959 return &branches_[branch_id];
3960}
3961
Alexey Frunzea663d9d2017-07-31 18:43:18 -07003962void MipsAssembler::BindRelativeToPrecedingBranch(MipsLabel* label,
3963 uint32_t prev_branch_id_plus_one,
3964 uint32_t position) {
3965 if (prev_branch_id_plus_one != 0) {
3966 const Branch* branch = GetBranch(prev_branch_id_plus_one - 1);
3967 position -= branch->GetEndLocation();
3968 }
3969 label->prev_branch_id_plus_one_ = prev_branch_id_plus_one;
3970 label->BindTo(position);
3971}
3972
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003973void MipsAssembler::Bind(MipsLabel* label) {
3974 CHECK(!label->IsBound());
3975 uint32_t bound_pc = buffer_.Size();
3976
Alexey Frunze57eb0f52016-07-29 22:04:46 -07003977 // Make the delay slot FSM aware of the new label.
3978 DsFsmLabel();
3979
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003980 // Walk the list of branches referring to and preceding this label.
3981 // Store the previously unknown target addresses in them.
3982 while (label->IsLinked()) {
3983 uint32_t branch_id = label->Position();
3984 Branch* branch = GetBranch(branch_id);
3985 branch->Resolve(bound_pc);
3986
3987 uint32_t branch_location = branch->GetLocation();
3988 // Extract the location of the previous branch in the list (walking the list backwards;
3989 // the previous branch ID was stored in the space reserved for this branch).
3990 uint32_t prev = buffer_.Load<uint32_t>(branch_location);
3991
3992 // On to the previous branch in the list...
3993 label->position_ = prev;
3994 }
3995
3996 // Now make the label object contain its own location (relative to the end of the preceding
3997 // branch, if any; it will be used by the branches referring to and following this label).
Alexey Frunzea663d9d2017-07-31 18:43:18 -07003998 BindRelativeToPrecedingBranch(label, branches_.size(), bound_pc);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02003999}
4000
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004001uint32_t MipsAssembler::GetLabelLocation(const MipsLabel* label) const {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004002 CHECK(label->IsBound());
4003 uint32_t target = label->Position();
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004004 if (label->prev_branch_id_plus_one_ != 0) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004005 // Get label location based on the branch preceding it.
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004006 const Branch* branch = GetBranch(label->prev_branch_id_plus_one_ - 1);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004007 target += branch->GetEndLocation();
4008 }
4009 return target;
4010}
4011
4012uint32_t MipsAssembler::GetAdjustedPosition(uint32_t old_position) {
4013 // We can reconstruct the adjustment by going through all the branches from the beginning
4014 // up to the old_position. Since we expect AdjustedPosition() to be called in a loop
4015 // with increasing old_position, we can use the data from last AdjustedPosition() to
4016 // continue where we left off and the whole loop should be O(m+n) where m is the number
4017 // of positions to adjust and n is the number of branches.
4018 if (old_position < last_old_position_) {
4019 last_position_adjustment_ = 0;
4020 last_old_position_ = 0;
4021 last_branch_id_ = 0;
4022 }
4023 while (last_branch_id_ != branches_.size()) {
4024 const Branch* branch = GetBranch(last_branch_id_);
4025 if (branch->GetLocation() >= old_position + last_position_adjustment_) {
4026 break;
4027 }
4028 last_position_adjustment_ += branch->GetSize() - branch->GetOldSize();
4029 ++last_branch_id_;
4030 }
4031 last_old_position_ = old_position;
4032 return old_position + last_position_adjustment_;
4033}
4034
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004035void MipsAssembler::BindPcRelBaseLabel() {
4036 Bind(&pc_rel_base_label_);
4037}
4038
Alexey Frunze06a46c42016-07-19 15:00:40 -07004039uint32_t MipsAssembler::GetPcRelBaseLabelLocation() const {
4040 return GetLabelLocation(&pc_rel_base_label_);
4041}
4042
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004043void MipsAssembler::FinalizeLabeledBranch(MipsLabel* label) {
4044 uint32_t length = branches_.back().GetLength();
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004045 // Commit the last branch target label (if any).
4046 DsFsmCommitLabel();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004047 if (!label->IsBound()) {
4048 // Branch forward (to a following label), distance is unknown.
4049 // The first branch forward will contain 0, serving as the terminator of
4050 // the list of forward-reaching branches.
4051 Emit(label->position_);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004052 // Nothing for the delay slot (yet).
4053 DsFsmInstrNop(0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004054 length--;
4055 // Now make the label object point to this branch
4056 // (this forms a linked list of branches preceding this label).
4057 uint32_t branch_id = branches_.size() - 1;
4058 label->LinkTo(branch_id);
4059 }
4060 // Reserve space for the branch.
4061 while (length--) {
4062 Nop();
4063 }
4064}
4065
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004066bool MipsAssembler::Branch::CanHaveDelayedInstruction(const DelaySlot& delay_slot) const {
4067 if (delay_slot.instruction_ == 0) {
4068 // NOP or no instruction for the delay slot.
4069 return false;
4070 }
4071 switch (type_) {
4072 // R2 unconditional branches.
4073 case kUncondBranch:
4074 case kLongUncondBranch:
4075 // There are no register interdependencies.
4076 return true;
4077
4078 // R2 calls.
4079 case kCall:
4080 case kLongCall:
4081 // Instructions depending on or modifying RA should not be moved into delay slots
4082 // of branches modifying RA.
4083 return ((delay_slot.gpr_ins_mask_ | delay_slot.gpr_outs_mask_) & (1u << RA)) == 0;
4084
4085 // R2 conditional branches.
4086 case kCondBranch:
4087 case kLongCondBranch:
4088 switch (condition_) {
4089 // Branches with one GPR source.
4090 case kCondLTZ:
4091 case kCondGEZ:
4092 case kCondLEZ:
4093 case kCondGTZ:
4094 case kCondEQZ:
4095 case kCondNEZ:
4096 return (delay_slot.gpr_outs_mask_ & (1u << lhs_reg_)) == 0;
4097
4098 // Branches with two GPR sources.
4099 case kCondEQ:
4100 case kCondNE:
4101 return (delay_slot.gpr_outs_mask_ & ((1u << lhs_reg_) | (1u << rhs_reg_))) == 0;
4102
4103 // Branches with one FPU condition code source.
4104 case kCondF:
4105 case kCondT:
4106 return (delay_slot.cc_outs_mask_ & (1u << lhs_reg_)) == 0;
4107
4108 default:
4109 // We don't support synthetic R2 branches (preceded with slt[u]) at this level
4110 // (R2 doesn't have branches to compare 2 registers using <, <=, >=, >).
4111 LOG(FATAL) << "Unexpected branch condition " << condition_;
4112 UNREACHABLE();
4113 }
4114
4115 // R6 unconditional branches.
4116 case kR6UncondBranch:
4117 case kR6LongUncondBranch:
4118 // R6 calls.
4119 case kR6Call:
4120 case kR6LongCall:
4121 // There are no delay slots.
4122 return false;
4123
4124 // R6 conditional branches.
4125 case kR6CondBranch:
4126 case kR6LongCondBranch:
4127 switch (condition_) {
4128 // Branches with one FPU register source.
4129 case kCondF:
4130 case kCondT:
4131 return (delay_slot.fpr_outs_mask_ & (1u << lhs_reg_)) == 0;
4132 // Others have a forbidden slot instead of a delay slot.
4133 default:
4134 return false;
4135 }
4136
4137 // Literals.
4138 default:
4139 LOG(FATAL) << "Unexpected branch type " << type_;
4140 UNREACHABLE();
4141 }
4142}
4143
4144uint32_t MipsAssembler::Branch::GetDelayedInstruction() const {
4145 return delayed_instruction_;
4146}
4147
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004148MipsLabel* MipsAssembler::Branch::GetPatcherLabel() const {
4149 return patcher_label_;
4150}
4151
4152void MipsAssembler::Branch::SetDelayedInstruction(uint32_t instruction, MipsLabel* patcher_label) {
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004153 CHECK_NE(instruction, kUnfilledDelaySlot);
4154 CHECK_EQ(delayed_instruction_, kUnfilledDelaySlot);
4155 delayed_instruction_ = instruction;
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004156 patcher_label_ = patcher_label;
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004157}
4158
4159void MipsAssembler::Branch::DecrementLocations() {
4160 // We first create a branch object, which gets its type and locations initialized,
4161 // and then we check if the branch can actually have the preceding instruction moved
4162 // into its delay slot. If it can, the branch locations need to be decremented.
4163 //
4164 // We could make the check before creating the branch object and avoid the location
4165 // adjustment, but the check is cleaner when performed on an initialized branch
4166 // object.
4167 //
4168 // If the branch is backwards (to a previously bound label), reducing the locations
4169 // cannot cause a short branch to exceed its offset range because the offset reduces.
4170 // And this is not at all a problem for a long branch backwards.
4171 //
4172 // If the branch is forward (not linked to any label yet), reducing the locations
4173 // is harmless. The branch will be promoted to long if needed when the target is known.
4174 CHECK_EQ(location_, old_location_);
4175 CHECK_GE(old_location_, sizeof(uint32_t));
4176 old_location_ -= sizeof(uint32_t);
4177 location_ = old_location_;
4178}
4179
4180void MipsAssembler::MoveInstructionToDelaySlot(Branch& branch) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07004181 if (branch.IsBare()) {
4182 // Delay slots are filled manually in bare branches.
4183 return;
4184 }
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004185 if (branch.CanHaveDelayedInstruction(delay_slot_)) {
4186 // The last instruction cannot be used in a different delay slot,
4187 // do not commit the label before it (if any).
4188 DsFsmDropLabel();
4189 // Remove the last emitted instruction.
4190 size_t size = buffer_.Size();
4191 CHECK_GE(size, sizeof(uint32_t));
4192 size -= sizeof(uint32_t);
4193 CHECK_EQ(buffer_.Load<uint32_t>(size), delay_slot_.instruction_);
4194 buffer_.Resize(size);
4195 // Attach it to the branch and adjust the branch locations.
4196 branch.DecrementLocations();
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004197 branch.SetDelayedInstruction(delay_slot_.instruction_, delay_slot_.patcher_label_);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004198 } else if (!reordering_ && branch.GetType() == Branch::kUncondBranch) {
4199 // If reordefing is disabled, prevent absorption of the target instruction.
4200 branch.SetDelayedInstruction(Branch::kUnfillableDelaySlot);
4201 }
4202}
4203
Alexey Frunze0cab6562017-07-25 15:19:36 -07004204void MipsAssembler::Buncond(MipsLabel* label, bool is_r6, bool is_bare) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004205 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07004206 branches_.emplace_back(is_r6, buffer_.Size(), target, /* is_call */ false, is_bare);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004207 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004208 FinalizeLabeledBranch(label);
4209}
4210
Alexey Frunze0cab6562017-07-25 15:19:36 -07004211void MipsAssembler::Bcond(MipsLabel* label,
4212 bool is_r6,
4213 bool is_bare,
4214 BranchCondition condition,
4215 Register lhs,
4216 Register rhs) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004217 // If lhs = rhs, this can be a NOP.
4218 if (Branch::IsNop(condition, lhs, rhs)) {
4219 return;
4220 }
4221 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07004222 branches_.emplace_back(is_r6, buffer_.Size(), target, condition, lhs, rhs, is_bare);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004223 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004224 FinalizeLabeledBranch(label);
4225}
4226
Alexey Frunze0cab6562017-07-25 15:19:36 -07004227void MipsAssembler::Call(MipsLabel* label, bool is_r6, bool is_bare) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004228 uint32_t target = label->IsBound() ? GetLabelLocation(label) : Branch::kUnresolved;
Alexey Frunze0cab6562017-07-25 15:19:36 -07004229 branches_.emplace_back(is_r6, buffer_.Size(), target, /* is_call */ true, is_bare);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004230 MoveInstructionToDelaySlot(branches_.back());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004231 FinalizeLabeledBranch(label);
4232}
4233
Alexey Frunze96b66822016-09-10 02:32:44 -07004234void MipsAssembler::LoadLabelAddress(Register dest_reg, Register base_reg, MipsLabel* label) {
4235 // Label address loads are treated as pseudo branches since they require very similar handling.
4236 DCHECK(!label->IsBound());
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07004237 // If `pc_rel_base_label_` isn't bound or none of registers contains its address, we
4238 // may generate an individual NAL instruction to simulate PC-relative addressing on R2
4239 // by specifying `base_reg` of `ZERO`. Check for it.
4240 if (base_reg == ZERO && !IsR6()) {
4241 Nal();
4242 }
Alexey Frunze96b66822016-09-10 02:32:44 -07004243 branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLabel);
4244 FinalizeLabeledBranch(label);
4245}
4246
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004247Literal* MipsAssembler::NewLiteral(size_t size, const uint8_t* data) {
4248 DCHECK(size == 4u || size == 8u) << size;
4249 literals_.emplace_back(size, data);
4250 return &literals_.back();
4251}
4252
4253void MipsAssembler::LoadLiteral(Register dest_reg, Register base_reg, Literal* literal) {
4254 // Literal loads are treated as pseudo branches since they require very similar handling.
4255 DCHECK_EQ(literal->GetSize(), 4u);
4256 MipsLabel* label = literal->GetLabel();
4257 DCHECK(!label->IsBound());
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07004258 // If `pc_rel_base_label_` isn't bound or none of registers contains its address, we
4259 // may generate an individual NAL instruction to simulate PC-relative addressing on R2
4260 // by specifying `base_reg` of `ZERO`. Check for it.
4261 if (base_reg == ZERO && !IsR6()) {
4262 Nal();
4263 }
Alexey Frunze96b66822016-09-10 02:32:44 -07004264 branches_.emplace_back(IsR6(), buffer_.Size(), dest_reg, base_reg, Branch::kLiteral);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004265 FinalizeLabeledBranch(label);
4266}
4267
Alexey Frunze96b66822016-09-10 02:32:44 -07004268JumpTable* MipsAssembler::CreateJumpTable(std::vector<MipsLabel*>&& labels) {
4269 jump_tables_.emplace_back(std::move(labels));
4270 JumpTable* table = &jump_tables_.back();
4271 DCHECK(!table->GetLabel()->IsBound());
4272 return table;
4273}
4274
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004275void MipsAssembler::EmitLiterals() {
4276 if (!literals_.empty()) {
4277 // We don't support byte and half-word literals.
4278 // TODO: proper alignment for 64-bit literals when they're implemented.
4279 for (Literal& literal : literals_) {
4280 MipsLabel* label = literal.GetLabel();
4281 Bind(label);
4282 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
4283 DCHECK(literal.GetSize() == 4u || literal.GetSize() == 8u);
4284 for (size_t i = 0, size = literal.GetSize(); i != size; ++i) {
4285 buffer_.Emit<uint8_t>(literal.GetData()[i]);
4286 }
4287 }
4288 }
4289}
4290
Alexey Frunze96b66822016-09-10 02:32:44 -07004291void MipsAssembler::ReserveJumpTableSpace() {
4292 if (!jump_tables_.empty()) {
4293 for (JumpTable& table : jump_tables_) {
4294 MipsLabel* label = table.GetLabel();
4295 Bind(label);
4296
4297 // Bulk ensure capacity, as this may be large.
4298 size_t orig_size = buffer_.Size();
4299 size_t required_capacity = orig_size + table.GetSize();
4300 if (required_capacity > buffer_.Capacity()) {
4301 buffer_.ExtendCapacity(required_capacity);
4302 }
4303#ifndef NDEBUG
4304 buffer_.has_ensured_capacity_ = true;
4305#endif
4306
4307 // Fill the space with dummy data as the data is not final
4308 // until the branches have been promoted. And we shouldn't
4309 // be moving uninitialized data during branch promotion.
4310 for (size_t cnt = table.GetData().size(), i = 0; i < cnt; i++) {
4311 buffer_.Emit<uint32_t>(0x1abe1234u);
4312 }
4313
4314#ifndef NDEBUG
4315 buffer_.has_ensured_capacity_ = false;
4316#endif
4317 }
4318 }
4319}
4320
4321void MipsAssembler::EmitJumpTables() {
4322 if (!jump_tables_.empty()) {
4323 CHECK(!overwriting_);
4324 // Switch from appending instructions at the end of the buffer to overwriting
4325 // existing instructions (here, jump tables) in the buffer.
4326 overwriting_ = true;
4327
4328 for (JumpTable& table : jump_tables_) {
4329 MipsLabel* table_label = table.GetLabel();
4330 uint32_t start = GetLabelLocation(table_label);
4331 overwrite_location_ = start;
4332
4333 for (MipsLabel* target : table.GetData()) {
4334 CHECK_EQ(buffer_.Load<uint32_t>(overwrite_location_), 0x1abe1234u);
4335 // The table will contain target addresses relative to the table start.
4336 uint32_t offset = GetLabelLocation(target) - start;
4337 Emit(offset);
4338 }
4339 }
4340
4341 overwriting_ = false;
4342 }
4343}
4344
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004345void MipsAssembler::PromoteBranches() {
4346 // Promote short branches to long as necessary.
4347 bool changed;
4348 do {
4349 changed = false;
4350 for (auto& branch : branches_) {
4351 CHECK(branch.IsResolved());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004352 uint32_t base = GetBranchLocationOrPcRelBase(&branch);
4353 uint32_t delta = branch.PromoteIfNeeded(base);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004354 // If this branch has been promoted and needs to expand in size,
4355 // relocate all branches by the expansion size.
4356 if (delta) {
4357 changed = true;
4358 uint32_t expand_location = branch.GetLocation();
4359 for (auto& branch2 : branches_) {
4360 branch2.Relocate(expand_location, delta);
4361 }
4362 }
4363 }
4364 } while (changed);
4365
4366 // Account for branch expansion by resizing the code buffer
4367 // and moving the code in it to its final location.
4368 size_t branch_count = branches_.size();
4369 if (branch_count > 0) {
4370 // Resize.
4371 Branch& last_branch = branches_[branch_count - 1];
4372 uint32_t size_delta = last_branch.GetEndLocation() - last_branch.GetOldEndLocation();
4373 uint32_t old_size = buffer_.Size();
4374 buffer_.Resize(old_size + size_delta);
4375 // Move the code residing between branch placeholders.
4376 uint32_t end = old_size;
4377 for (size_t i = branch_count; i > 0; ) {
4378 Branch& branch = branches_[--i];
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004379 CHECK_GE(end, branch.GetOldEndLocation());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004380 uint32_t size = end - branch.GetOldEndLocation();
4381 buffer_.Move(branch.GetEndLocation(), branch.GetOldEndLocation(), size);
4382 end = branch.GetOldLocation();
4383 }
4384 }
4385}
4386
4387// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
4388const MipsAssembler::Branch::BranchInfo MipsAssembler::Branch::branch_info_[] = {
Alexey Frunze0cab6562017-07-25 15:19:36 -07004389 // R2 short branches (can be promoted to long).
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004390 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kUncondBranch
4391 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCondBranch
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004392 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kCall
Alexey Frunze0cab6562017-07-25 15:19:36 -07004393 // R2 short branches (can't be promoted to long), delay slots filled manually.
4394 { 1, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kBareUncondBranch
4395 { 1, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kBareCondBranch
4396 { 1, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kBareCall
Alexey Frunze96b66822016-09-10 02:32:44 -07004397 // R2 near label.
4398 { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004399 // R2 near literal.
4400 { 1, 0, 0, MipsAssembler::Branch::kOffset16, 0 }, // kLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004401 // R2 long branches.
4402 { 9, 3, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongUncondBranch
4403 { 10, 4, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCondBranch
4404 { 6, 1, 1, MipsAssembler::Branch::kOffset32, 0 }, // kLongCall
Alexey Frunze96b66822016-09-10 02:32:44 -07004405 // R2 far label.
4406 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004407 // R2 far literal.
4408 { 3, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kFarLiteral
Alexey Frunze0cab6562017-07-25 15:19:36 -07004409 // R6 short branches (can be promoted to long).
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004410 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6UncondBranch
4411 { 2, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kR6CondBranch
4412 // Exception: kOffset23 for beqzc/bnezc.
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004413 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6Call
Alexey Frunze0cab6562017-07-25 15:19:36 -07004414 // R6 short branches (can't be promoted to long), forbidden/delay slots filled manually.
4415 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6BareUncondBranch
4416 { 1, 0, 1, MipsAssembler::Branch::kOffset18, 2 }, // kR6BareCondBranch
4417 // Exception: kOffset23 for beqzc/bnezc.
4418 { 1, 0, 1, MipsAssembler::Branch::kOffset28, 2 }, // kR6BareCall
Alexey Frunze96b66822016-09-10 02:32:44 -07004419 // R6 near label.
4420 { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Label
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004421 // R6 near literal.
4422 { 1, 0, 0, MipsAssembler::Branch::kOffset21, 2 }, // kR6Literal
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004423 // R6 long branches.
4424 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongUncondBranch
4425 { 3, 1, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCondBranch
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004426 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6LongCall
Alexey Frunze96b66822016-09-10 02:32:44 -07004427 // R6 far label.
4428 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLabel
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004429 // R6 far literal.
4430 { 2, 0, 0, MipsAssembler::Branch::kOffset32, 0 }, // kR6FarLiteral
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004431};
4432
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004433static inline bool IsAbsorbableInstruction(uint32_t instruction) {
4434 // The relative patcher patches addiu, lw and sw with an immediate operand of 0x5678.
4435 // We want to make sure that these instructions do not get absorbed into delay slots
4436 // of unconditional branches on R2. Absorption would otherwise make copies of
4437 // unpatched instructions.
4438 if ((instruction & 0xFFFF) != 0x5678) {
4439 return true;
4440 }
4441 switch (instruction >> kOpcodeShift) {
4442 case 0x09: // Addiu.
4443 case 0x23: // Lw.
4444 case 0x2B: // Sw.
4445 return false;
4446 default:
4447 return true;
4448 }
4449}
4450
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07004451static inline Register GetR2PcRelBaseRegister(Register reg) {
4452 // LoadLabelAddress() and LoadLiteral() generate individual NAL
4453 // instructions on R2 when the specified base register is ZERO
4454 // and so the effective PC-relative base register is RA, not ZERO.
4455 return (reg == ZERO) ? RA : reg;
4456}
4457
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004458// Note: make sure branch_info_[] and EmitBranch() are kept synchronized.
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004459void MipsAssembler::EmitBranch(uint32_t branch_id) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004460 CHECK_EQ(overwriting_, true);
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004461 Branch* branch = GetBranch(branch_id);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004462 overwrite_location_ = branch->GetLocation();
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004463 uint32_t offset = branch->GetOffset(GetBranchOrPcRelBaseForEncoding(branch));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004464 BranchCondition condition = branch->GetCondition();
4465 Register lhs = branch->GetLeftRegister();
4466 Register rhs = branch->GetRightRegister();
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004467 uint32_t delayed_instruction = branch->GetDelayedInstruction();
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004468 MipsLabel* patcher_label = branch->GetPatcherLabel();
4469 if (patcher_label != nullptr) {
4470 // Update the patcher label location to account for branch promotion and
4471 // delay slot filling.
4472 CHECK(patcher_label->IsBound());
4473 uint32_t bound_pc = branch->GetLocation();
4474 if (!branch->IsLong()) {
4475 // Short branches precede delay slots.
4476 // Long branches follow "delay slots".
4477 bound_pc += sizeof(uint32_t);
4478 }
4479 // Rebind the label.
4480 patcher_label->Reinitialize();
4481 BindRelativeToPrecedingBranch(patcher_label, branch_id, bound_pc);
4482 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004483 switch (branch->GetType()) {
4484 // R2 short branches.
4485 case Branch::kUncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004486 if (delayed_instruction == Branch::kUnfillableDelaySlot) {
4487 // The branch was created when reordering was disabled, do not absorb the target
4488 // instruction.
4489 delayed_instruction = 0; // NOP.
4490 } else if (delayed_instruction == Branch::kUnfilledDelaySlot) {
4491 // Try to absorb the target instruction into the delay slot.
4492 delayed_instruction = 0; // NOP.
4493 // Incrementing the signed 16-bit offset past the target instruction must not
4494 // cause overflow into the negative subrange, check for the max offset.
4495 if (offset != 0x7FFF) {
4496 uint32_t target = branch->GetTarget();
4497 if (std::binary_search(ds_fsm_target_pcs_.begin(), ds_fsm_target_pcs_.end(), target)) {
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004498 uint32_t target_instruction = buffer_.Load<uint32_t>(target);
4499 if (IsAbsorbableInstruction(target_instruction)) {
4500 delayed_instruction = target_instruction;
4501 offset++;
4502 }
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004503 }
4504 }
4505 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004506 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4507 B(offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004508 Emit(delayed_instruction);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004509 break;
4510 case Branch::kCondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004511 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4512 if (delayed_instruction == Branch::kUnfilledDelaySlot) {
4513 delayed_instruction = 0; // NOP.
4514 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004515 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004516 EmitBcondR2(condition, lhs, rhs, offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004517 Emit(delayed_instruction);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004518 break;
4519 case Branch::kCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004520 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4521 if (delayed_instruction == Branch::kUnfilledDelaySlot) {
4522 delayed_instruction = 0; // NOP.
4523 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004524 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004525 Bal(offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004526 Emit(delayed_instruction);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004527 break;
Alexey Frunze0cab6562017-07-25 15:19:36 -07004528 case Branch::kBareUncondBranch:
4529 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4530 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4531 B(offset);
4532 break;
4533 case Branch::kBareCondBranch:
4534 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4535 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4536 EmitBcondR2(condition, lhs, rhs, offset);
4537 break;
4538 case Branch::kBareCall:
4539 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4540 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4541 Bal(offset);
4542 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004543
Alexey Frunze96b66822016-09-10 02:32:44 -07004544 // R2 near label.
4545 case Branch::kLabel:
4546 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4547 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07004548 Addiu(lhs, GetR2PcRelBaseRegister(rhs), offset);
Alexey Frunze96b66822016-09-10 02:32:44 -07004549 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004550 // R2 near literal.
4551 case Branch::kLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004552 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004553 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07004554 Lw(lhs, GetR2PcRelBaseRegister(rhs), offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004555 break;
4556
4557 // R2 long branches.
4558 case Branch::kLongUncondBranch:
4559 // To get the value of the PC register we need to use the NAL instruction.
4560 // NAL clobbers the RA register. However, RA must be preserved if the
4561 // method is compiled without the entry/exit sequences that would take care
4562 // of preserving RA (typically, leaf methods don't preserve RA explicitly).
4563 // So, we need to preserve RA in some temporary storage ourselves. The AT
4564 // register can't be used for this because we need it to load a constant
4565 // which will be added to the value that NAL stores in RA. And we can't
4566 // use T9 for this in the context of the JNI compiler, which uses it
4567 // as a scratch register (see InterproceduralScratchRegister()).
4568 // If we were to add a 32-bit constant to RA using two ADDIU instructions,
4569 // we'd also need to use the ROTR instruction, which requires no less than
4570 // MIPSR2.
4571 // Perhaps, we could use T8 or one of R2's multiplier/divider registers
4572 // (LO or HI) or even a floating-point register, but that doesn't seem
4573 // like a nice solution. We may want this to work on both R6 and pre-R6.
4574 // For now simply use the stack for RA. This should be OK since for the
4575 // vast majority of code a short PC-relative branch is sufficient.
4576 // TODO: can this be improved?
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004577 // TODO: consider generation of a shorter sequence when we know that RA
4578 // is explicitly preserved by the method entry/exit code.
4579 if (delayed_instruction != Branch::kUnfilledDelaySlot &&
4580 delayed_instruction != Branch::kUnfillableDelaySlot) {
4581 Emit(delayed_instruction);
4582 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004583 Push(RA);
4584 Nal();
4585 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4586 Lui(AT, High16Bits(offset));
4587 Ori(AT, AT, Low16Bits(offset));
4588 Addu(AT, AT, RA);
4589 Lw(RA, SP, 0);
4590 Jr(AT);
Chris Larsen715f43e2017-10-23 11:00:32 -07004591 DecreaseFrameSize(kStackAlignment);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004592 break;
4593 case Branch::kLongCondBranch:
4594 // The comment on case 'Branch::kLongUncondBranch' applies here as well.
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004595 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4596 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4597 Emit(delayed_instruction);
4598 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004599 // Note: the opposite condition branch encodes 8 as the distance, which is equal to the
4600 // number of instructions skipped:
4601 // (PUSH(IncreaseFrameSize(ADDIU) + SW) + NAL + LUI + ORI + ADDU + LW + JR).
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004602 EmitBcondR2(Branch::OppositeCondition(condition), lhs, rhs, 8);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004603 Push(RA);
4604 Nal();
4605 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4606 Lui(AT, High16Bits(offset));
4607 Ori(AT, AT, Low16Bits(offset));
4608 Addu(AT, AT, RA);
4609 Lw(RA, SP, 0);
4610 Jr(AT);
Chris Larsen715f43e2017-10-23 11:00:32 -07004611 DecreaseFrameSize(kStackAlignment);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004612 break;
4613 case Branch::kLongCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004614 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4615 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4616 Emit(delayed_instruction);
4617 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004618 Nal();
4619 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4620 Lui(AT, High16Bits(offset));
4621 Ori(AT, AT, Low16Bits(offset));
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004622 Addu(AT, AT, RA);
4623 Jalr(AT);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004624 Nop();
4625 break;
4626
Alexey Frunze96b66822016-09-10 02:32:44 -07004627 // R2 far label.
4628 case Branch::kFarLabel:
4629 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4630 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4631 Lui(AT, High16Bits(offset));
4632 Ori(AT, AT, Low16Bits(offset));
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07004633 Addu(lhs, AT, GetR2PcRelBaseRegister(rhs));
Alexey Frunze96b66822016-09-10 02:32:44 -07004634 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004635 // R2 far literal.
4636 case Branch::kFarLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004637 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004638 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
4639 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4640 Lui(AT, High16Bits(offset));
Alexey Frunze3b8c82f2017-10-10 23:01:34 -07004641 Addu(AT, AT, GetR2PcRelBaseRegister(rhs));
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004642 Lw(lhs, AT, Low16Bits(offset));
4643 break;
4644
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004645 // R6 short branches.
4646 case Branch::kR6UncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004647 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004648 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4649 Bc(offset);
4650 break;
4651 case Branch::kR6CondBranch:
4652 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004653 EmitBcondR6(condition, lhs, rhs, offset);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004654 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4655 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4656 Emit(delayed_instruction);
4657 } else {
4658 // TODO: improve by filling the forbidden slot (IFF this is
4659 // a forbidden and not a delay slot).
4660 Nop();
4661 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004662 break;
4663 case Branch::kR6Call:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004664 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004665 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004666 Balc(offset);
4667 break;
Alexey Frunze0cab6562017-07-25 15:19:36 -07004668 case Branch::kR6BareUncondBranch:
4669 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4670 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4671 Bc(offset);
4672 break;
4673 case Branch::kR6BareCondBranch:
4674 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4675 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4676 EmitBcondR6(condition, lhs, rhs, offset);
4677 break;
4678 case Branch::kR6BareCall:
4679 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4680 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4681 Balc(offset);
4682 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004683
Alexey Frunze96b66822016-09-10 02:32:44 -07004684 // R6 near label.
4685 case Branch::kR6Label:
4686 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4687 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4688 Addiupc(lhs, offset);
4689 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004690 // R6 near literal.
4691 case Branch::kR6Literal:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004692 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004693 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4694 Lwpc(lhs, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004695 break;
4696
4697 // R6 long branches.
4698 case Branch::kR6LongUncondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004699 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004700 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
4701 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4702 Auipc(AT, High16Bits(offset));
4703 Jic(AT, Low16Bits(offset));
4704 break;
4705 case Branch::kR6LongCondBranch:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004706 DCHECK_NE(delayed_instruction, Branch::kUnfillableDelaySlot);
4707 if (delayed_instruction != Branch::kUnfilledDelaySlot) {
4708 Emit(delayed_instruction);
4709 }
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004710 EmitBcondR6(Branch::OppositeCondition(condition), lhs, rhs, 2);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004711 offset += (offset & 0x8000) << 1; // Account for sign extension in jic.
4712 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4713 Auipc(AT, High16Bits(offset));
4714 Jic(AT, Low16Bits(offset));
4715 break;
4716 case Branch::kR6LongCall:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004717 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004718 offset += (offset & 0x8000) << 1; // Account for sign extension in jialc.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004719 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004720 Auipc(AT, High16Bits(offset));
4721 Jialc(AT, Low16Bits(offset));
4722 break;
4723
Alexey Frunze96b66822016-09-10 02:32:44 -07004724 // R6 far label.
4725 case Branch::kR6FarLabel:
4726 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
4727 offset += (offset & 0x8000) << 1; // Account for sign extension in addiu.
4728 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4729 Auipc(AT, High16Bits(offset));
4730 Addiu(lhs, AT, Low16Bits(offset));
4731 break;
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004732 // R6 far literal.
4733 case Branch::kR6FarLiteral:
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004734 DCHECK_EQ(delayed_instruction, Branch::kUnfilledDelaySlot);
Alexey Frunzee3fb2452016-05-10 16:08:05 -07004735 offset += (offset & 0x8000) << 1; // Account for sign extension in lw.
4736 CHECK_EQ(overwrite_location_, branch->GetOffsetLocation());
4737 Auipc(AT, High16Bits(offset));
4738 Lw(lhs, AT, Low16Bits(offset));
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004739 break;
4740 }
4741 CHECK_EQ(overwrite_location_, branch->GetEndLocation());
4742 CHECK_LT(branch->GetSize(), static_cast<uint32_t>(Branch::kMaxBranchSize));
Alexey Frunzea663d9d2017-07-31 18:43:18 -07004743 if (patcher_label != nullptr) {
4744 // The patched instruction should look like one.
4745 uint32_t patched_instruction = buffer_.Load<uint32_t>(GetLabelLocation(patcher_label));
4746 CHECK(!IsAbsorbableInstruction(patched_instruction));
4747 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004748}
4749
Alexey Frunze0cab6562017-07-25 15:19:36 -07004750void MipsAssembler::B(MipsLabel* label, bool is_bare) {
4751 Buncond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004752}
4753
Alexey Frunze0cab6562017-07-25 15:19:36 -07004754void MipsAssembler::Bal(MipsLabel* label, bool is_bare) {
4755 Call(label, /* is_r6 */ (IsR6() && !is_bare), is_bare);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004756}
4757
Alexey Frunze0cab6562017-07-25 15:19:36 -07004758void MipsAssembler::Beq(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4759 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondEQ, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004760}
4761
Alexey Frunze0cab6562017-07-25 15:19:36 -07004762void MipsAssembler::Bne(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4763 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondNE, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004764}
4765
Alexey Frunze0cab6562017-07-25 15:19:36 -07004766void MipsAssembler::Beqz(Register rt, MipsLabel* label, bool is_bare) {
4767 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondEQZ, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004768}
4769
Alexey Frunze0cab6562017-07-25 15:19:36 -07004770void MipsAssembler::Bnez(Register rt, MipsLabel* label, bool is_bare) {
4771 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondNEZ, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004772}
4773
Alexey Frunze0cab6562017-07-25 15:19:36 -07004774void MipsAssembler::Bltz(Register rt, MipsLabel* label, bool is_bare) {
4775 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondLTZ, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004776}
4777
Alexey Frunze0cab6562017-07-25 15:19:36 -07004778void MipsAssembler::Bgez(Register rt, MipsLabel* label, bool is_bare) {
4779 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondGEZ, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004780}
4781
Alexey Frunze0cab6562017-07-25 15:19:36 -07004782void MipsAssembler::Blez(Register rt, MipsLabel* label, bool is_bare) {
4783 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondLEZ, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004784}
4785
Alexey Frunze0cab6562017-07-25 15:19:36 -07004786void MipsAssembler::Bgtz(Register rt, MipsLabel* label, bool is_bare) {
4787 Bcond(label, /* is_r6 */ (IsR6() && !is_bare), is_bare, kCondGTZ, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004788}
4789
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004790bool MipsAssembler::CanExchangeWithSlt(Register rs, Register rt) const {
4791 // If the instruction modifies AT, `rs` or `rt`, it can't be exchanged with the slt[u]
4792 // instruction because either slt[u] depends on `rs` or `rt` or the following
4793 // conditional branch depends on AT set by slt[u].
4794 // Likewise, if the instruction depends on AT, it can't be exchanged with slt[u]
4795 // because slt[u] changes AT.
4796 return (delay_slot_.instruction_ != 0 &&
4797 (delay_slot_.gpr_outs_mask_ & ((1u << AT) | (1u << rs) | (1u << rt))) == 0 &&
4798 (delay_slot_.gpr_ins_mask_ & (1u << AT)) == 0);
4799}
4800
4801void MipsAssembler::ExchangeWithSlt(const DelaySlot& forwarded_slot) {
4802 // Exchange the last two instructions in the assembler buffer.
4803 size_t size = buffer_.Size();
4804 CHECK_GE(size, 2 * sizeof(uint32_t));
4805 size_t pos1 = size - 2 * sizeof(uint32_t);
4806 size_t pos2 = size - sizeof(uint32_t);
4807 uint32_t instr1 = buffer_.Load<uint32_t>(pos1);
4808 uint32_t instr2 = buffer_.Load<uint32_t>(pos2);
4809 CHECK_EQ(instr1, forwarded_slot.instruction_);
4810 CHECK_EQ(instr2, delay_slot_.instruction_);
4811 buffer_.Store<uint32_t>(pos1, instr2);
4812 buffer_.Store<uint32_t>(pos2, instr1);
4813 // Set the current delay slot information to that of the last instruction
4814 // in the buffer.
4815 delay_slot_ = forwarded_slot;
4816}
4817
4818void MipsAssembler::GenerateSltForCondBranch(bool unsigned_slt, Register rs, Register rt) {
4819 // If possible, exchange the slt[u] instruction with the preceding instruction,
4820 // so it can fill the delay slot.
4821 DelaySlot forwarded_slot = delay_slot_;
4822 bool exchange = CanExchangeWithSlt(rs, rt);
4823 if (exchange) {
4824 // The last instruction cannot be used in a different delay slot,
4825 // do not commit the label before it (if any).
4826 DsFsmDropLabel();
4827 }
4828 if (unsigned_slt) {
4829 Sltu(AT, rs, rt);
4830 } else {
4831 Slt(AT, rs, rt);
4832 }
4833 if (exchange) {
4834 ExchangeWithSlt(forwarded_slot);
4835 }
4836}
4837
Alexey Frunze0cab6562017-07-25 15:19:36 -07004838void MipsAssembler::Blt(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4839 if (IsR6() && !is_bare) {
4840 Bcond(label, IsR6(), is_bare, kCondLT, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004841 } else if (!Branch::IsNop(kCondLT, rs, rt)) {
4842 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004843 GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt);
Alexey Frunze0cab6562017-07-25 15:19:36 -07004844 Bnez(AT, label, is_bare);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004845 }
4846}
4847
Alexey Frunze0cab6562017-07-25 15:19:36 -07004848void MipsAssembler::Bge(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4849 if (IsR6() && !is_bare) {
4850 Bcond(label, IsR6(), is_bare, kCondGE, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004851 } else if (Branch::IsUncond(kCondGE, rs, rt)) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07004852 B(label, is_bare);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004853 } else {
4854 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004855 GenerateSltForCondBranch(/* unsigned_slt */ false, rs, rt);
Alexey Frunze0cab6562017-07-25 15:19:36 -07004856 Beqz(AT, label, is_bare);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004857 }
4858}
4859
Alexey Frunze0cab6562017-07-25 15:19:36 -07004860void MipsAssembler::Bltu(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4861 if (IsR6() && !is_bare) {
4862 Bcond(label, IsR6(), is_bare, kCondLTU, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004863 } else if (!Branch::IsNop(kCondLTU, rs, rt)) {
4864 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004865 GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt);
Alexey Frunze0cab6562017-07-25 15:19:36 -07004866 Bnez(AT, label, is_bare);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004867 }
4868}
4869
Alexey Frunze0cab6562017-07-25 15:19:36 -07004870void MipsAssembler::Bgeu(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4871 if (IsR6() && !is_bare) {
4872 Bcond(label, IsR6(), is_bare, kCondGEU, rs, rt);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004873 } else if (Branch::IsUncond(kCondGEU, rs, rt)) {
Alexey Frunze0cab6562017-07-25 15:19:36 -07004874 B(label, is_bare);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004875 } else {
4876 // Synthesize the instruction (not available on R2).
Alexey Frunze57eb0f52016-07-29 22:04:46 -07004877 GenerateSltForCondBranch(/* unsigned_slt */ true, rs, rt);
Alexey Frunze0cab6562017-07-25 15:19:36 -07004878 Beqz(AT, label, is_bare);
jeffhao7fbee072012-08-24 17:56:54 -07004879 }
4880}
4881
Alexey Frunze0cab6562017-07-25 15:19:36 -07004882void MipsAssembler::Bc1f(MipsLabel* label, bool is_bare) {
4883 Bc1f(0, label, is_bare);
Chris Larsenb74353a2015-11-20 09:07:09 -08004884}
4885
Alexey Frunze0cab6562017-07-25 15:19:36 -07004886void MipsAssembler::Bc1f(int cc, MipsLabel* label, bool is_bare) {
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004887 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze0cab6562017-07-25 15:19:36 -07004888 Bcond(label, /* is_r6 */ false, is_bare, kCondF, static_cast<Register>(cc), ZERO);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004889}
4890
Alexey Frunze0cab6562017-07-25 15:19:36 -07004891void MipsAssembler::Bc1t(MipsLabel* label, bool is_bare) {
4892 Bc1t(0, label, is_bare);
Chris Larsenb74353a2015-11-20 09:07:09 -08004893}
4894
Alexey Frunze0cab6562017-07-25 15:19:36 -07004895void MipsAssembler::Bc1t(int cc, MipsLabel* label, bool is_bare) {
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004896 CHECK(IsUint<3>(cc)) << cc;
Alexey Frunze0cab6562017-07-25 15:19:36 -07004897 Bcond(label, /* is_r6 */ false, is_bare, kCondT, static_cast<Register>(cc), ZERO);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004898}
4899
Alexey Frunze0cab6562017-07-25 15:19:36 -07004900void MipsAssembler::Bc(MipsLabel* label, bool is_bare) {
4901 Buncond(label, /* is_r6 */ true, is_bare);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004902}
4903
Alexey Frunze0cab6562017-07-25 15:19:36 -07004904void MipsAssembler::Balc(MipsLabel* label, bool is_bare) {
4905 Call(label, /* is_r6 */ true, is_bare);
4906}
4907
4908void MipsAssembler::Beqc(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4909 Bcond(label, /* is_r6 */ true, is_bare, kCondEQ, rs, rt);
4910}
4911
4912void MipsAssembler::Bnec(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4913 Bcond(label, /* is_r6 */ true, is_bare, kCondNE, rs, rt);
4914}
4915
4916void MipsAssembler::Beqzc(Register rt, MipsLabel* label, bool is_bare) {
4917 Bcond(label, /* is_r6 */ true, is_bare, kCondEQZ, rt);
4918}
4919
4920void MipsAssembler::Bnezc(Register rt, MipsLabel* label, bool is_bare) {
4921 Bcond(label, /* is_r6 */ true, is_bare, kCondNEZ, rt);
4922}
4923
4924void MipsAssembler::Bltzc(Register rt, MipsLabel* label, bool is_bare) {
4925 Bcond(label, /* is_r6 */ true, is_bare, kCondLTZ, rt);
4926}
4927
4928void MipsAssembler::Bgezc(Register rt, MipsLabel* label, bool is_bare) {
4929 Bcond(label, /* is_r6 */ true, is_bare, kCondGEZ, rt);
4930}
4931
4932void MipsAssembler::Blezc(Register rt, MipsLabel* label, bool is_bare) {
4933 Bcond(label, /* is_r6 */ true, is_bare, kCondLEZ, rt);
4934}
4935
4936void MipsAssembler::Bgtzc(Register rt, MipsLabel* label, bool is_bare) {
4937 Bcond(label, /* is_r6 */ true, is_bare, kCondGTZ, rt);
4938}
4939
4940void MipsAssembler::Bltc(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4941 Bcond(label, /* is_r6 */ true, is_bare, kCondLT, rs, rt);
4942}
4943
4944void MipsAssembler::Bgec(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4945 Bcond(label, /* is_r6 */ true, is_bare, kCondGE, rs, rt);
4946}
4947
4948void MipsAssembler::Bltuc(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4949 Bcond(label, /* is_r6 */ true, is_bare, kCondLTU, rs, rt);
4950}
4951
4952void MipsAssembler::Bgeuc(Register rs, Register rt, MipsLabel* label, bool is_bare) {
4953 Bcond(label, /* is_r6 */ true, is_bare, kCondGEU, rs, rt);
4954}
4955
4956void MipsAssembler::Bc1eqz(FRegister ft, MipsLabel* label, bool is_bare) {
4957 Bcond(label, /* is_r6 */ true, is_bare, kCondF, static_cast<Register>(ft), ZERO);
4958}
4959
4960void MipsAssembler::Bc1nez(FRegister ft, MipsLabel* label, bool is_bare) {
4961 Bcond(label, /* is_r6 */ true, is_bare, kCondT, static_cast<Register>(ft), ZERO);
Alexey Frunzecd7b0ee2015-12-03 16:46:38 -08004962}
4963
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004964void MipsAssembler::AdjustBaseAndOffset(Register& base,
4965 int32_t& offset,
4966 bool is_doubleword,
4967 bool is_float) {
4968 // This method is used to adjust the base register and offset pair
4969 // for a load/store when the offset doesn't fit into int16_t.
4970 // It is assumed that `base + offset` is sufficiently aligned for memory
4971 // operands that are machine word in size or smaller. For doubleword-sized
4972 // operands it's assumed that `base` is a multiple of 8, while `offset`
4973 // may be a multiple of 4 (e.g. 4-byte-aligned long and double arguments
4974 // and spilled variables on the stack accessed relative to the stack
4975 // pointer register).
4976 // We preserve the "alignment" of `offset` by adjusting it by a multiple of 8.
4977 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
4978
4979 bool doubleword_aligned = IsAligned<kMipsDoublewordSize>(offset);
4980 bool two_accesses = is_doubleword && (!is_float || !doubleword_aligned);
4981
4982 // IsInt<16> must be passed a signed value, hence the static cast below.
4983 if (IsInt<16>(offset) &&
4984 (!two_accesses || IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)))) {
4985 // Nothing to do: `offset` (and, if needed, `offset + 4`) fits into int16_t.
4986 return;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02004987 }
4988
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07004989 // Remember the "(mis)alignment" of `offset`, it will be checked at the end.
4990 uint32_t misalignment = offset & (kMipsDoublewordSize - 1);
4991
4992 // Do not load the whole 32-bit `offset` if it can be represented as
4993 // a sum of two 16-bit signed offsets. This can save an instruction or two.
4994 // To simplify matters, only do this for a symmetric range of offsets from
4995 // about -64KB to about +64KB, allowing further addition of 4 when accessing
4996 // 64-bit variables with two 32-bit accesses.
4997 constexpr int32_t kMinOffsetForSimpleAdjustment = 0x7ff8; // Max int16_t that's a multiple of 8.
4998 constexpr int32_t kMaxOffsetForSimpleAdjustment = 2 * kMinOffsetForSimpleAdjustment;
4999 if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
5000 Addiu(AT, base, kMinOffsetForSimpleAdjustment);
5001 offset -= kMinOffsetForSimpleAdjustment;
5002 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
5003 Addiu(AT, base, -kMinOffsetForSimpleAdjustment);
5004 offset += kMinOffsetForSimpleAdjustment;
5005 } else if (IsR6()) {
5006 // On R6 take advantage of the aui instruction, e.g.:
5007 // aui AT, base, offset_high
5008 // lw reg_lo, offset_low(AT)
5009 // lw reg_hi, (offset_low+4)(AT)
5010 // or when offset_low+4 overflows int16_t:
5011 // aui AT, base, offset_high
5012 // addiu AT, AT, 8
5013 // lw reg_lo, (offset_low-8)(AT)
5014 // lw reg_hi, (offset_low-4)(AT)
5015 int16_t offset_high = High16Bits(offset);
5016 int16_t offset_low = Low16Bits(offset);
5017 offset_high += (offset_low < 0) ? 1 : 0; // Account for offset sign extension in load/store.
5018 Aui(AT, base, offset_high);
5019 if (two_accesses && !IsInt<16>(static_cast<int32_t>(offset_low + kMipsWordSize))) {
5020 // Avoid overflow in the 16-bit offset of the load/store instruction when adding 4.
5021 Addiu(AT, AT, kMipsDoublewordSize);
5022 offset_low -= kMipsDoublewordSize;
5023 }
5024 offset = offset_low;
5025 } else {
5026 // Do not load the whole 32-bit `offset` if it can be represented as
5027 // a sum of three 16-bit signed offsets. This can save an instruction.
5028 // To simplify matters, only do this for a symmetric range of offsets from
5029 // about -96KB to about +96KB, allowing further addition of 4 when accessing
5030 // 64-bit variables with two 32-bit accesses.
5031 constexpr int32_t kMinOffsetForMediumAdjustment = 2 * kMinOffsetForSimpleAdjustment;
5032 constexpr int32_t kMaxOffsetForMediumAdjustment = 3 * kMinOffsetForSimpleAdjustment;
5033 if (0 <= offset && offset <= kMaxOffsetForMediumAdjustment) {
5034 Addiu(AT, base, kMinOffsetForMediumAdjustment / 2);
5035 Addiu(AT, AT, kMinOffsetForMediumAdjustment / 2);
5036 offset -= kMinOffsetForMediumAdjustment;
5037 } else if (-kMaxOffsetForMediumAdjustment <= offset && offset < 0) {
5038 Addiu(AT, base, -kMinOffsetForMediumAdjustment / 2);
5039 Addiu(AT, AT, -kMinOffsetForMediumAdjustment / 2);
5040 offset += kMinOffsetForMediumAdjustment;
5041 } else {
5042 // Now that all shorter options have been exhausted, load the full 32-bit offset.
5043 int32_t loaded_offset = RoundDown(offset, kMipsDoublewordSize);
5044 LoadConst32(AT, loaded_offset);
5045 Addu(AT, AT, base);
5046 offset -= loaded_offset;
5047 }
5048 }
5049 base = AT;
5050
5051 CHECK(IsInt<16>(offset));
5052 if (two_accesses) {
5053 CHECK(IsInt<16>(static_cast<int32_t>(offset + kMipsWordSize)));
5054 }
5055 CHECK_EQ(misalignment, offset & (kMipsDoublewordSize - 1));
5056}
5057
Lena Djokic2e0a7e52017-07-06 11:55:24 +02005058void MipsAssembler::AdjustBaseOffsetAndElementSizeShift(Register& base,
5059 int32_t& offset,
5060 int& element_size_shift) {
5061 // This method is used to adjust the base register, offset and element_size_shift
5062 // for a vector load/store when the offset doesn't fit into allowed number of bits.
5063 // MSA ld.df and st.df instructions take signed offsets as arguments, but maximum
5064 // offset is dependant on the size of the data format df (10-bit offsets for ld.b,
5065 // 11-bit for ld.h, 12-bit for ld.w and 13-bit for ld.d).
5066 // If element_size_shift is non-negative at entry, it won't be changed, but offset
5067 // will be checked for appropriate alignment. If negative at entry, it will be
5068 // adjusted based on offset for maximum fit.
5069 // It's assumed that `base` is a multiple of 8.
5070 CHECK_NE(base, AT); // Must not overwrite the register `base` while loading `offset`.
5071
5072 if (element_size_shift >= 0) {
5073 CHECK_LE(element_size_shift, TIMES_8);
5074 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
5075 } else if (IsAligned<kMipsDoublewordSize>(offset)) {
5076 element_size_shift = TIMES_8;
5077 } else if (IsAligned<kMipsWordSize>(offset)) {
5078 element_size_shift = TIMES_4;
5079 } else if (IsAligned<kMipsHalfwordSize>(offset)) {
5080 element_size_shift = TIMES_2;
5081 } else {
5082 element_size_shift = TIMES_1;
5083 }
5084
5085 const int low_len = 10 + element_size_shift; // How many low bits of `offset` ld.df/st.df
5086 // will take.
5087 int16_t low = offset & ((1 << low_len) - 1); // Isolate these bits.
5088 low -= (low & (1 << (low_len - 1))) << 1; // Sign-extend these bits.
5089 if (low == offset) {
5090 return; // `offset` fits into ld.df/st.df.
5091 }
5092
5093 // First, see if `offset` can be represented as a sum of two or three signed offsets.
5094 // This can save an instruction or two.
5095
5096 // Max int16_t that's a multiple of element size.
5097 const int32_t kMaxDeltaForSimpleAdjustment = 0x8000 - (1 << element_size_shift);
5098 // Max ld.df/st.df offset that's a multiple of element size.
5099 const int32_t kMaxLoadStoreOffset = 0x1ff << element_size_shift;
5100 const int32_t kMaxOffsetForSimpleAdjustment = kMaxDeltaForSimpleAdjustment + kMaxLoadStoreOffset;
5101 const int32_t kMinOffsetForMediumAdjustment = 2 * kMaxDeltaForSimpleAdjustment;
5102 const int32_t kMaxOffsetForMediumAdjustment = kMinOffsetForMediumAdjustment + kMaxLoadStoreOffset;
5103
5104 if (IsInt<16>(offset)) {
5105 Addiu(AT, base, offset);
5106 offset = 0;
5107 } else if (0 <= offset && offset <= kMaxOffsetForSimpleAdjustment) {
5108 Addiu(AT, base, kMaxDeltaForSimpleAdjustment);
5109 offset -= kMaxDeltaForSimpleAdjustment;
5110 } else if (-kMaxOffsetForSimpleAdjustment <= offset && offset < 0) {
5111 Addiu(AT, base, -kMaxDeltaForSimpleAdjustment);
5112 offset += kMaxDeltaForSimpleAdjustment;
5113 } else if (!IsR6() && 0 <= offset && offset <= kMaxOffsetForMediumAdjustment) {
5114 Addiu(AT, base, kMaxDeltaForSimpleAdjustment);
5115 if (offset <= kMinOffsetForMediumAdjustment) {
5116 Addiu(AT, AT, offset - kMaxDeltaForSimpleAdjustment);
5117 offset = 0;
5118 } else {
5119 Addiu(AT, AT, kMaxDeltaForSimpleAdjustment);
5120 offset -= kMinOffsetForMediumAdjustment;
5121 }
5122 } else if (!IsR6() && -kMaxOffsetForMediumAdjustment <= offset && offset < 0) {
5123 Addiu(AT, base, -kMaxDeltaForSimpleAdjustment);
5124 if (-kMinOffsetForMediumAdjustment <= offset) {
5125 Addiu(AT, AT, offset + kMaxDeltaForSimpleAdjustment);
5126 offset = 0;
5127 } else {
5128 Addiu(AT, AT, -kMaxDeltaForSimpleAdjustment);
5129 offset += kMinOffsetForMediumAdjustment;
5130 }
5131 } else {
5132 // 16-bit or smaller parts of `offset`:
5133 // |31 hi 16|15 mid 13-10|12-9 low 0|
5134 //
5135 // Instructions that supply each part as a signed integer addend:
5136 // |aui |addiu |ld.df/st.df |
5137 uint32_t tmp = static_cast<uint32_t>(offset) - low; // Exclude `low` from the rest of `offset`
5138 // (accounts for sign of `low`).
5139 tmp += (tmp & (UINT32_C(1) << 15)) << 1; // Account for sign extension in addiu.
5140 int16_t mid = Low16Bits(tmp);
5141 int16_t hi = High16Bits(tmp);
5142 if (IsR6()) {
5143 Aui(AT, base, hi);
5144 } else {
5145 Lui(AT, hi);
5146 Addu(AT, AT, base);
5147 }
5148 if (mid != 0) {
5149 Addiu(AT, AT, mid);
5150 }
5151 offset = low;
5152 }
5153 base = AT;
5154 CHECK_GE(JAVASTYLE_CTZ(offset), element_size_shift);
5155 CHECK(IsInt<10>(offset >> element_size_shift));
5156}
5157
Alexey Frunze2923db72016-08-20 01:55:47 -07005158void MipsAssembler::LoadFromOffset(LoadOperandType type,
5159 Register reg,
5160 Register base,
Alexey Frunzecad3a4c2016-06-07 23:40:37 -07005161 int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07005162 LoadFromOffset<>(type, reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07005163}
5164
5165void MipsAssembler::LoadSFromOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07005166 LoadSFromOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07005167}
5168
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005169void MipsAssembler::LoadDFromOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07005170 LoadDFromOffset<>(reg, base, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005171}
5172
Lena Djokic2e0a7e52017-07-06 11:55:24 +02005173void MipsAssembler::LoadQFromOffset(FRegister reg, Register base, int32_t offset) {
5174 LoadQFromOffset<>(reg, base, offset);
5175}
5176
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005177void MipsAssembler::EmitLoad(ManagedRegister m_dst, Register src_register, int32_t src_offset,
5178 size_t size) {
5179 MipsManagedRegister dst = m_dst.AsMips();
5180 if (dst.IsNoRegister()) {
5181 CHECK_EQ(0u, size) << dst;
5182 } else if (dst.IsCoreRegister()) {
5183 CHECK_EQ(kMipsWordSize, size) << dst;
5184 LoadFromOffset(kLoadWord, dst.AsCoreRegister(), src_register, src_offset);
5185 } else if (dst.IsRegisterPair()) {
5186 CHECK_EQ(kMipsDoublewordSize, size) << dst;
5187 LoadFromOffset(kLoadDoubleword, dst.AsRegisterPairLow(), src_register, src_offset);
5188 } else if (dst.IsFRegister()) {
5189 if (size == kMipsWordSize) {
5190 LoadSFromOffset(dst.AsFRegister(), src_register, src_offset);
5191 } else {
5192 CHECK_EQ(kMipsDoublewordSize, size) << dst;
5193 LoadDFromOffset(dst.AsFRegister(), src_register, src_offset);
5194 }
Alexey Frunze1b8464d2016-11-12 17:22:05 -08005195 } else if (dst.IsDRegister()) {
5196 CHECK_EQ(kMipsDoublewordSize, size) << dst;
5197 LoadDFromOffset(dst.AsOverlappingDRegisterLow(), src_register, src_offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005198 }
jeffhao7fbee072012-08-24 17:56:54 -07005199}
5200
Alexey Frunze2923db72016-08-20 01:55:47 -07005201void MipsAssembler::StoreToOffset(StoreOperandType type,
5202 Register reg,
5203 Register base,
jeffhao7fbee072012-08-24 17:56:54 -07005204 int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07005205 StoreToOffset<>(type, reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07005206}
5207
Goran Jakovljevicff734982015-08-24 12:58:55 +00005208void MipsAssembler::StoreSToOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07005209 StoreSToOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07005210}
5211
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005212void MipsAssembler::StoreDToOffset(FRegister reg, Register base, int32_t offset) {
Alexey Frunze2923db72016-08-20 01:55:47 -07005213 StoreDToOffset<>(reg, base, offset);
jeffhao7fbee072012-08-24 17:56:54 -07005214}
5215
Lena Djokic2e0a7e52017-07-06 11:55:24 +02005216void MipsAssembler::StoreQToOffset(FRegister reg, Register base, int32_t offset) {
5217 StoreQToOffset<>(reg, base, offset);
5218}
5219
David Srbeckydd973932015-04-07 20:29:48 +01005220static dwarf::Reg DWARFReg(Register reg) {
5221 return dwarf::Reg::MipsCore(static_cast<int>(reg));
5222}
5223
Ian Rogers790a6b72014-04-01 10:36:00 -07005224constexpr size_t kFramePointerSize = 4;
5225
Vladimir Marko32248382016-05-19 10:37:24 +01005226void MipsAssembler::BuildFrame(size_t frame_size,
5227 ManagedRegister method_reg,
5228 ArrayRef<const ManagedRegister> callee_save_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07005229 const ManagedRegisterEntrySpills& entry_spills) {
jeffhao7fbee072012-08-24 17:56:54 -07005230 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01005231 DCHECK(!overwriting_);
jeffhao7fbee072012-08-24 17:56:54 -07005232
5233 // Increase frame to required size.
5234 IncreaseFrameSize(frame_size);
5235
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005236 // Push callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07005237 int stack_offset = frame_size - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07005238 StoreToOffset(kStoreWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01005239 cfi_.RelOffset(DWARFReg(RA), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07005240 for (int i = callee_save_regs.size() - 1; i >= 0; --i) {
Ian Rogers790a6b72014-04-01 10:36:00 -07005241 stack_offset -= kFramePointerSize;
Vladimir Marko32248382016-05-19 10:37:24 +01005242 Register reg = callee_save_regs[i].AsMips().AsCoreRegister();
jeffhao7fbee072012-08-24 17:56:54 -07005243 StoreToOffset(kStoreWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01005244 cfi_.RelOffset(DWARFReg(reg), stack_offset);
jeffhao7fbee072012-08-24 17:56:54 -07005245 }
5246
5247 // Write out Method*.
5248 StoreToOffset(kStoreWord, method_reg.AsMips().AsCoreRegister(), SP, 0);
5249
5250 // Write out entry spills.
Goran Jakovljevicff734982015-08-24 12:58:55 +00005251 int32_t offset = frame_size + kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07005252 for (size_t i = 0; i < entry_spills.size(); ++i) {
Goran Jakovljevicff734982015-08-24 12:58:55 +00005253 MipsManagedRegister reg = entry_spills.at(i).AsMips();
5254 if (reg.IsNoRegister()) {
5255 ManagedRegisterSpill spill = entry_spills.at(i);
5256 offset += spill.getSize();
5257 } else if (reg.IsCoreRegister()) {
5258 StoreToOffset(kStoreWord, reg.AsCoreRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005259 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00005260 } else if (reg.IsFRegister()) {
5261 StoreSToOffset(reg.AsFRegister(), SP, offset);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005262 offset += kMipsWordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00005263 } else if (reg.IsDRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005264 StoreDToOffset(reg.AsOverlappingDRegisterLow(), SP, offset);
5265 offset += kMipsDoublewordSize;
Goran Jakovljevicff734982015-08-24 12:58:55 +00005266 }
jeffhao7fbee072012-08-24 17:56:54 -07005267 }
5268}
5269
5270void MipsAssembler::RemoveFrame(size_t frame_size,
Roland Levillain0d127e12017-07-05 17:01:11 +01005271 ArrayRef<const ManagedRegister> callee_save_regs,
5272 bool may_suspend ATTRIBUTE_UNUSED) {
jeffhao7fbee072012-08-24 17:56:54 -07005273 CHECK_ALIGNED(frame_size, kStackAlignment);
Vladimir Marko10ef6942015-10-22 15:25:54 +01005274 DCHECK(!overwriting_);
David Srbeckydd973932015-04-07 20:29:48 +01005275 cfi_.RememberState();
jeffhao7fbee072012-08-24 17:56:54 -07005276
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005277 // Pop callee saves and return address.
Ian Rogers790a6b72014-04-01 10:36:00 -07005278 int stack_offset = frame_size - (callee_save_regs.size() * kFramePointerSize) - kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07005279 for (size_t i = 0; i < callee_save_regs.size(); ++i) {
Vladimir Marko32248382016-05-19 10:37:24 +01005280 Register reg = callee_save_regs[i].AsMips().AsCoreRegister();
jeffhao7fbee072012-08-24 17:56:54 -07005281 LoadFromOffset(kLoadWord, reg, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01005282 cfi_.Restore(DWARFReg(reg));
Ian Rogers790a6b72014-04-01 10:36:00 -07005283 stack_offset += kFramePointerSize;
jeffhao7fbee072012-08-24 17:56:54 -07005284 }
5285 LoadFromOffset(kLoadWord, RA, SP, stack_offset);
David Srbeckydd973932015-04-07 20:29:48 +01005286 cfi_.Restore(DWARFReg(RA));
jeffhao7fbee072012-08-24 17:56:54 -07005287
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005288 // Adjust the stack pointer in the delay slot if doing so doesn't break CFI.
5289 bool exchange = IsInt<16>(static_cast<int32_t>(frame_size));
5290 bool reordering = SetReorder(false);
5291 if (exchange) {
5292 // Jump to the return address.
5293 Jr(RA);
5294 // Decrease frame to required size.
5295 DecreaseFrameSize(frame_size); // Single instruction in delay slot.
5296 } else {
5297 // Decrease frame to required size.
5298 DecreaseFrameSize(frame_size);
5299 // Jump to the return address.
5300 Jr(RA);
5301 Nop(); // In delay slot.
5302 }
5303 SetReorder(reordering);
David Srbeckydd973932015-04-07 20:29:48 +01005304
5305 // The CFI should be restored for any code that follows the exit block.
5306 cfi_.RestoreState();
5307 cfi_.DefCFAOffset(frame_size);
jeffhao7fbee072012-08-24 17:56:54 -07005308}
5309
5310void MipsAssembler::IncreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005311 CHECK_ALIGNED(adjust, kFramePointerSize);
5312 Addiu32(SP, SP, -adjust);
David Srbeckydd973932015-04-07 20:29:48 +01005313 cfi_.AdjustCFAOffset(adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01005314 if (overwriting_) {
5315 cfi_.OverrideDelayedPC(overwrite_location_);
5316 }
jeffhao7fbee072012-08-24 17:56:54 -07005317}
5318
5319void MipsAssembler::DecreaseFrameSize(size_t adjust) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005320 CHECK_ALIGNED(adjust, kFramePointerSize);
5321 Addiu32(SP, SP, adjust);
David Srbeckydd973932015-04-07 20:29:48 +01005322 cfi_.AdjustCFAOffset(-adjust);
Vladimir Marko10ef6942015-10-22 15:25:54 +01005323 if (overwriting_) {
5324 cfi_.OverrideDelayedPC(overwrite_location_);
5325 }
jeffhao7fbee072012-08-24 17:56:54 -07005326}
5327
5328void MipsAssembler::Store(FrameOffset dest, ManagedRegister msrc, size_t size) {
5329 MipsManagedRegister src = msrc.AsMips();
5330 if (src.IsNoRegister()) {
5331 CHECK_EQ(0u, size);
5332 } else if (src.IsCoreRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005333 CHECK_EQ(kMipsWordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07005334 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
5335 } else if (src.IsRegisterPair()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005336 CHECK_EQ(kMipsDoublewordSize, size);
jeffhao7fbee072012-08-24 17:56:54 -07005337 StoreToOffset(kStoreWord, src.AsRegisterPairLow(), SP, dest.Int32Value());
5338 StoreToOffset(kStoreWord, src.AsRegisterPairHigh(),
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005339 SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07005340 } else if (src.IsFRegister()) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005341 if (size == kMipsWordSize) {
5342 StoreSToOffset(src.AsFRegister(), SP, dest.Int32Value());
5343 } else {
5344 CHECK_EQ(kMipsDoublewordSize, size);
5345 StoreDToOffset(src.AsFRegister(), SP, dest.Int32Value());
5346 }
Alexey Frunze1b8464d2016-11-12 17:22:05 -08005347 } else if (src.IsDRegister()) {
5348 CHECK_EQ(kMipsDoublewordSize, size);
5349 StoreDToOffset(src.AsOverlappingDRegisterLow(), SP, dest.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005350 }
5351}
5352
5353void MipsAssembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
5354 MipsManagedRegister src = msrc.AsMips();
5355 CHECK(src.IsCoreRegister());
5356 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
5357}
5358
5359void MipsAssembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
5360 MipsManagedRegister src = msrc.AsMips();
5361 CHECK(src.IsCoreRegister());
5362 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
5363}
5364
5365void MipsAssembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
5366 ManagedRegister mscratch) {
5367 MipsManagedRegister scratch = mscratch.AsMips();
5368 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005369 LoadConst32(scratch.AsCoreRegister(), imm);
jeffhao7fbee072012-08-24 17:56:54 -07005370 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
5371}
5372
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005373void MipsAssembler::StoreStackOffsetToThread(ThreadOffset32 thr_offs,
5374 FrameOffset fr_offs,
jeffhao7fbee072012-08-24 17:56:54 -07005375 ManagedRegister mscratch) {
5376 MipsManagedRegister scratch = mscratch.AsMips();
5377 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005378 Addiu32(scratch.AsCoreRegister(), SP, fr_offs.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005379 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
5380 S1, thr_offs.Int32Value());
5381}
5382
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005383void MipsAssembler::StoreStackPointerToThread(ThreadOffset32 thr_offs) {
jeffhao7fbee072012-08-24 17:56:54 -07005384 StoreToOffset(kStoreWord, SP, S1, thr_offs.Int32Value());
5385}
5386
5387void MipsAssembler::StoreSpanning(FrameOffset dest, ManagedRegister msrc,
5388 FrameOffset in_off, ManagedRegister mscratch) {
5389 MipsManagedRegister src = msrc.AsMips();
5390 MipsManagedRegister scratch = mscratch.AsMips();
5391 StoreToOffset(kStoreWord, src.AsCoreRegister(), SP, dest.Int32Value());
5392 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, in_off.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005393 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07005394}
5395
5396void MipsAssembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
5397 return EmitLoad(mdest, SP, src.Int32Value(), size);
5398}
5399
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005400void MipsAssembler::LoadFromThread(ManagedRegister mdest, ThreadOffset32 src, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07005401 return EmitLoad(mdest, S1, src.Int32Value(), size);
5402}
5403
5404void MipsAssembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
5405 MipsManagedRegister dest = mdest.AsMips();
5406 CHECK(dest.IsCoreRegister());
5407 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), SP, src.Int32Value());
5408}
5409
Mathieu Chartiere401d142015-04-22 13:56:20 -07005410void MipsAssembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01005411 bool unpoison_reference) {
jeffhao7fbee072012-08-24 17:56:54 -07005412 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005413 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07005414 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
5415 base.AsMips().AsCoreRegister(), offs.Int32Value());
Alexey Frunzec061de12017-02-14 13:27:23 -08005416 if (unpoison_reference) {
5417 MaybeUnpoisonHeapReference(dest.AsCoreRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08005418 }
jeffhao7fbee072012-08-24 17:56:54 -07005419}
5420
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005421void MipsAssembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, Offset offs) {
jeffhao7fbee072012-08-24 17:56:54 -07005422 MipsManagedRegister dest = mdest.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005423 CHECK(dest.IsCoreRegister() && base.AsMips().IsCoreRegister());
jeffhao7fbee072012-08-24 17:56:54 -07005424 LoadFromOffset(kLoadWord, dest.AsCoreRegister(),
5425 base.AsMips().AsCoreRegister(), offs.Int32Value());
5426}
5427
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005428void MipsAssembler::LoadRawPtrFromThread(ManagedRegister mdest, ThreadOffset32 offs) {
jeffhao7fbee072012-08-24 17:56:54 -07005429 MipsManagedRegister dest = mdest.AsMips();
5430 CHECK(dest.IsCoreRegister());
5431 LoadFromOffset(kLoadWord, dest.AsCoreRegister(), S1, offs.Int32Value());
5432}
5433
5434void MipsAssembler::SignExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
5435 UNIMPLEMENTED(FATAL) << "no sign extension necessary for mips";
5436}
5437
5438void MipsAssembler::ZeroExtend(ManagedRegister /*mreg*/, size_t /*size*/) {
5439 UNIMPLEMENTED(FATAL) << "no zero extension necessary for mips";
5440}
5441
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005442void MipsAssembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07005443 MipsManagedRegister dest = mdest.AsMips();
5444 MipsManagedRegister src = msrc.AsMips();
5445 if (!dest.Equals(src)) {
5446 if (dest.IsCoreRegister()) {
5447 CHECK(src.IsCoreRegister()) << src;
5448 Move(dest.AsCoreRegister(), src.AsCoreRegister());
5449 } else if (dest.IsFRegister()) {
5450 CHECK(src.IsFRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005451 if (size == kMipsWordSize) {
5452 MovS(dest.AsFRegister(), src.AsFRegister());
5453 } else {
5454 CHECK_EQ(kMipsDoublewordSize, size);
5455 MovD(dest.AsFRegister(), src.AsFRegister());
5456 }
jeffhao7fbee072012-08-24 17:56:54 -07005457 } else if (dest.IsDRegister()) {
5458 CHECK(src.IsDRegister()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005459 MovD(dest.AsOverlappingDRegisterLow(), src.AsOverlappingDRegisterLow());
jeffhao7fbee072012-08-24 17:56:54 -07005460 } else {
5461 CHECK(dest.IsRegisterPair()) << dest;
5462 CHECK(src.IsRegisterPair()) << src;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005463 // Ensure that the first move doesn't clobber the input of the second.
jeffhao7fbee072012-08-24 17:56:54 -07005464 if (src.AsRegisterPairHigh() != dest.AsRegisterPairLow()) {
5465 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
5466 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
5467 } else {
5468 Move(dest.AsRegisterPairHigh(), src.AsRegisterPairHigh());
5469 Move(dest.AsRegisterPairLow(), src.AsRegisterPairLow());
5470 }
5471 }
5472 }
5473}
5474
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005475void MipsAssembler::CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07005476 MipsManagedRegister scratch = mscratch.AsMips();
5477 CHECK(scratch.IsCoreRegister()) << scratch;
5478 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
5479 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
5480}
5481
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005482void MipsAssembler::CopyRawPtrFromThread(FrameOffset fr_offs,
5483 ThreadOffset32 thr_offs,
5484 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07005485 MipsManagedRegister scratch = mscratch.AsMips();
5486 CHECK(scratch.IsCoreRegister()) << scratch;
5487 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5488 S1, thr_offs.Int32Value());
5489 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
5490 SP, fr_offs.Int32Value());
5491}
5492
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005493void MipsAssembler::CopyRawPtrToThread(ThreadOffset32 thr_offs,
5494 FrameOffset fr_offs,
5495 ManagedRegister mscratch) {
jeffhao7fbee072012-08-24 17:56:54 -07005496 MipsManagedRegister scratch = mscratch.AsMips();
5497 CHECK(scratch.IsCoreRegister()) << scratch;
5498 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5499 SP, fr_offs.Int32Value());
5500 StoreToOffset(kStoreWord, scratch.AsCoreRegister(),
5501 S1, thr_offs.Int32Value());
5502}
5503
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005504void MipsAssembler::Copy(FrameOffset dest, FrameOffset src, ManagedRegister mscratch, size_t size) {
jeffhao7fbee072012-08-24 17:56:54 -07005505 MipsManagedRegister scratch = mscratch.AsMips();
5506 CHECK(scratch.IsCoreRegister()) << scratch;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005507 CHECK(size == kMipsWordSize || size == kMipsDoublewordSize) << size;
5508 if (size == kMipsWordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07005509 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
5510 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005511 } else if (size == kMipsDoublewordSize) {
jeffhao7fbee072012-08-24 17:56:54 -07005512 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value());
5513 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005514 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, src.Int32Value() + kMipsWordSize);
5515 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, dest.Int32Value() + kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07005516 }
5517}
5518
5519void MipsAssembler::Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset,
5520 ManagedRegister mscratch, size_t size) {
5521 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005522 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07005523 LoadFromOffset(kLoadWord, scratch, src_base.AsMips().AsCoreRegister(), src_offset.Int32Value());
5524 StoreToOffset(kStoreWord, scratch, SP, dest.Int32Value());
5525}
5526
5527void MipsAssembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
5528 ManagedRegister mscratch, size_t size) {
5529 Register scratch = mscratch.AsMips().AsCoreRegister();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005530 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07005531 LoadFromOffset(kLoadWord, scratch, SP, src.Int32Value());
5532 StoreToOffset(kStoreWord, scratch, dest_base.AsMips().AsCoreRegister(), dest_offset.Int32Value());
5533}
5534
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005535void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
5536 FrameOffset src_base ATTRIBUTE_UNUSED,
5537 Offset src_offset ATTRIBUTE_UNUSED,
5538 ManagedRegister mscratch ATTRIBUTE_UNUSED,
5539 size_t size ATTRIBUTE_UNUSED) {
5540 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07005541}
5542
5543void MipsAssembler::Copy(ManagedRegister dest, Offset dest_offset,
5544 ManagedRegister src, Offset src_offset,
5545 ManagedRegister mscratch, size_t size) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005546 CHECK_EQ(size, kMipsWordSize);
jeffhao7fbee072012-08-24 17:56:54 -07005547 Register scratch = mscratch.AsMips().AsCoreRegister();
5548 LoadFromOffset(kLoadWord, scratch, src.AsMips().AsCoreRegister(), src_offset.Int32Value());
5549 StoreToOffset(kStoreWord, scratch, dest.AsMips().AsCoreRegister(), dest_offset.Int32Value());
5550}
5551
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005552void MipsAssembler::Copy(FrameOffset dest ATTRIBUTE_UNUSED,
5553 Offset dest_offset ATTRIBUTE_UNUSED,
5554 FrameOffset src ATTRIBUTE_UNUSED,
5555 Offset src_offset ATTRIBUTE_UNUSED,
5556 ManagedRegister mscratch ATTRIBUTE_UNUSED,
5557 size_t size ATTRIBUTE_UNUSED) {
5558 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07005559}
5560
5561void MipsAssembler::MemoryBarrier(ManagedRegister) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005562 // TODO: sync?
5563 UNIMPLEMENTED(FATAL) << "no MIPS implementation";
jeffhao7fbee072012-08-24 17:56:54 -07005564}
5565
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005566void MipsAssembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005567 FrameOffset handle_scope_offset,
5568 ManagedRegister min_reg,
5569 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07005570 MipsManagedRegister out_reg = mout_reg.AsMips();
5571 MipsManagedRegister in_reg = min_reg.AsMips();
5572 CHECK(in_reg.IsNoRegister() || in_reg.IsCoreRegister()) << in_reg;
5573 CHECK(out_reg.IsCoreRegister()) << out_reg;
5574 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005575 MipsLabel null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005576 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
5577 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005578 // E.g. out_reg = (handle == 0) ? 0 : (SP+handle_offset).
jeffhao7fbee072012-08-24 17:56:54 -07005579 if (in_reg.IsNoRegister()) {
5580 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005581 SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005582 in_reg = out_reg;
5583 }
5584 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005585 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07005586 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005587 Beqz(in_reg.AsCoreRegister(), &null_arg);
5588 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
5589 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005590 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005591 Addiu32(out_reg.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005592 }
5593}
5594
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005595void MipsAssembler::CreateHandleScopeEntry(FrameOffset out_off,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005596 FrameOffset handle_scope_offset,
5597 ManagedRegister mscratch,
5598 bool null_allowed) {
jeffhao7fbee072012-08-24 17:56:54 -07005599 MipsManagedRegister scratch = mscratch.AsMips();
5600 CHECK(scratch.IsCoreRegister()) << scratch;
5601 if (null_allowed) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005602 MipsLabel null_arg;
5603 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005604 // Null values get a handle scope entry value of 0. Otherwise, the handle scope entry is
5605 // the address in the handle scope holding the reference.
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005606 // E.g. scratch = (scratch == 0) ? 0 : (SP+handle_scope_offset).
5607 Beqz(scratch.AsCoreRegister(), &null_arg);
5608 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
5609 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005610 } else {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005611 Addiu32(scratch.AsCoreRegister(), SP, handle_scope_offset.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005612 }
5613 StoreToOffset(kStoreWord, scratch.AsCoreRegister(), SP, out_off.Int32Value());
5614}
5615
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07005616// Given a handle scope entry, load the associated reference.
5617void MipsAssembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005618 ManagedRegister min_reg) {
jeffhao7fbee072012-08-24 17:56:54 -07005619 MipsManagedRegister out_reg = mout_reg.AsMips();
5620 MipsManagedRegister in_reg = min_reg.AsMips();
5621 CHECK(out_reg.IsCoreRegister()) << out_reg;
5622 CHECK(in_reg.IsCoreRegister()) << in_reg;
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005623 MipsLabel null_arg;
jeffhao7fbee072012-08-24 17:56:54 -07005624 if (!out_reg.Equals(in_reg)) {
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005625 LoadConst32(out_reg.AsCoreRegister(), 0);
jeffhao7fbee072012-08-24 17:56:54 -07005626 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005627 Beqz(in_reg.AsCoreRegister(), &null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005628 LoadFromOffset(kLoadWord, out_reg.AsCoreRegister(),
5629 in_reg.AsCoreRegister(), 0);
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005630 Bind(&null_arg);
jeffhao7fbee072012-08-24 17:56:54 -07005631}
5632
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005633void MipsAssembler::VerifyObject(ManagedRegister src ATTRIBUTE_UNUSED,
5634 bool could_be_null ATTRIBUTE_UNUSED) {
5635 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07005636}
5637
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005638void MipsAssembler::VerifyObject(FrameOffset src ATTRIBUTE_UNUSED,
5639 bool could_be_null ATTRIBUTE_UNUSED) {
5640 // TODO: not validating references.
jeffhao7fbee072012-08-24 17:56:54 -07005641}
5642
5643void MipsAssembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister mscratch) {
5644 MipsManagedRegister base = mbase.AsMips();
5645 MipsManagedRegister scratch = mscratch.AsMips();
5646 CHECK(base.IsCoreRegister()) << base;
5647 CHECK(scratch.IsCoreRegister()) << scratch;
5648 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5649 base.AsCoreRegister(), offset.Int32Value());
5650 Jalr(scratch.AsCoreRegister());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005651 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005652 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07005653}
5654
5655void MipsAssembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
5656 MipsManagedRegister scratch = mscratch.AsMips();
5657 CHECK(scratch.IsCoreRegister()) << scratch;
5658 // Call *(*(SP + base) + offset)
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005659 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(), SP, base.Int32Value());
jeffhao7fbee072012-08-24 17:56:54 -07005660 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
5661 scratch.AsCoreRegister(), offset.Int32Value());
5662 Jalr(scratch.AsCoreRegister());
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005663 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005664 // TODO: place reference map on call.
jeffhao7fbee072012-08-24 17:56:54 -07005665}
5666
Andreas Gampe3b165bc2016-08-01 22:07:04 -07005667void MipsAssembler::CallFromThread(ThreadOffset32 offset ATTRIBUTE_UNUSED,
5668 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
Ian Rogers468532e2013-08-05 10:56:33 -07005669 UNIMPLEMENTED(FATAL) << "no mips implementation";
jeffhao7fbee072012-08-24 17:56:54 -07005670}
5671
5672void MipsAssembler::GetCurrentThread(ManagedRegister tr) {
5673 Move(tr.AsMips().AsCoreRegister(), S1);
5674}
5675
5676void MipsAssembler::GetCurrentThread(FrameOffset offset,
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005677 ManagedRegister mscratch ATTRIBUTE_UNUSED) {
jeffhao7fbee072012-08-24 17:56:54 -07005678 StoreToOffset(kStoreWord, S1, SP, offset.Int32Value());
5679}
5680
jeffhao7fbee072012-08-24 17:56:54 -07005681void MipsAssembler::ExceptionPoll(ManagedRegister mscratch, size_t stack_adjust) {
5682 MipsManagedRegister scratch = mscratch.AsMips();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005683 exception_blocks_.emplace_back(scratch, stack_adjust);
jeffhao7fbee072012-08-24 17:56:54 -07005684 LoadFromOffset(kLoadWord, scratch.AsCoreRegister(),
Andreas Gampe542451c2016-07-26 09:02:02 -07005685 S1, Thread::ExceptionOffset<kMipsPointerSize>().Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005686 Bnez(scratch.AsCoreRegister(), exception_blocks_.back().Entry());
jeffhao7fbee072012-08-24 17:56:54 -07005687}
5688
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005689void MipsAssembler::EmitExceptionPoll(MipsExceptionSlowPath* exception) {
5690 Bind(exception->Entry());
5691 if (exception->stack_adjust_ != 0) { // Fix up the frame.
5692 DecreaseFrameSize(exception->stack_adjust_);
jeffhao7fbee072012-08-24 17:56:54 -07005693 }
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005694 // Pass exception object as argument.
5695 // Don't care about preserving A0 as this call won't return.
5696 CheckEntrypointTypes<kQuickDeliverException, void, mirror::Object*>();
5697 Move(A0, exception->scratch_.AsCoreRegister());
5698 // Set up call to Thread::Current()->pDeliverException.
5699 LoadFromOffset(kLoadWord, T9, S1,
Andreas Gampe542451c2016-07-26 09:02:02 -07005700 QUICK_ENTRYPOINT_OFFSET(kMipsPointerSize, pDeliverException).Int32Value());
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005701 Jr(T9);
Alexey Frunze57eb0f52016-07-29 22:04:46 -07005702 NopIfNoReordering();
Goran Jakovljevic8c434dc2015-08-26 14:39:44 +02005703
5704 // Call never returns.
5705 Break();
jeffhao7fbee072012-08-24 17:56:54 -07005706}
5707
5708} // namespace mips
5709} // namespace art