blob: 8d46c6d15f1068eeb3186206b8ec0dedb8840875 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "compiler_ir.h"
buzbee311ca162013-02-28 15:56:43 -080023#include "dex_file.h"
24#include "dex_instruction.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070025#include "driver/dex_compilation_unit.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000026#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000027#include "mir_field_info.h"
28#include "mir_method_info.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000029#include "utils/arena_bit_vector.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000030#include "utils/growable_array.h"
Vladimir Marko8081d2b2014-07-31 15:33:43 +010031#include "utils/arena_containers.h"
Vladimir Marko55fff042014-07-10 12:42:52 +010032#include "utils/scoped_arena_containers.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070033#include "reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000034#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080035
36namespace art {
37
Vladimir Marko95a05972014-05-30 10:01:32 +010038class GlobalValueNumbering;
39
buzbeeee17e0a2013-07-31 10:47:37 -070040enum InstructionAnalysisAttributePos {
41 kUninterestingOp = 0,
42 kArithmeticOp,
43 kFPOp,
44 kSingleOp,
45 kDoubleOp,
46 kIntOp,
47 kLongOp,
48 kBranchOp,
49 kInvokeOp,
50 kArrayOp,
51 kHeavyweightOp,
52 kSimpleConstOp,
buzbeefe9ca402013-08-21 09:48:11 -070053 kMoveOp,
54 kSwitch
buzbeeee17e0a2013-07-31 10:47:37 -070055};
56
57#define AN_NONE (1 << kUninterestingOp)
58#define AN_MATH (1 << kArithmeticOp)
59#define AN_FP (1 << kFPOp)
60#define AN_LONG (1 << kLongOp)
61#define AN_INT (1 << kIntOp)
62#define AN_SINGLE (1 << kSingleOp)
63#define AN_DOUBLE (1 << kDoubleOp)
64#define AN_FLOATMATH (1 << kFPOp)
65#define AN_BRANCH (1 << kBranchOp)
66#define AN_INVOKE (1 << kInvokeOp)
67#define AN_ARRAYOP (1 << kArrayOp)
68#define AN_HEAVYWEIGHT (1 << kHeavyweightOp)
69#define AN_SIMPLECONST (1 << kSimpleConstOp)
70#define AN_MOVE (1 << kMoveOp)
buzbeefe9ca402013-08-21 09:48:11 -070071#define AN_SWITCH (1 << kSwitch)
buzbeeee17e0a2013-07-31 10:47:37 -070072#define AN_COMPUTATIONAL (AN_MATH | AN_ARRAYOP | AN_MOVE | AN_SIMPLECONST)
73
buzbee311ca162013-02-28 15:56:43 -080074enum DataFlowAttributePos {
75 kUA = 0,
76 kUB,
77 kUC,
78 kAWide,
79 kBWide,
80 kCWide,
81 kDA,
82 kIsMove,
83 kSetsConst,
84 kFormat35c,
85 kFormat3rc,
Udayan Banerjif2466a72014-07-09 19:14:53 -070086 kFormatExtended, // Extended format for extended MIRs.
buzbee311ca162013-02-28 15:56:43 -080087 kNullCheckSrc0, // Null check of uses[0].
88 kNullCheckSrc1, // Null check of uses[1].
89 kNullCheckSrc2, // Null check of uses[2].
90 kNullCheckOut0, // Null check out outgoing arg0.
91 kDstNonNull, // May assume dst is non-null.
92 kRetNonNull, // May assume retval is non-null.
93 kNullTransferSrc0, // Object copy src[0] -> dst.
94 kNullTransferSrcN, // Phi null check state transfer.
95 kRangeCheckSrc1, // Range check of uses[1].
96 kRangeCheckSrc2, // Range check of uses[2].
97 kRangeCheckSrc3, // Range check of uses[3].
98 kFPA,
99 kFPB,
100 kFPC,
101 kCoreA,
102 kCoreB,
103 kCoreC,
104 kRefA,
105 kRefB,
106 kRefC,
107 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000108 kUsesIField, // Accesses an instance field (IGET/IPUT).
109 kUsesSField, // Accesses a static field (SGET/SPUT).
buzbee1da1e2f2013-11-15 13:37:01 -0800110 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -0800111};
112
Ian Rogers0f678472014-03-10 16:18:37 -0700113#define DF_NOP UINT64_C(0)
114#define DF_UA (UINT64_C(1) << kUA)
115#define DF_UB (UINT64_C(1) << kUB)
116#define DF_UC (UINT64_C(1) << kUC)
117#define DF_A_WIDE (UINT64_C(1) << kAWide)
118#define DF_B_WIDE (UINT64_C(1) << kBWide)
119#define DF_C_WIDE (UINT64_C(1) << kCWide)
120#define DF_DA (UINT64_C(1) << kDA)
121#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
122#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
123#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
124#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
Udayan Banerjif2466a72014-07-09 19:14:53 -0700125#define DF_FORMAT_EXTENDED (UINT64_C(1) << kFormatExtended)
Ian Rogers0f678472014-03-10 16:18:37 -0700126#define DF_NULL_CHK_0 (UINT64_C(1) << kNullCheckSrc0)
127#define DF_NULL_CHK_1 (UINT64_C(1) << kNullCheckSrc1)
128#define DF_NULL_CHK_2 (UINT64_C(1) << kNullCheckSrc2)
129#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
130#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
131#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
132#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
133#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
134#define DF_RANGE_CHK_1 (UINT64_C(1) << kRangeCheckSrc1)
135#define DF_RANGE_CHK_2 (UINT64_C(1) << kRangeCheckSrc2)
136#define DF_RANGE_CHK_3 (UINT64_C(1) << kRangeCheckSrc3)
137#define DF_FP_A (UINT64_C(1) << kFPA)
138#define DF_FP_B (UINT64_C(1) << kFPB)
139#define DF_FP_C (UINT64_C(1) << kFPC)
140#define DF_CORE_A (UINT64_C(1) << kCoreA)
141#define DF_CORE_B (UINT64_C(1) << kCoreB)
142#define DF_CORE_C (UINT64_C(1) << kCoreC)
143#define DF_REF_A (UINT64_C(1) << kRefA)
144#define DF_REF_B (UINT64_C(1) << kRefB)
145#define DF_REF_C (UINT64_C(1) << kRefC)
146#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000147#define DF_IFIELD (UINT64_C(1) << kUsesIField)
148#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Ian Rogers0f678472014-03-10 16:18:37 -0700149#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800150
151#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
152
153#define DF_HAS_DEFS (DF_DA)
154
155#define DF_HAS_NULL_CHKS (DF_NULL_CHK_0 | \
156 DF_NULL_CHK_1 | \
157 DF_NULL_CHK_2 | \
158 DF_NULL_CHK_OUT0)
159
160#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_1 | \
161 DF_RANGE_CHK_2 | \
162 DF_RANGE_CHK_3)
163
164#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
165 DF_HAS_RANGE_CHKS)
166
167#define DF_A_IS_REG (DF_UA | DF_DA)
168#define DF_B_IS_REG (DF_UB)
169#define DF_C_IS_REG (DF_UC)
170#define DF_IS_GETTER_OR_SETTER (DF_IS_GETTER | DF_IS_SETTER)
171#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000172#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
buzbee1fd33462013-03-25 13:40:45 -0700173enum OatMethodAttributes {
174 kIsLeaf, // Method is leaf.
175 kHasLoop, // Method contains simple loop.
176};
177
178#define METHOD_IS_LEAF (1 << kIsLeaf)
179#define METHOD_HAS_LOOP (1 << kHasLoop)
180
181// Minimum field size to contain Dalvik v_reg number.
182#define VREG_NUM_WIDTH 16
183
184#define INVALID_SREG (-1)
185#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700186#define INVALID_OFFSET (0xDEADF00FU)
187
buzbee1fd33462013-03-25 13:40:45 -0700188#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
189#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
190#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
191#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
Vladimir Markobfea9c22014-01-17 17:49:33 +0000192#define MIR_IGNORE_CLINIT_CHECK (1 << kMIRIgnoreClInitCheck)
buzbee1fd33462013-03-25 13:40:45 -0700193#define MIR_INLINED (1 << kMIRInlined)
194#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
195#define MIR_CALLEE (1 << kMIRCallee)
196#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
197#define MIR_DUP (1 << kMIRDup)
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700198#define MIR_STORE_NON_TEMPORAL (1 << kMIRStoreNonTemporal)
buzbee1fd33462013-03-25 13:40:45 -0700199
buzbee862a7602013-04-05 10:58:54 -0700200#define BLOCK_NAME_LEN 80
201
buzbee0d829482013-10-11 15:24:55 -0700202typedef uint16_t BasicBlockId;
203static const BasicBlockId NullBasicBlockId = 0;
Wei Jin04f4d8a2014-05-29 18:04:29 -0700204static constexpr bool kLeafOptimization = false;
buzbee0d829482013-10-11 15:24:55 -0700205
buzbee1fd33462013-03-25 13:40:45 -0700206/*
207 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
208 * it is useful to have compiler-generated temporary registers and have them treated
209 * in the same manner as dx-generated virtual registers. This struct records the SSA
210 * name of compiler-introduced temporaries.
211 */
212struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800213 int32_t v_reg; // Virtual register number for temporary.
214 int32_t s_reg_low; // SSA name for low Dalvik word.
215};
216
217enum CompilerTempType {
218 kCompilerTempVR, // A virtual register temporary.
219 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700220 kCompilerTempBackend, // Temporary that is used by backend.
buzbee1fd33462013-03-25 13:40:45 -0700221};
222
223// When debug option enabled, records effectiveness of null and range check elimination.
224struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700225 int32_t null_checks;
226 int32_t null_checks_eliminated;
227 int32_t range_checks;
228 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700229};
230
231// Dataflow attributes of a basic block.
232struct BasicBlockDataFlow {
233 ArenaBitVector* use_v;
234 ArenaBitVector* def_v;
235 ArenaBitVector* live_in_v;
236 ArenaBitVector* phi_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700237 int32_t* vreg_to_ssa_map_exit;
Vladimir Markobfea9c22014-01-17 17:49:33 +0000238 ArenaBitVector* ending_check_v; // For null check and class init check elimination.
buzbee1fd33462013-03-25 13:40:45 -0700239};
240
241/*
242 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
243 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
244 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
245 * Following SSA renaming, this is the primary struct used by code generators to locate
246 * operand and result registers. This is a somewhat confusing and unhelpful convention that
247 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700248 *
249 * TODO:
250 * 1. Add accessors for uses/defs and make data private
251 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
252 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700253 */
254struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700255 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700256 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700257 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700258 bool* fp_def;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700259 int16_t num_uses_allocated;
260 int16_t num_defs_allocated;
261 int16_t num_uses;
262 int16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700263
264 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700265};
266
267/*
268 * The Midlevel Intermediate Representation node, which may be largely considered a
269 * wrapper around a Dalvik byte code.
270 */
271struct MIR {
buzbee0d829482013-10-11 15:24:55 -0700272 /*
273 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
274 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
275 * need to carry aux data pointer.
276 */
Ian Rogers29a26482014-05-02 15:27:29 -0700277 struct DecodedInstruction {
278 uint32_t vA;
279 uint32_t vB;
280 uint64_t vB_wide; /* for k51l */
281 uint32_t vC;
282 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
283 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700284
285 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
286 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700287
288 /*
289 * Given a decoded instruction representing a const bytecode, it updates
290 * the out arguments with proper values as dictated by the constant bytecode.
291 */
292 bool GetConstant(int64_t* ptr_value, bool* wide) const;
293
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700294 static bool IsPseudoMirOp(Instruction::Code opcode) {
295 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
296 }
297
298 static bool IsPseudoMirOp(int opcode) {
299 return opcode >= static_cast<int>(kMirOpFirst);
300 }
301
302 bool IsInvoke() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700303 return ((FlagsOf() & Instruction::kInvoke) == Instruction::kInvoke);
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700304 }
305
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700306 bool IsStore() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700307 return ((FlagsOf() & Instruction::kStore) == Instruction::kStore);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700308 }
309
310 bool IsLoad() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700311 return ((FlagsOf() & Instruction::kLoad) == Instruction::kLoad);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700312 }
313
314 bool IsConditionalBranch() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700315 return (FlagsOf() == (Instruction::kContinue | Instruction::kBranch));
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700316 }
317
318 /**
319 * @brief Is the register C component of the decoded instruction a constant?
320 */
321 bool IsCFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700322 return ((FlagsOf() & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700323 }
324
325 /**
326 * @brief Is the register C component of the decoded instruction a constant?
327 */
328 bool IsBFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700329 return ((FlagsOf() & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700330 }
331
332 bool IsCast() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700333 return ((FlagsOf() & Instruction::kCast) == Instruction::kCast);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700334 }
335
336 /**
337 * @brief Does the instruction clobber memory?
338 * @details Clobber means that the instruction changes the memory not in a punctual way.
339 * Therefore any supposition on memory aliasing or memory contents should be disregarded
340 * when crossing such an instruction.
341 */
342 bool Clobbers() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700343 return ((FlagsOf() & Instruction::kClobber) == Instruction::kClobber);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700344 }
345
346 bool IsLinear() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700347 return (FlagsOf() & (Instruction::kAdd | Instruction::kSubtract)) != 0;
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700348 }
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700349
350 int FlagsOf() const;
Ian Rogers29a26482014-05-02 15:27:29 -0700351 } dalvikInsn;
352
buzbee0d829482013-10-11 15:24:55 -0700353 NarrowDexOffset offset; // Offset of the instruction in code units.
354 uint16_t optimization_flags;
355 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700356 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700357 MIR* next;
358 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700359 union {
buzbee0d829482013-10-11 15:24:55 -0700360 // Incoming edges for phi node.
361 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000362 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700363 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000364 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000365 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000366 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
367 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
368 uint32_t ifield_lowering_info;
369 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
370 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
371 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000372 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
373 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700374 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700375
376 explicit MIR():offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
377 next(nullptr), ssa_rep(nullptr) {
378 memset(&meta, 0, sizeof(meta));
379 }
380
381 uint32_t GetStartUseIndex() const {
382 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
383 }
384
385 MIR* Copy(CompilationUnit *c_unit);
386 MIR* Copy(MIRGraph* mir_Graph);
387
388 static void* operator new(size_t size, ArenaAllocator* arena) {
389 return arena->Alloc(sizeof(MIR), kArenaAllocMIR);
390 }
391 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700392};
393
buzbee862a7602013-04-05 10:58:54 -0700394struct SuccessorBlockInfo;
395
buzbee1fd33462013-03-25 13:40:45 -0700396struct BasicBlock {
buzbee0d829482013-10-11 15:24:55 -0700397 BasicBlockId id;
398 BasicBlockId dfs_id;
399 NarrowDexOffset start_offset; // Offset in code units.
400 BasicBlockId fall_through;
401 BasicBlockId taken;
402 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700403 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700404 BBType block_type:4;
405 BlockListType successor_block_list_type:4;
406 bool visited:1;
407 bool hidden:1;
408 bool catch_entry:1;
409 bool explicit_throw:1;
410 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800411 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
412 bool dominates_return:1; // Is a member of return extended basic block.
413 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700414 MIR* first_mir_insn;
415 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700416 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700417 ArenaBitVector* dominators;
418 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
419 ArenaBitVector* dom_frontier; // Dominance frontier.
buzbee0d829482013-10-11 15:24:55 -0700420 GrowableArray<BasicBlockId>* predecessors;
421 GrowableArray<SuccessorBlockInfo*>* successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700422
423 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700424 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
425 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700426 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700427 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
428 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700429 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700430 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700431 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700432 void InsertMIRBefore(MIR* insert_before, MIR* list);
433 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
434 bool RemoveMIR(MIR* mir);
435 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
436
437 BasicBlock* Copy(CompilationUnit* c_unit);
438 BasicBlock* Copy(MIRGraph* mir_graph);
439
440 /**
441 * @brief Reset the optimization_flags field of each MIR.
442 */
443 void ResetOptimizationFlags(uint16_t reset_flags);
444
445 /**
446 * @brief Hide the BasicBlock.
447 * @details Set it to kDalvikByteCode, set hidden to true, remove all MIRs,
448 * remove itself from any predecessor edges, remove itself from any
449 * child's predecessor growable array.
450 */
451 void Hide(CompilationUnit* c_unit);
452
453 /**
454 * @brief Is ssa_reg the last SSA definition of that VR in the block?
455 */
456 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
457
458 /**
459 * @brief Replace the edge going to old_bb to now go towards new_bb.
460 */
461 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
462
463 /**
464 * @brief Update the predecessor growable array from old_pred to new_pred.
465 */
466 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700467
468 /**
469 * @brief Used to obtain the next MIR that follows unconditionally.
470 * @details The implementation does not guarantee that a MIR does not
471 * follow even if this method returns nullptr.
472 * @param mir_graph the MIRGraph.
473 * @param current The MIR for which to find an unconditional follower.
474 * @return Returns the following MIR if one can be found.
475 */
476 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700477 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700478
479 static void* operator new(size_t size, ArenaAllocator* arena) {
480 return arena->Alloc(sizeof(BasicBlock), kArenaAllocBB);
481 }
482 static void operator delete(void* p) {} // Nop.
buzbee1fd33462013-03-25 13:40:45 -0700483};
484
485/*
486 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700487 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700488 * blocks, key is the case value.
489 */
490struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700491 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700492 int key;
493};
494
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700495/**
496 * @class ChildBlockIterator
497 * @brief Enable an easy iteration of the children.
498 */
499class ChildBlockIterator {
500 public:
501 /**
502 * @brief Constructs a child iterator.
503 * @param bb The basic whose children we need to iterate through.
504 * @param mir_graph The MIRGraph used to get the basic block during iteration.
505 */
506 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
507 BasicBlock* Next();
508
509 private:
510 BasicBlock* basic_block_;
511 MIRGraph* mir_graph_;
512 bool visited_fallthrough_;
513 bool visited_taken_;
514 bool have_successors_;
515 GrowableArray<SuccessorBlockInfo*>::Iterator successor_iter_;
516};
517
buzbee1fd33462013-03-25 13:40:45 -0700518/*
buzbee1fd33462013-03-25 13:40:45 -0700519 * Collection of information describing an invoke, and the destination of
520 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
521 * more efficient invoke code generation.
522 */
523struct CallInfo {
524 int num_arg_words; // Note: word count, not arg count.
525 RegLocation* args; // One for each word of arguments.
526 RegLocation result; // Eventual target of MOVE_RESULT.
527 int opt_flags;
528 InvokeType type;
529 uint32_t dex_idx;
530 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
531 uintptr_t direct_code;
532 uintptr_t direct_method;
533 RegLocation target; // Target of following move_result.
534 bool skip_this;
535 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700536 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000537 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700538};
539
540
buzbee091cc402014-03-31 10:14:40 -0700541const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
542 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800543
544class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700545 public:
buzbee862a7602013-04-05 10:58:54 -0700546 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Ian Rogers6282dc12013-04-18 15:54:02 -0700547 ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800548
Ian Rogers71fe2672013-03-19 20:45:02 -0700549 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700550 * Examine the graph to determine whether it's worthwile to spend the time compiling
551 * this method.
552 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700553 bool SkipCompilation(std::string* skip_message);
buzbeeee17e0a2013-07-31 10:47:37 -0700554
555 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800556 * Should we skip the compilation of this method based on its name?
557 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700558 bool SkipCompilationByName(const std::string& methodname);
Dave Allison39c3bfb2014-01-28 18:33:52 -0800559
560 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700561 * Parse dex method and add MIR at current insert point. Returns id (which is
562 * actually the index of the method in the m_units_ array).
563 */
564 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700565 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700566 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800567
Ian Rogers71fe2672013-03-19 20:45:02 -0700568 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700569 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers71fe2672013-03-19 20:45:02 -0700570 return FindBlock(code_offset, false, false, NULL);
571 }
buzbee311ca162013-02-28 15:56:43 -0800572
Ian Rogers71fe2672013-03-19 20:45:02 -0700573 const uint16_t* GetCurrentInsns() const {
574 return current_code_item_->insns_;
575 }
buzbee311ca162013-02-28 15:56:43 -0800576
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700577 /**
578 * @brief Used to obtain the raw dex bytecode instruction pointer.
579 * @param m_unit_index The method index in MIRGraph (caused by having multiple methods).
580 * This is guaranteed to contain index 0 which is the base method being compiled.
581 * @return Returns the raw instruction pointer.
582 */
Ian Rogers71fe2672013-03-19 20:45:02 -0700583 const uint16_t* GetInsns(int m_unit_index) const {
584 return m_units_[m_unit_index]->GetCodeItem()->insns_;
585 }
buzbee311ca162013-02-28 15:56:43 -0800586
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700587 /**
588 * @brief Used to obtain the raw data table.
589 * @param mir sparse switch, packed switch, of fill-array-data
590 * @param table_offset The table offset from start of method.
591 * @return Returns the raw table pointer.
592 */
593 const uint16_t* GetTable(MIR* mir, uint32_t table_offset) const {
594 return GetInsns(mir->m_unit_index) + mir->offset + table_offset;
595 }
596
Andreas Gampe44395962014-06-13 13:44:40 -0700597 unsigned int GetNumBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700598 return num_blocks_;
599 }
buzbee311ca162013-02-28 15:56:43 -0800600
buzbeeee17e0a2013-07-31 10:47:37 -0700601 size_t GetNumDalvikInsns() const {
602 return cu_->code_item->insns_size_in_code_units_;
603 }
604
Ian Rogers71fe2672013-03-19 20:45:02 -0700605 ArenaBitVector* GetTryBlockAddr() const {
606 return try_block_addr_;
607 }
buzbee311ca162013-02-28 15:56:43 -0800608
Ian Rogers71fe2672013-03-19 20:45:02 -0700609 BasicBlock* GetEntryBlock() const {
610 return entry_block_;
611 }
buzbee311ca162013-02-28 15:56:43 -0800612
Ian Rogers71fe2672013-03-19 20:45:02 -0700613 BasicBlock* GetExitBlock() const {
614 return exit_block_;
615 }
buzbee311ca162013-02-28 15:56:43 -0800616
Andreas Gampe44395962014-06-13 13:44:40 -0700617 BasicBlock* GetBasicBlock(unsigned int block_id) const {
buzbee0d829482013-10-11 15:24:55 -0700618 return (block_id == NullBasicBlockId) ? NULL : block_list_.Get(block_id);
Ian Rogers71fe2672013-03-19 20:45:02 -0700619 }
buzbee311ca162013-02-28 15:56:43 -0800620
Ian Rogers71fe2672013-03-19 20:45:02 -0700621 size_t GetBasicBlockListCount() const {
buzbee862a7602013-04-05 10:58:54 -0700622 return block_list_.Size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700623 }
buzbee311ca162013-02-28 15:56:43 -0800624
buzbee862a7602013-04-05 10:58:54 -0700625 GrowableArray<BasicBlock*>* GetBlockList() {
Ian Rogers71fe2672013-03-19 20:45:02 -0700626 return &block_list_;
627 }
buzbee311ca162013-02-28 15:56:43 -0800628
buzbee0d829482013-10-11 15:24:55 -0700629 GrowableArray<BasicBlockId>* GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700630 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700631 }
buzbee311ca162013-02-28 15:56:43 -0800632
buzbee0d829482013-10-11 15:24:55 -0700633 GrowableArray<BasicBlockId>* GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700634 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700635 }
buzbee311ca162013-02-28 15:56:43 -0800636
buzbee0d829482013-10-11 15:24:55 -0700637 GrowableArray<BasicBlockId>* GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700638 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700639 }
buzbee311ca162013-02-28 15:56:43 -0800640
Ian Rogers71fe2672013-03-19 20:45:02 -0700641 int GetDefCount() const {
642 return def_count_;
643 }
buzbee311ca162013-02-28 15:56:43 -0800644
buzbee862a7602013-04-05 10:58:54 -0700645 ArenaAllocator* GetArena() {
646 return arena_;
647 }
648
Ian Rogers71fe2672013-03-19 20:45:02 -0700649 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700650 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000651 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700652 }
buzbee311ca162013-02-28 15:56:43 -0800653
Ian Rogers71fe2672013-03-19 20:45:02 -0700654 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800655
Ian Rogers71fe2672013-03-19 20:45:02 -0700656 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
657 return m_units_[current_method_];
658 }
buzbee311ca162013-02-28 15:56:43 -0800659
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800660 /**
661 * @brief Dump a CFG into a dot file format.
662 * @param dir_prefix the directory the file will be created in.
663 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
664 * @param suffix does the filename require a suffix or not (default = nullptr).
665 */
666 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800667
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000668 bool HasFieldAccess() const {
669 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
670 }
671
Vladimir Markobfea9c22014-01-17 17:49:33 +0000672 bool HasStaticFieldAccess() const {
673 return (merged_df_flags_ & DF_SFIELD) != 0u;
674 }
675
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000676 bool HasInvokes() const {
677 // NOTE: These formats include the rare filled-new-array/range.
678 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
679 }
680
Vladimir Markobe0e5462014-02-26 11:24:15 +0000681 void DoCacheFieldLoweringInfo();
682
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000683 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000684 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.Size());
685 return ifield_lowering_infos_.GetRawStorage()[mir->meta.ifield_lowering_info];
686 }
687
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000688 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000689 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.Size());
690 return sfield_lowering_infos_.GetRawStorage()[mir->meta.sfield_lowering_info];
691 }
692
Vladimir Markof096aad2014-01-23 15:51:58 +0000693 void DoCacheMethodLoweringInfo();
694
695 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) {
696 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.Size());
697 return method_lowering_infos_.GetRawStorage()[mir->meta.method_lowering_info];
698 }
699
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000700 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
701
buzbee1da1e2f2013-11-15 13:37:01 -0800702 void InitRegLocations();
703
704 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800705
Ian Rogers71fe2672013-03-19 20:45:02 -0700706 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800707
Ian Rogers71fe2672013-03-19 20:45:02 -0700708 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800709
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700710 GrowableArray<BasicBlockId>* GetTopologicalSortOrder() {
Vladimir Marko622bdbe2014-06-19 14:59:05 +0100711 DCHECK(topological_order_ != nullptr);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700712 return topological_order_;
713 }
714
Vladimir Marko55fff042014-07-10 12:42:52 +0100715 GrowableArray<BasicBlockId>* GetTopologicalSortOrderLoopEnds() {
716 DCHECK(topological_order_loop_ends_ != nullptr);
717 return topological_order_loop_ends_;
718 }
719
720 GrowableArray<BasicBlockId>* GetTopologicalSortOrderIndexes() {
721 DCHECK(topological_order_indexes_ != nullptr);
722 return topological_order_indexes_;
723 }
724
725 GrowableArray<std::pair<uint16_t, bool>>* GetTopologicalSortOrderLoopHeadStack() {
726 DCHECK(topological_order_loop_head_stack_ != nullptr);
727 return topological_order_loop_head_stack_;
728 }
729
Ian Rogers71fe2672013-03-19 20:45:02 -0700730 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700731 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700732 }
buzbee311ca162013-02-28 15:56:43 -0800733
Ian Rogers71fe2672013-03-19 20:45:02 -0700734 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800735 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700736 }
buzbee311ca162013-02-28 15:56:43 -0800737
Ian Rogers71fe2672013-03-19 20:45:02 -0700738 int32_t ConstantValue(RegLocation loc) const {
739 DCHECK(IsConst(loc));
740 return constant_values_[loc.orig_sreg];
741 }
buzbee311ca162013-02-28 15:56:43 -0800742
Ian Rogers71fe2672013-03-19 20:45:02 -0700743 int32_t ConstantValue(int32_t s_reg) const {
744 DCHECK(IsConst(s_reg));
745 return constant_values_[s_reg];
746 }
buzbee311ca162013-02-28 15:56:43 -0800747
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700748 /**
749 * @brief Used to obtain 64-bit value of a pair of ssa registers.
750 * @param s_reg_low The ssa register representing the low bits.
751 * @param s_reg_high The ssa register representing the high bits.
752 * @return Retusn the 64-bit constant value.
753 */
754 int64_t ConstantValueWide(int32_t s_reg_low, int32_t s_reg_high) const {
755 DCHECK(IsConst(s_reg_low));
756 DCHECK(IsConst(s_reg_high));
757 return (static_cast<int64_t>(constant_values_[s_reg_high]) << 32) |
758 Low32Bits(static_cast<int64_t>(constant_values_[s_reg_low]));
759 }
760
Ian Rogers71fe2672013-03-19 20:45:02 -0700761 int64_t ConstantValueWide(RegLocation loc) const {
762 DCHECK(IsConst(loc));
763 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
764 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
765 }
buzbee311ca162013-02-28 15:56:43 -0800766
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700767 /**
768 * @brief Used to mark ssa register as being constant.
769 * @param ssa_reg The ssa register.
770 * @param value The constant value of ssa register.
771 */
772 void SetConstant(int32_t ssa_reg, int32_t value);
773
774 /**
775 * @brief Used to mark ssa register and its wide counter-part as being constant.
776 * @param ssa_reg The ssa register.
777 * @param value The 64-bit constant value of ssa register and its pair.
778 */
779 void SetConstantWide(int32_t ssa_reg, int64_t value);
780
Ian Rogers71fe2672013-03-19 20:45:02 -0700781 bool IsConstantNullRef(RegLocation loc) const {
782 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
783 }
buzbee311ca162013-02-28 15:56:43 -0800784
Ian Rogers71fe2672013-03-19 20:45:02 -0700785 int GetNumSSARegs() const {
786 return num_ssa_regs_;
787 }
buzbee311ca162013-02-28 15:56:43 -0800788
Ian Rogers71fe2672013-03-19 20:45:02 -0700789 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700790 /*
791 * TODO: It's theoretically possible to exceed 32767, though any cases which did
792 * would be filtered out with current settings. When orig_sreg field is removed
793 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
794 */
Andreas Gampe0d8ea462014-07-17 18:04:32 -0700795 CHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700796 num_ssa_regs_ = new_num;
797 }
buzbee311ca162013-02-28 15:56:43 -0800798
buzbee862a7602013-04-05 10:58:54 -0700799 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700800 return num_reachable_blocks_;
801 }
buzbee311ca162013-02-28 15:56:43 -0800802
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700803 int GetUseCount(int sreg) const {
804 return use_counts_.Get(sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700805 }
buzbee311ca162013-02-28 15:56:43 -0800806
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700807 int GetRawUseCount(int sreg) const {
808 return raw_use_counts_.Get(sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700809 }
buzbee311ca162013-02-28 15:56:43 -0800810
Ian Rogers71fe2672013-03-19 20:45:02 -0700811 int GetSSASubscript(int ssa_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700812 return ssa_subscripts_->Get(ssa_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700813 }
buzbee311ca162013-02-28 15:56:43 -0800814
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700815 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700816 DCHECK(num < mir->ssa_rep->num_uses);
817 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
818 return res;
819 }
820
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700821 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700822 DCHECK_GT(mir->ssa_rep->num_defs, 0);
823 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
824 return res;
825 }
826
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700827 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700828 RegLocation res = GetRawDest(mir);
829 DCHECK(!res.wide);
830 return res;
831 }
832
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700833 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700834 RegLocation res = GetRawSrc(mir, num);
835 DCHECK(!res.wide);
836 return res;
837 }
838
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700839 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700840 RegLocation res = GetRawDest(mir);
841 DCHECK(res.wide);
842 return res;
843 }
844
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700845 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700846 RegLocation res = GetRawSrc(mir, low);
847 DCHECK(res.wide);
848 return res;
849 }
850
851 RegLocation GetBadLoc() {
852 return bad_loc;
853 }
854
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800855 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700856 return method_sreg_;
857 }
858
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800859 /**
860 * @brief Used to obtain the number of compiler temporaries being used.
861 * @return Returns the number of compiler temporaries.
862 */
863 size_t GetNumUsedCompilerTemps() const {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700864 // Assume that the special temps will always be used.
865 return GetNumNonSpecialCompilerTemps() + max_available_special_compiler_temps_;
866 }
867
868 /**
869 * @brief Used to obtain number of bytes needed for special temps.
870 * @details This space is always needed because temps have special location on stack.
871 * @return Returns number of bytes for the special temps.
872 */
873 size_t GetNumBytesForSpecialTemps() const;
874
875 /**
876 * @brief Used by backend as a hint for maximum number of bytes for non-special temps.
877 * @details Returns 4 bytes for each temp because that is the maximum amount needed
878 * for storing each temp. The BE could be smarter though and allocate a smaller
879 * spill region.
880 * @return Returns the maximum number of bytes needed for non-special temps.
881 */
882 size_t GetMaximumBytesForNonSpecialTemps() const {
883 return GetNumNonSpecialCompilerTemps() * sizeof(uint32_t);
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800884 }
885
886 /**
887 * @brief Used to obtain the number of non-special compiler temporaries being used.
888 * @return Returns the number of non-special compiler temporaries.
889 */
890 size_t GetNumNonSpecialCompilerTemps() const {
891 return num_non_special_compiler_temps_;
892 }
893
894 /**
895 * @brief Used to set the total number of available non-special compiler temporaries.
896 * @details Can fail setting the new max if there are more temps being used than the new_max.
897 * @param new_max The new maximum number of non-special compiler temporaries.
898 * @return Returns true if the max was set and false if failed to set.
899 */
900 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700901 // Make sure that enough temps still exist for backend and also that the
902 // new max can still keep around all of the already requested temps.
903 if (new_max < (GetNumNonSpecialCompilerTemps() + reserved_temps_for_backend_)) {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800904 return false;
905 } else {
906 max_available_non_special_compiler_temps_ = new_max;
907 return true;
908 }
909 }
910
911 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700912 * @brief Provides the number of non-special compiler temps available for use by ME.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800913 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700914 * Additionally, this makes sure to not use any temps reserved for BE only.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800915 * @return Returns the number of available temps.
916 */
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700917 size_t GetNumAvailableVRTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800918
919 /**
920 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
921 * @return Returns the maximum number of compiler temporaries, whether used or not.
922 */
923 size_t GetMaxPossibleCompilerTemps() const {
924 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
925 }
926
927 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700928 * @brief Used to signal that the compiler temps have been committed.
929 * @details This should be used once the number of temps can no longer change,
930 * such as after frame size is committed and cannot be changed.
931 */
932 void CommitCompilerTemps() {
933 compiler_temps_committed_ = true;
934 }
935
936 /**
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800937 * @brief Used to obtain a new unique compiler temporary.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700938 * @details Two things are done for convenience when allocating a new compiler
939 * temporary. The ssa register is automatically requested and the information
940 * about reg location is filled. This helps when the temp is requested post
941 * ssa initialization, such as when temps are requested by the backend.
942 * @warning If the temp requested will be used for ME and have multiple versions,
943 * the sreg provided by the temp will be invalidated on next ssa recalculation.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800944 * @param ct_type Type of compiler temporary requested.
945 * @param wide Whether we should allocate a wide temporary.
946 * @return Returns the newly created compiler temporary.
947 */
948 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
949
buzbee1fd33462013-03-25 13:40:45 -0700950 bool MethodIsLeaf() {
951 return attributes_ & METHOD_IS_LEAF;
952 }
953
954 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800955 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700956 return reg_location_[index];
957 }
958
959 RegLocation GetMethodLoc() {
960 return reg_location_[method_sreg_];
961 }
962
buzbee0d829482013-10-11 15:24:55 -0700963 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
964 return ((target_bb_id != NullBasicBlockId) &&
965 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700966 }
967
968 bool IsBackwardsBranch(BasicBlock* branch_bb) {
969 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
970 }
971
buzbee0d829482013-10-11 15:24:55 -0700972 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700973 if (target_offset <= current_offset_) {
974 backward_branches_++;
975 } else {
976 forward_branches_++;
977 }
978 }
979
980 int GetBranchCount() {
981 return backward_branches_ + forward_branches_;
982 }
983
buzbeeb1f1d642014-02-27 12:55:32 -0800984 // Is this vreg in the in set?
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700985 bool IsInVReg(uint32_t vreg) {
986 return (vreg >= GetFirstInVR()) && (vreg < GetFirstTempVR());
987 }
988
989 uint32_t GetNumOfCodeVRs() const {
990 return current_code_item_->registers_size_;
991 }
992
993 uint32_t GetNumOfCodeAndTempVRs() const {
994 // Include all of the possible temps so that no structures overflow when initialized.
995 return GetNumOfCodeVRs() + GetMaxPossibleCompilerTemps();
996 }
997
998 uint32_t GetNumOfLocalCodeVRs() const {
999 // This also refers to the first "in" VR.
1000 return GetNumOfCodeVRs() - current_code_item_->ins_size_;
1001 }
1002
1003 uint32_t GetNumOfInVRs() const {
1004 return current_code_item_->ins_size_;
1005 }
1006
1007 uint32_t GetNumOfOutVRs() const {
1008 return current_code_item_->outs_size_;
1009 }
1010
1011 uint32_t GetFirstInVR() const {
1012 return GetNumOfLocalCodeVRs();
1013 }
1014
1015 uint32_t GetFirstTempVR() const {
1016 // Temp VRs immediately follow code VRs.
1017 return GetNumOfCodeVRs();
1018 }
1019
1020 uint32_t GetFirstSpecialTempVR() const {
1021 // Special temps appear first in the ordering before non special temps.
1022 return GetFirstTempVR();
1023 }
1024
1025 uint32_t GetFirstNonSpecialTempVR() const {
1026 // We always leave space for all the special temps before the non-special ones.
1027 return GetFirstSpecialTempVR() + max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001028 }
1029
Ian Rogers71fe2672013-03-19 20:45:02 -07001030 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -07001031 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
1032 int SRegToVReg(int ssa_reg) const;
1033 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -07001034 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001035 void EliminateNullChecksAndInferTypesStart();
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001036 bool EliminateNullChecksAndInferTypes(BasicBlock* bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001037 void EliminateNullChecksAndInferTypesEnd();
1038 bool EliminateClassInitChecksGate();
1039 bool EliminateClassInitChecks(BasicBlock* bb);
1040 void EliminateClassInitChecksEnd();
Vladimir Marko95a05972014-05-30 10:01:32 +01001041 bool ApplyGlobalValueNumberingGate();
1042 bool ApplyGlobalValueNumbering(BasicBlock* bb);
1043 void ApplyGlobalValueNumberingEnd();
buzbee28c23002013-09-07 09:12:27 -07001044 /*
1045 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
1046 * we have to do some work to figure out the sreg type. For some operations it is
1047 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
1048 * may never know the "real" type.
1049 *
1050 * We perform the type inference operation by using an iterative walk over
1051 * the graph, propagating types "defined" by typed opcodes to uses and defs in
1052 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
1053 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
1054 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
1055 * tells whether our guess of the type is based on a previously typed definition.
1056 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
1057 * show multiple defined types because dx treats constants as untyped bit patterns.
1058 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
1059 * the current guess, and is used to know when to terminate the iterative walk.
1060 */
buzbee1fd33462013-03-25 13:40:45 -07001061 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -07001062 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -07001063 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -07001064 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -07001065 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -07001066 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -07001067 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -07001068 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -07001069 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -07001070 bool SetHigh(int index);
1071
buzbee8c7a02a2014-06-14 12:33:09 -07001072 bool PuntToInterpreter() {
1073 return punt_to_interpreter_;
1074 }
1075
1076 void SetPuntToInterpreter(bool val) {
1077 punt_to_interpreter_ = val;
1078 }
1079
buzbee1fd33462013-03-25 13:40:45 -07001080 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -07001081 void ReplaceSpecialChars(std::string& str);
1082 std::string GetSSAName(int ssa_reg);
1083 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
1084 void GetBlockName(BasicBlock* bb, char* name);
1085 const char* GetShortyFromTargetIdx(int);
1086 void DumpMIRGraph();
1087 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -07001088 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -07001089 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -07001090 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
1091 BasicBlock* NextDominatedBlock(BasicBlock* bb);
1092 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001093 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -07001094 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -08001095
Razvan A Lupusorucb804742014-07-09 16:42:19 -07001096 bool InlineSpecialMethodsGate();
1097 void InlineSpecialMethodsStart();
1098 void InlineSpecialMethods(BasicBlock* bb);
1099 void InlineSpecialMethodsEnd();
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001100
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001101 /**
1102 * @brief Perform the initial preparation for the Method Uses.
1103 */
1104 void InitializeMethodUses();
1105
1106 /**
1107 * @brief Perform the initial preparation for the Constant Propagation.
1108 */
1109 void InitializeConstantPropagation();
1110
1111 /**
1112 * @brief Perform the initial preparation for the SSA Transformation.
1113 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001114 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001115
1116 /**
1117 * @brief Insert a the operands for the Phi nodes.
1118 * @param bb the considered BasicBlock.
1119 * @return true
1120 */
1121 bool InsertPhiNodeOperands(BasicBlock* bb);
1122
1123 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001124 * @brief Perform the cleanup after the SSA Transformation.
1125 */
1126 void SSATransformationEnd();
1127
1128 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001129 * @brief Perform constant propagation on a BasicBlock.
1130 * @param bb the considered BasicBlock.
1131 */
1132 void DoConstantPropagation(BasicBlock* bb);
1133
1134 /**
1135 * @brief Count the uses in the BasicBlock
1136 * @param bb the BasicBlock
1137 */
1138 void CountUses(struct BasicBlock* bb);
1139
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001140 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1141 static uint64_t GetDataFlowAttributes(MIR* mir);
1142
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001143 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001144 * @brief Combine BasicBlocks
1145 * @param the BasicBlock we are considering
1146 */
1147 void CombineBlocks(BasicBlock* bb);
1148
1149 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001150
1151 void AllocateSSAUseData(MIR *mir, int num_uses);
1152 void AllocateSSADefData(MIR *mir, int num_defs);
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001153 void CalculateBasicBlockInformation();
1154 void InitializeBasicBlockData();
1155 void ComputeDFSOrders();
1156 void ComputeDefBlockMatrix();
1157 void ComputeDominators();
1158 void CompilerInitializeSSAConversion();
1159 void InsertPhiNodes();
1160 void DoDFSPreOrderSSARename(BasicBlock* block);
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001161
Ian Rogers71fe2672013-03-19 20:45:02 -07001162 /*
1163 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1164 * we can verify that all catch entries have native PC entries.
1165 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001166 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001167
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001168 // TODO: make these private.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001169 RegLocation* reg_location_; // Map SSA names to location.
1170 ArenaSafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001171
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001172 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbeeee17e0a2013-07-31 10:47:37 -07001173 static const uint32_t analysis_attributes_[kMirOpLast];
buzbee1fd33462013-03-25 13:40:45 -07001174
Mark Mendelle87f9b52014-04-30 14:13:18 -04001175 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
1176 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001177
Wei Jin04f4d8a2014-05-29 18:04:29 -07001178 // Used for removing redudant suspend tests
1179 void AppendGenSuspendTestList(BasicBlock* bb) {
1180 if (gen_suspend_test_list_.Size() == 0 ||
1181 gen_suspend_test_list_.Get(gen_suspend_test_list_.Size() - 1) != bb) {
1182 gen_suspend_test_list_.Insert(bb);
1183 }
1184 }
1185
1186 /* This is used to check if there is already a method call dominating the
1187 * source basic block of a backedge and being dominated by the target basic
1188 * block of the backedge.
1189 */
1190 bool HasSuspendTestBetween(BasicBlock* source, BasicBlockId target_id);
1191
Mark Mendelle87f9b52014-04-30 14:13:18 -04001192 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001193 int FindCommonParent(int block1, int block2);
1194 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1195 const ArenaBitVector* src2);
1196 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1197 ArenaBitVector* live_in_v, int dalvik_reg_id);
1198 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001199 void HandleExtended(ArenaBitVector* use_v, ArenaBitVector* def_v,
1200 ArenaBitVector* live_in_v,
1201 const MIR::DecodedInstruction& d_insn);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001202 bool DoSSAConversion(BasicBlock* bb);
1203 bool InvokeUsesMethodStar(MIR* mir);
Ian Rogers29a26482014-05-02 15:27:29 -07001204 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001205 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001206 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001207 BasicBlock** immed_pred_block_p);
buzbee0d829482013-10-11 15:24:55 -07001208 BasicBlock* FindBlock(DexOffset code_offset, bool split, bool create,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001209 BasicBlock** immed_pred_block_p);
1210 void ProcessTryCatchBlocks();
Vladimir Markoe8ae8142014-07-08 18:06:45 +01001211 bool IsBadMonitorExitCatch(NarrowDexOffset monitor_exit_offset, NarrowDexOffset catch_offset);
buzbee0d829482013-10-11 15:24:55 -07001212 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001213 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -08001214 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
1215 int flags);
buzbee0d829482013-10-11 15:24:55 -07001216 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001217 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
1218 const uint16_t* code_end);
1219 int AddNewSReg(int v_reg);
1220 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001221 void DataFlowSSAFormat35C(MIR* mir);
1222 void DataFlowSSAFormat3RC(MIR* mir);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001223 void DataFlowSSAFormatExtended(MIR* mir);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001224 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001225 bool VerifyPredInfo(BasicBlock* bb);
1226 BasicBlock* NeedsVisit(BasicBlock* bb);
1227 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1228 void MarkPreOrder(BasicBlock* bb);
1229 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001230 void ComputeDomPostOrderTraversal(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001231 int GetSSAUseCount(int s_reg);
1232 bool BasicBlockOpt(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001233 bool BuildExtendedBBList(struct BasicBlock* bb);
1234 bool FillDefBlockMatrix(BasicBlock* bb);
1235 void InitializeDominationInfo(BasicBlock* bb);
1236 bool ComputeblockIDom(BasicBlock* bb);
1237 bool ComputeBlockDominators(BasicBlock* bb);
1238 bool SetDominators(BasicBlock* bb);
1239 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001240 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001241
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001242 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001243 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
Andreas Gampe060e6fe2014-06-19 11:34:06 -07001244 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default,
1245 std::string* skip_message);
buzbee311ca162013-02-28 15:56:43 -08001246
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001247 CompilationUnit* const cu_;
1248 GrowableArray<int>* ssa_base_vregs_;
1249 GrowableArray<int>* ssa_subscripts_;
1250 // Map original Dalvik virtual reg i to the current SSA name.
1251 int* vreg_to_ssa_map_; // length == method->registers_size
1252 int* ssa_last_defs_; // length == method->registers_size
1253 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1254 int* constant_values_; // length == num_ssa_reg
1255 // Use counts of ssa names.
1256 GrowableArray<uint32_t> use_counts_; // Weighted by nesting depth
1257 GrowableArray<uint32_t> raw_use_counts_; // Not weighted
1258 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001259 unsigned int max_num_reachable_blocks_;
buzbee0d829482013-10-11 15:24:55 -07001260 GrowableArray<BasicBlockId>* dfs_order_;
1261 GrowableArray<BasicBlockId>* dfs_post_order_;
1262 GrowableArray<BasicBlockId>* dom_post_order_traversal_;
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001263 GrowableArray<BasicBlockId>* topological_order_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001264 // Indexes in topological_order_ need to be only as big as the BasicBlockId.
1265 COMPILE_ASSERT(sizeof(BasicBlockId) == sizeof(uint16_t), assuming_16_bit_BasicBlockId);
1266 // For each loop head, remember the past-the-end index of the end of the loop. 0 if not loop head.
1267 GrowableArray<uint16_t>* topological_order_loop_ends_;
1268 // Map BB ids to topological_order_ indexes. 0xffff if not included (hidden or null block).
1269 GrowableArray<uint16_t>* topological_order_indexes_;
1270 // Stack of the loop head indexes and recalculation flags for RepeatingTopologicalSortIterator.
1271 GrowableArray<std::pair<uint16_t, bool>>* topological_order_loop_head_stack_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001272 int* i_dom_list_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001273 ArenaBitVector** def_block_matrix_; // original num registers x num_blocks.
Ian Rogers700a4022014-05-19 16:49:03 -07001274 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001275 uint16_t* temp_insn_data_;
1276 uint32_t temp_bit_vector_size_;
1277 ArenaBitVector* temp_bit_vector_;
Vladimir Marko95a05972014-05-30 10:01:32 +01001278 std::unique_ptr<GlobalValueNumbering> temp_gvn_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001279 static const int kInvalidEntry = -1;
1280 GrowableArray<BasicBlock*> block_list_;
1281 ArenaBitVector* try_block_addr_;
1282 BasicBlock* entry_block_;
1283 BasicBlock* exit_block_;
Andreas Gampe44395962014-06-13 13:44:40 -07001284 unsigned int num_blocks_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001285 const DexFile::CodeItem* current_code_item_;
buzbeeb48819d2013-09-14 16:15:25 -07001286 GrowableArray<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001287 ArenaVector<DexCompilationUnit*> m_units_; // List of methods included in this graph
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001288 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001289 ArenaVector<MIRLocation> method_stack_; // Include stack
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001290 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001291 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001292 int def_count_; // Used to estimate size of ssa name storage.
1293 int* opcode_count_; // Dex opcode coverage stats.
1294 int num_ssa_regs_; // Number of names following SSA transformation.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001295 ArenaVector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001296 int method_sreg_;
1297 unsigned int attributes_;
1298 Checkstats* checkstats_;
1299 ArenaAllocator* arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001300 int backward_branches_;
1301 int forward_branches_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001302 size_t num_non_special_compiler_temps_; // Keeps track of allocated non-special compiler temps. These are VRs that are in compiler temp region on stack.
1303 size_t max_available_non_special_compiler_temps_; // Keeps track of maximum available non-special temps.
1304 size_t max_available_special_compiler_temps_; // Keeps track of maximum available special temps.
1305 bool requested_backend_temp_; // Keeps track whether BE temps have been requested.
1306 size_t reserved_temps_for_backend_; // Keeps track of the remaining temps that are reserved for BE.
1307 bool compiler_temps_committed_; // Keeps track whether number of temps has been frozen (for example post frame size calculation).
1308 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001309 uint64_t merged_df_flags_;
Vladimir Markobe0e5462014-02-26 11:24:15 +00001310 GrowableArray<MirIFieldLoweringInfo> ifield_lowering_infos_;
1311 GrowableArray<MirSFieldLoweringInfo> sfield_lowering_infos_;
Vladimir Markof096aad2014-01-23 15:51:58 +00001312 GrowableArray<MirMethodLoweringInfo> method_lowering_infos_;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001313 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Wei Jin04f4d8a2014-05-29 18:04:29 -07001314 GrowableArray<BasicBlock*> gen_suspend_test_list_; // List of blocks containing suspend tests
Vladimir Markof59f18b2014-02-17 15:53:57 +00001315
Vladimir Markobfea9c22014-01-17 17:49:33 +00001316 friend class ClassInitCheckEliminationTest;
Vladimir Marko95a05972014-05-30 10:01:32 +01001317 friend class GlobalValueNumberingTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001318 friend class LocalValueNumberingTest;
Vladimir Marko55fff042014-07-10 12:42:52 +01001319 friend class TopologicalSortOrderTest;
buzbee311ca162013-02-28 15:56:43 -08001320};
1321
1322} // namespace art
1323
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001324#endif // ART_COMPILER_DEX_MIR_GRAPH_H_