blob: c72e8cd1d9a4b19defe47981e7ebe7fa3ec25373 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "codegen_x86.h"
18#include "dex/quick/mir_to_lir-inl.h"
Mark Mendell67c39c42014-01-31 17:28:00 -080019#include "dex/dataflow_iterator-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "x86_lir.h"
21
22namespace art {
23
24/* This file contains codegen for the X86 ISA */
25
buzbee2700f7e2014-03-07 09:46:20 -080026LIR* X86Mir2Lir::OpFpRegCopy(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 int opcode;
28 /* must be both DOUBLE or both not DOUBLE */
buzbee091cc402014-03-31 10:14:40 -070029 DCHECK(r_dest.IsFloat() || r_src.IsFloat());
30 DCHECK_EQ(r_dest.IsDouble(), r_src.IsDouble());
31 if (r_dest.IsDouble()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070032 opcode = kX86MovsdRR;
33 } else {
buzbee091cc402014-03-31 10:14:40 -070034 if (r_dest.IsSingle()) {
35 if (r_src.IsSingle()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070036 opcode = kX86MovssRR;
37 } else { // Fpr <- Gpr
38 opcode = kX86MovdxrRR;
39 }
40 } else { // Gpr <- Fpr
buzbee091cc402014-03-31 10:14:40 -070041 DCHECK(r_src.IsSingle()) << "Raw: 0x" << std::hex << r_src.GetRawBits();
Brian Carlstrom7940e442013-07-12 13:46:57 -070042 opcode = kX86MovdrxRR;
43 }
44 }
45 DCHECK_NE((EncodingMap[opcode].flags & IS_BINARY_OP), 0ULL);
buzbee2700f7e2014-03-07 09:46:20 -080046 LIR* res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070047 if (r_dest == r_src) {
48 res->flags.is_nop = true;
49 }
50 return res;
51}
52
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070053bool X86Mir2Lir::InexpensiveConstantInt(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070054 return true;
55}
56
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070057bool X86Mir2Lir::InexpensiveConstantFloat(int32_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070058 return false;
59}
60
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070061bool X86Mir2Lir::InexpensiveConstantLong(int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070062 return true;
63}
64
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070065bool X86Mir2Lir::InexpensiveConstantDouble(int64_t value) {
Mark Mendell67c39c42014-01-31 17:28:00 -080066 return value == 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -070067}
68
69/*
70 * Load a immediate using a shortcut if possible; otherwise
71 * grab from the per-translation literal pool. If target is
72 * a high register, build constant into a low register and copy.
73 *
74 * No additional register clobbering operation performed. Use this version when
75 * 1) r_dest is freshly returned from AllocTemp or
76 * 2) The codegen is under fixed register usage
77 */
buzbee2700f7e2014-03-07 09:46:20 -080078LIR* X86Mir2Lir::LoadConstantNoClobber(RegStorage r_dest, int value) {
79 RegStorage r_dest_save = r_dest;
buzbee091cc402014-03-31 10:14:40 -070080 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070081 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080082 return NewLIR2(kX86XorpsRR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070083 }
Brian Carlstrom7940e442013-07-12 13:46:57 -070084 r_dest = AllocTemp();
85 }
86
87 LIR *res;
88 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -080089 res = NewLIR2(kX86Xor32RR, r_dest.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070090 } else {
91 // Note, there is no byte immediate form of a 32 bit immediate move.
Chao-ying Fue0ccdc02014-06-06 17:32:37 -070092 // 64-bit immediate is not supported by LIR structure
93 res = NewLIR2(kX86Mov32RI, r_dest.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -070094 }
95
buzbee091cc402014-03-31 10:14:40 -070096 if (r_dest_save.IsFloat()) {
buzbee2700f7e2014-03-07 09:46:20 -080097 NewLIR2(kX86MovdxrRR, r_dest_save.GetReg(), r_dest.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 FreeTemp(r_dest);
99 }
100
101 return res;
102}
103
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700104LIR* X86Mir2Lir::OpUnconditionalBranch(LIR* target) {
Brian Carlstromdf629502013-07-17 22:39:56 -0700105 LIR* res = NewLIR1(kX86Jmp8, 0 /* offset to be patched during assembly*/);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106 res->target = target;
107 return res;
108}
109
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700110LIR* X86Mir2Lir::OpCondBranch(ConditionCode cc, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111 LIR* branch = NewLIR2(kX86Jcc8, 0 /* offset to be patched */,
112 X86ConditionEncoding(cc));
113 branch->target = target;
114 return branch;
115}
116
buzbee2700f7e2014-03-07 09:46:20 -0800117LIR* X86Mir2Lir::OpReg(OpKind op, RegStorage r_dest_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 X86OpCode opcode = kX86Bkpt;
119 switch (op) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700120 case kOpNeg: opcode = r_dest_src.Is64Bit() ? kX86Neg64R : kX86Neg32R; break;
121 case kOpNot: opcode = r_dest_src.Is64Bit() ? kX86Not64R : kX86Not32R; break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100122 case kOpRev: opcode = kX86Bswap32R; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 case kOpBlx: opcode = kX86CallR; break;
124 default:
125 LOG(FATAL) << "Bad case in OpReg " << op;
126 }
buzbee2700f7e2014-03-07 09:46:20 -0800127 return NewLIR1(opcode, r_dest_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128}
129
buzbee2700f7e2014-03-07 09:46:20 -0800130LIR* X86Mir2Lir::OpRegImm(OpKind op, RegStorage r_dest_src1, int value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131 X86OpCode opcode = kX86Bkpt;
132 bool byte_imm = IS_SIMM8(value);
buzbee091cc402014-03-31 10:14:40 -0700133 DCHECK(!r_dest_src1.IsFloat());
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700134 if (r_dest_src1.Is64Bit()) {
135 switch (op) {
136 case kOpAdd: opcode = byte_imm ? kX86Add64RI8 : kX86Add64RI; break;
137 case kOpSub: opcode = byte_imm ? kX86Sub64RI8 : kX86Sub64RI; break;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700138 case kOpLsl: opcode = kX86Sal64RI; break;
139 case kOpLsr: opcode = kX86Shr64RI; break;
140 case kOpAsr: opcode = kX86Sar64RI; break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700141 default:
142 LOG(FATAL) << "Bad case in OpRegImm (64-bit) " << op;
143 }
144 } else {
145 switch (op) {
146 case kOpLsl: opcode = kX86Sal32RI; break;
147 case kOpLsr: opcode = kX86Shr32RI; break;
148 case kOpAsr: opcode = kX86Sar32RI; break;
149 case kOpAdd: opcode = byte_imm ? kX86Add32RI8 : kX86Add32RI; break;
150 case kOpOr: opcode = byte_imm ? kX86Or32RI8 : kX86Or32RI; break;
151 case kOpAdc: opcode = byte_imm ? kX86Adc32RI8 : kX86Adc32RI; break;
152 // case kOpSbb: opcode = kX86Sbb32RI; break;
153 case kOpAnd: opcode = byte_imm ? kX86And32RI8 : kX86And32RI; break;
154 case kOpSub: opcode = byte_imm ? kX86Sub32RI8 : kX86Sub32RI; break;
155 case kOpXor: opcode = byte_imm ? kX86Xor32RI8 : kX86Xor32RI; break;
156 case kOpCmp: opcode = byte_imm ? kX86Cmp32RI8 : kX86Cmp32RI; break;
157 case kOpMov:
158 /*
159 * Moving the constant zero into register can be specialized as an xor of the register.
160 * However, that sets eflags while the move does not. For that reason here, always do
161 * the move and if caller is flexible, they should be calling LoadConstantNoClobber instead.
162 */
163 opcode = kX86Mov32RI;
164 break;
165 case kOpMul:
166 opcode = byte_imm ? kX86Imul32RRI8 : kX86Imul32RRI;
167 return NewLIR3(opcode, r_dest_src1.GetReg(), r_dest_src1.GetReg(), value);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400168 case kOp2Byte:
169 opcode = kX86Mov32RI;
170 value = static_cast<int8_t>(value);
171 break;
172 case kOp2Short:
173 opcode = kX86Mov32RI;
174 value = static_cast<int16_t>(value);
175 break;
176 case kOp2Char:
177 opcode = kX86Mov32RI;
178 value = static_cast<uint16_t>(value);
179 break;
180 case kOpNeg:
181 opcode = kX86Mov32RI;
182 value = -value;
183 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700184 default:
185 LOG(FATAL) << "Bad case in OpRegImm " << op;
186 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187 }
buzbee2700f7e2014-03-07 09:46:20 -0800188 return NewLIR2(opcode, r_dest_src1.GetReg(), value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189}
190
buzbee2700f7e2014-03-07 09:46:20 -0800191LIR* X86Mir2Lir::OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700192 bool is64Bit = r_dest_src1.Is64Bit();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193 X86OpCode opcode = kX86Nop;
194 bool src2_must_be_cx = false;
195 switch (op) {
196 // X86 unary opcodes
197 case kOpMvn:
198 OpRegCopy(r_dest_src1, r_src2);
199 return OpReg(kOpNot, r_dest_src1);
200 case kOpNeg:
201 OpRegCopy(r_dest_src1, r_src2);
202 return OpReg(kOpNeg, r_dest_src1);
Vladimir Markoa8b4caf2013-10-24 15:08:57 +0100203 case kOpRev:
204 OpRegCopy(r_dest_src1, r_src2);
205 return OpReg(kOpRev, r_dest_src1);
206 case kOpRevsh:
207 OpRegCopy(r_dest_src1, r_src2);
208 OpReg(kOpRev, r_dest_src1);
209 return OpRegImm(kOpAsr, r_dest_src1, 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210 // X86 binary opcodes
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700211 case kOpSub: opcode = is64Bit ? kX86Sub64RR : kX86Sub32RR; break;
212 case kOpSbc: opcode = is64Bit ? kX86Sbb64RR : kX86Sbb32RR; break;
213 case kOpLsl: opcode = is64Bit ? kX86Sal64RC : kX86Sal32RC; src2_must_be_cx = true; break;
214 case kOpLsr: opcode = is64Bit ? kX86Shr64RC : kX86Shr32RC; src2_must_be_cx = true; break;
215 case kOpAsr: opcode = is64Bit ? kX86Sar64RC : kX86Sar32RC; src2_must_be_cx = true; break;
216 case kOpMov: opcode = is64Bit ? kX86Mov64RR : kX86Mov32RR; break;
217 case kOpCmp: opcode = is64Bit ? kX86Cmp64RR : kX86Cmp32RR; break;
218 case kOpAdd: opcode = is64Bit ? kX86Add64RR : kX86Add32RR; break;
219 case kOpAdc: opcode = is64Bit ? kX86Adc64RR : kX86Adc32RR; break;
220 case kOpAnd: opcode = is64Bit ? kX86And64RR : kX86And32RR; break;
221 case kOpOr: opcode = is64Bit ? kX86Or64RR : kX86Or32RR; break;
222 case kOpXor: opcode = is64Bit ? kX86Xor64RR : kX86Xor32RR; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700223 case kOp2Byte:
buzbee091cc402014-03-31 10:14:40 -0700224 // TODO: there are several instances of this check. A utility function perhaps?
225 // TODO: Similar to Arm's reg < 8 check. Perhaps add attribute checks to RegStorage?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226 // Use shifts instead of a byte operand if the source can't be byte accessed.
buzbee091cc402014-03-31 10:14:40 -0700227 if (r_src2.GetRegNum() >= rs_rX86_SP.GetRegNum()) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700228 NewLIR2(is64Bit ? kX86Mov64RR : kX86Mov32RR, r_dest_src1.GetReg(), r_src2.GetReg());
229 NewLIR2(is64Bit ? kX86Sal64RI : kX86Sal32RI, r_dest_src1.GetReg(), is64Bit ? 56 : 24);
230 return NewLIR2(is64Bit ? kX86Sar64RI : kX86Sar32RI, r_dest_src1.GetReg(),
231 is64Bit ? 56 : 24);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700233 opcode = is64Bit ? kX86Bkpt : kX86Movsx8RR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700234 }
235 break;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700236 case kOp2Short: opcode = is64Bit ? kX86Bkpt : kX86Movsx16RR; break;
237 case kOp2Char: opcode = is64Bit ? kX86Bkpt : kX86Movzx16RR; break;
238 case kOpMul: opcode = is64Bit ? kX86Bkpt : kX86Imul32RR; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 default:
240 LOG(FATAL) << "Bad case in OpRegReg " << op;
241 break;
242 }
buzbee091cc402014-03-31 10:14:40 -0700243 CHECK(!src2_must_be_cx || r_src2.GetReg() == rs_rCX.GetReg());
buzbee2700f7e2014-03-07 09:46:20 -0800244 return NewLIR2(opcode, r_dest_src1.GetReg(), r_src2.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700245}
246
buzbee2700f7e2014-03-07 09:46:20 -0800247LIR* X86Mir2Lir::OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700248 DCHECK(!r_base.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800249 X86OpCode opcode = kX86Nop;
buzbee2700f7e2014-03-07 09:46:20 -0800250 int dest = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800251 switch (move_type) {
252 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700253 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800254 opcode = kX86Mov8RM;
255 break;
256 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700257 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800258 opcode = kX86Mov16RM;
259 break;
260 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700261 CHECK(!r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800262 opcode = kX86Mov32RM;
263 break;
264 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700265 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800266 opcode = kX86MovssRM;
267 break;
268 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700269 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800270 opcode = kX86MovsdRM;
271 break;
272 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700273 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800274 opcode = kX86MovupsRM;
275 break;
276 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700277 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800278 opcode = kX86MovapsRM;
279 break;
280 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700281 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800282 opcode = kX86MovlpsRM;
283 break;
284 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700285 CHECK(r_dest.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800286 opcode = kX86MovhpsRM;
287 break;
288 case kMov64GP:
289 case kMovLo64FP:
290 case kMovHi64FP:
291 default:
292 LOG(FATAL) << "Bad case in OpMovRegMem";
293 break;
294 }
295
buzbee2700f7e2014-03-07 09:46:20 -0800296 return NewLIR3(opcode, dest, r_base.GetReg(), offset);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800297}
298
buzbee2700f7e2014-03-07 09:46:20 -0800299LIR* X86Mir2Lir::OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type) {
buzbee091cc402014-03-31 10:14:40 -0700300 DCHECK(!r_base.IsFloat());
buzbee2700f7e2014-03-07 09:46:20 -0800301 int src = r_src.IsPair() ? r_src.GetLowReg() : r_src.GetReg();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800302
303 X86OpCode opcode = kX86Nop;
304 switch (move_type) {
305 case kMov8GP:
buzbee091cc402014-03-31 10:14:40 -0700306 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800307 opcode = kX86Mov8MR;
308 break;
309 case kMov16GP:
buzbee091cc402014-03-31 10:14:40 -0700310 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800311 opcode = kX86Mov16MR;
312 break;
313 case kMov32GP:
buzbee091cc402014-03-31 10:14:40 -0700314 CHECK(!r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800315 opcode = kX86Mov32MR;
316 break;
317 case kMov32FP:
buzbee091cc402014-03-31 10:14:40 -0700318 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800319 opcode = kX86MovssMR;
320 break;
321 case kMov64FP:
buzbee091cc402014-03-31 10:14:40 -0700322 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800323 opcode = kX86MovsdMR;
324 break;
325 case kMovU128FP:
buzbee091cc402014-03-31 10:14:40 -0700326 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800327 opcode = kX86MovupsMR;
328 break;
329 case kMovA128FP:
buzbee091cc402014-03-31 10:14:40 -0700330 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800331 opcode = kX86MovapsMR;
332 break;
333 case kMovLo128FP:
buzbee091cc402014-03-31 10:14:40 -0700334 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800335 opcode = kX86MovlpsMR;
336 break;
337 case kMovHi128FP:
buzbee091cc402014-03-31 10:14:40 -0700338 CHECK(r_src.IsFloat());
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800339 opcode = kX86MovhpsMR;
340 break;
341 case kMov64GP:
342 case kMovLo64FP:
343 case kMovHi64FP:
344 default:
345 LOG(FATAL) << "Bad case in OpMovMemReg";
346 break;
347 }
348
buzbee2700f7e2014-03-07 09:46:20 -0800349 return NewLIR3(opcode, r_base.GetReg(), offset, src);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800350}
351
buzbee2700f7e2014-03-07 09:46:20 -0800352LIR* X86Mir2Lir::OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) {
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800353 // The only conditional reg to reg operation supported is Cmov
354 DCHECK_EQ(op, kOpCmov);
buzbee2700f7e2014-03-07 09:46:20 -0800355 return NewLIR3(kX86Cmov32RRC, r_dest.GetReg(), r_src.GetReg(), X86ConditionEncoding(cc));
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800356}
357
buzbee2700f7e2014-03-07 09:46:20 -0800358LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700359 bool is64Bit = r_dest.Is64Bit();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 X86OpCode opcode = kX86Nop;
361 switch (op) {
362 // X86 binary opcodes
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700363 case kOpSub: opcode = is64Bit ? kX86Sub64RM : kX86Sub32RM; break;
364 case kOpMov: opcode = is64Bit ? kX86Mov64RM : kX86Mov32RM; break;
365 case kOpCmp: opcode = is64Bit ? kX86Cmp64RM : kX86Cmp32RM; break;
366 case kOpAdd: opcode = is64Bit ? kX86Add64RM : kX86Add32RM; break;
367 case kOpAnd: opcode = is64Bit ? kX86And64RM : kX86And32RM; break;
368 case kOpOr: opcode = is64Bit ? kX86Or64RM : kX86Or32RM; break;
369 case kOpXor: opcode = is64Bit ? kX86Xor64RM : kX86Xor32RM; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700370 case kOp2Byte: opcode = kX86Movsx8RM; break;
371 case kOp2Short: opcode = kX86Movsx16RM; break;
372 case kOp2Char: opcode = kX86Movzx16RM; break;
373 case kOpMul:
374 default:
375 LOG(FATAL) << "Bad case in OpRegMem " << op;
376 break;
377 }
buzbee2700f7e2014-03-07 09:46:20 -0800378 LIR *l = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), offset);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100379 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
380 DCHECK(r_base == rs_rX86_SP);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800381 AnnotateDalvikRegAccess(l, offset >> 2, true /* is_load */, false /* is_64bit */);
382 }
383 return l;
384}
385
386LIR* X86Mir2Lir::OpMemReg(OpKind op, RegLocation rl_dest, int r_value) {
387 DCHECK_NE(rl_dest.location, kLocPhysReg);
388 int displacement = SRegOffset(rl_dest.s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700389 bool is64Bit = rl_dest.wide != 0;
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800390 X86OpCode opcode = kX86Nop;
391 switch (op) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700392 case kOpSub: opcode = is64Bit ? kX86Sub64MR : kX86Sub32MR; break;
393 case kOpMov: opcode = is64Bit ? kX86Mov64MR : kX86Mov32MR; break;
394 case kOpCmp: opcode = is64Bit ? kX86Cmp64MR : kX86Cmp32MR; break;
395 case kOpAdd: opcode = is64Bit ? kX86Add64MR : kX86Add32MR; break;
396 case kOpAnd: opcode = is64Bit ? kX86And64MR : kX86And32MR; break;
397 case kOpOr: opcode = is64Bit ? kX86Or64MR : kX86Or32MR; break;
398 case kOpXor: opcode = is64Bit ? kX86Xor64MR : kX86Xor32MR; break;
399 case kOpLsl: opcode = is64Bit ? kX86Sal64MC : kX86Sal32MC; break;
400 case kOpLsr: opcode = is64Bit ? kX86Shr64MC : kX86Shr32MC; break;
401 case kOpAsr: opcode = is64Bit ? kX86Sar64MC : kX86Sar32MC; break;
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800402 default:
403 LOG(FATAL) << "Bad case in OpMemReg " << op;
404 break;
405 }
buzbee091cc402014-03-31 10:14:40 -0700406 LIR *l = NewLIR3(opcode, rs_rX86_SP.GetReg(), displacement, r_value);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100407 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
408 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, is64Bit /* is_64bit */);
409 AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, is64Bit /* is_64bit */);
410 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800411 return l;
412}
413
buzbee2700f7e2014-03-07 09:46:20 -0800414LIR* X86Mir2Lir::OpRegMem(OpKind op, RegStorage r_dest, RegLocation rl_value) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800415 DCHECK_NE(rl_value.location, kLocPhysReg);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700416 bool is64Bit = r_dest.Is64Bit();
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800417 int displacement = SRegOffset(rl_value.s_reg_low);
418 X86OpCode opcode = kX86Nop;
419 switch (op) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700420 case kOpSub: opcode = is64Bit ? kX86Sub64RM : kX86Sub32RM; break;
421 case kOpMov: opcode = is64Bit ? kX86Mov64RM : kX86Mov32RM; break;
422 case kOpCmp: opcode = is64Bit ? kX86Cmp64RM : kX86Cmp32RM; break;
423 case kOpAdd: opcode = is64Bit ? kX86Add64RM : kX86Add32RM; break;
424 case kOpAnd: opcode = is64Bit ? kX86And64RM : kX86And32RM; break;
425 case kOpOr: opcode = is64Bit ? kX86Or64RM : kX86Or32RM; break;
426 case kOpXor: opcode = is64Bit ? kX86Xor64RM : kX86Xor32RM; break;
427 case kOpMul: opcode = is64Bit ? kX86Bkpt : kX86Imul32RM; break;
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800428 default:
429 LOG(FATAL) << "Bad case in OpRegMem " << op;
430 break;
431 }
buzbee091cc402014-03-31 10:14:40 -0700432 LIR *l = NewLIR3(opcode, r_dest.GetReg(), rs_rX86_SP.GetReg(), displacement);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100433 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
434 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, is64Bit /* is_64bit */);
435 }
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800436 return l;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700437}
438
buzbee2700f7e2014-03-07 09:46:20 -0800439LIR* X86Mir2Lir::OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
440 RegStorage r_src2) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700441 bool is64Bit = r_dest.Is64Bit();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700442 if (r_dest != r_src1 && r_dest != r_src2) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700443 if (op == kOpAdd) { // lea special case, except can't encode rbp as base
Brian Carlstrom7940e442013-07-12 13:46:57 -0700444 if (r_src1 == r_src2) {
445 OpRegCopy(r_dest, r_src1);
446 return OpRegImm(kOpLsl, r_dest, 1);
buzbee2700f7e2014-03-07 09:46:20 -0800447 } else if (r_src1 != rs_rBP) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700448 return NewLIR5(is64Bit ? kX86Lea64RA : kX86Lea32RA, r_dest.GetReg(),
449 r_src1.GetReg() /* base */, r_src2.GetReg() /* index */,
450 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700451 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700452 return NewLIR5(is64Bit ? kX86Lea64RA : kX86Lea32RA, r_dest.GetReg(),
453 r_src2.GetReg() /* base */, r_src1.GetReg() /* index */,
454 0 /* scale */, 0 /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700455 }
456 } else {
457 OpRegCopy(r_dest, r_src1);
458 return OpRegReg(op, r_dest, r_src2);
459 }
460 } else if (r_dest == r_src1) {
461 return OpRegReg(op, r_dest, r_src2);
462 } else { // r_dest == r_src2
463 switch (op) {
464 case kOpSub: // non-commutative
465 OpReg(kOpNeg, r_dest);
466 op = kOpAdd;
467 break;
468 case kOpSbc:
469 case kOpLsl: case kOpLsr: case kOpAsr: case kOpRor: {
buzbee2700f7e2014-03-07 09:46:20 -0800470 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700471 OpRegCopy(t_reg, r_src1);
472 OpRegReg(op, t_reg, r_src2);
buzbee7a11ab02014-04-28 20:02:38 -0700473 LIR* res = OpRegCopyNoInsert(r_dest, t_reg);
474 AppendLIR(res);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700475 FreeTemp(t_reg);
476 return res;
477 }
478 case kOpAdd: // commutative
479 case kOpOr:
480 case kOpAdc:
481 case kOpAnd:
482 case kOpXor:
483 break;
484 default:
485 LOG(FATAL) << "Bad case in OpRegRegReg " << op;
486 }
487 return OpRegReg(op, r_dest, r_src1);
488 }
489}
490
buzbee2700f7e2014-03-07 09:46:20 -0800491LIR* X86Mir2Lir::OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src, int value) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700492 if (op == kOpMul && !Gen64Bit()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700493 X86OpCode opcode = IS_SIMM8(value) ? kX86Imul32RRI8 : kX86Imul32RRI;
buzbee2700f7e2014-03-07 09:46:20 -0800494 return NewLIR3(opcode, r_dest.GetReg(), r_src.GetReg(), value);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700495 } else if (op == kOpAnd && !Gen64Bit()) {
buzbee091cc402014-03-31 10:14:40 -0700496 if (value == 0xFF && r_src.Low4()) {
buzbee2700f7e2014-03-07 09:46:20 -0800497 return NewLIR2(kX86Movzx8RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700498 } else if (value == 0xFFFF) {
buzbee2700f7e2014-03-07 09:46:20 -0800499 return NewLIR2(kX86Movzx16RR, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700500 }
501 }
502 if (r_dest != r_src) {
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700503 if (false && op == kOpLsl && value >= 0 && value <= 3) { // lea shift special case
Brian Carlstrom7940e442013-07-12 13:46:57 -0700504 // TODO: fix bug in LEA encoding when disp == 0
buzbee2700f7e2014-03-07 09:46:20 -0800505 return NewLIR5(kX86Lea32RA, r_dest.GetReg(), r5sib_no_base /* base */,
506 r_src.GetReg() /* index */, value /* scale */, 0 /* disp */);
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700507 } else if (op == kOpAdd) { // lea add special case
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700508 return NewLIR5(Gen64Bit() ? kX86Lea64RA : kX86Lea32RA, r_dest.GetReg(),
509 r_src.GetReg() /* base */, rs_rX86_SP.GetReg()/*r4sib_no_index*/ /* index */,
510 0 /* scale */, value /* disp */);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700511 }
512 OpRegCopy(r_dest, r_src);
513 }
514 return OpRegImm(op, r_dest, value);
515}
516
Ian Rogersdd7624d2014-03-14 17:43:00 -0700517LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700518 DCHECK_EQ(kX86, cu_->instruction_set);
519 X86OpCode opcode = kX86Bkpt;
520 switch (op) {
521 case kOpBlx: opcode = kX86CallT; break;
522 case kOpBx: opcode = kX86JmpT; break;
523 default:
524 LOG(FATAL) << "Bad opcode: " << op;
525 break;
526 }
527 return NewLIR1(opcode, thread_offset.Int32Value());
528}
529
530LIR* X86Mir2Lir::OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) {
531 DCHECK_EQ(kX86_64, cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700532 X86OpCode opcode = kX86Bkpt;
533 switch (op) {
534 case kOpBlx: opcode = kX86CallT; break;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700535 case kOpBx: opcode = kX86JmpT; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700536 default:
537 LOG(FATAL) << "Bad opcode: " << op;
538 break;
539 }
Ian Rogers468532e2013-08-05 10:56:33 -0700540 return NewLIR1(opcode, thread_offset.Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700541}
542
buzbee2700f7e2014-03-07 09:46:20 -0800543LIR* X86Mir2Lir::OpMem(OpKind op, RegStorage r_base, int disp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 X86OpCode opcode = kX86Bkpt;
545 switch (op) {
546 case kOpBlx: opcode = kX86CallM; break;
547 default:
548 LOG(FATAL) << "Bad opcode: " << op;
549 break;
550 }
buzbee2700f7e2014-03-07 09:46:20 -0800551 return NewLIR2(opcode, r_base.GetReg(), disp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700552}
553
buzbee2700f7e2014-03-07 09:46:20 -0800554LIR* X86Mir2Lir::LoadConstantWide(RegStorage r_dest, int64_t value) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700555 int32_t val_lo = Low32Bits(value);
556 int32_t val_hi = High32Bits(value);
buzbee2700f7e2014-03-07 09:46:20 -0800557 int32_t low_reg_val = r_dest.IsPair() ? r_dest.GetLowReg() : r_dest.GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700558 LIR *res;
Mark Mendelle87f9b52014-04-30 14:13:18 -0400559 bool is_fp = r_dest.IsFloat();
buzbee2700f7e2014-03-07 09:46:20 -0800560 // TODO: clean this up once we fully recognize 64-bit storage containers.
561 if (is_fp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700562 if (value == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800563 return NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Mark Mendell67c39c42014-01-31 17:28:00 -0800564 } else if (base_of_code_ != nullptr) {
565 // We will load the value from the literal area.
566 LIR* data_target = ScanLiteralPoolWide(literal_list_, val_lo, val_hi);
567 if (data_target == NULL) {
568 data_target = AddWideData(&literal_list_, val_lo, val_hi);
569 }
570
571 // Address the start of the method
572 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700573 if (rl_method.wide) {
574 rl_method = LoadValueWide(rl_method, kCoreReg);
575 } else {
576 rl_method = LoadValue(rl_method, kCoreReg);
577 }
Mark Mendell67c39c42014-01-31 17:28:00 -0800578
579 // Load the proper value from the literal area.
580 // We don't know the proper offset for the value, so pick one that will force
581 // 4 byte offset. We will fix this up in the assembler later to have the right
582 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100583 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
Mark Mendell0c524512014-05-27 15:52:21 -0400584 res = LoadBaseDisp(rl_method.reg, 256 /* bogus */, RegStorage::FloatSolo64(low_reg_val),
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100585 kDouble);
Mark Mendell67c39c42014-01-31 17:28:00 -0800586 res->target = data_target;
587 res->flags.fixup = kFixupLoad;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800588 store_method_addr_used_ = true;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700589 } else {
590 if (val_lo == 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800591 res = NewLIR2(kX86XorpsRR, low_reg_val, low_reg_val);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700592 } else {
Mark Mendelld44f1a62014-06-03 16:05:37 -0400593 res = LoadConstantNoClobber(RegStorage::FloatSolo32(low_reg_val), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700594 }
595 if (val_hi != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800596 RegStorage r_dest_hi = AllocTempDouble();
buzbee091cc402014-03-31 10:14:40 -0700597 LoadConstantNoClobber(r_dest_hi, val_hi);
598 NewLIR2(kX86PunpckldqRR, low_reg_val, r_dest_hi.GetReg());
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000599 FreeTemp(r_dest_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700600 }
601 }
602 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700603 if (r_dest.IsPair()) {
604 res = LoadConstantNoClobber(r_dest.GetLow(), val_lo);
605 LoadConstantNoClobber(r_dest.GetHigh(), val_hi);
606 } else {
607 // TODO(64) make int64_t value parameter of LoadConstantNoClobber
608 if (val_lo < 0) {
609 val_hi += 1;
610 }
611 res = LoadConstantNoClobber(RegStorage::Solo32(r_dest.GetReg()), val_hi);
612 NewLIR2(kX86Sal64RI, r_dest.GetReg(), 32);
613 if (val_lo != 0) {
614 NewLIR2(kX86Add64RI, r_dest.GetReg(), val_lo);
615 }
616 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700617 }
618 return res;
619}
620
buzbee2700f7e2014-03-07 09:46:20 -0800621LIR* X86Mir2Lir::LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100622 int displacement, RegStorage r_dest, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700623 LIR *load = NULL;
624 LIR *load2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800625 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700626 bool pair = r_dest.IsPair();
627 bool is64bit = ((size == k64) || (size == kDouble));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700628 X86OpCode opcode = kX86Nop;
629 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700630 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700632 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700633 opcode = is_array ? kX86MovsdRA : kX86MovsdRM;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700634 } else if (!pair) {
635 opcode = is_array ? kX86Mov64RA : kX86Mov64RM;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700636 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
638 }
639 // TODO: double store is to unaligned address
640 DCHECK_EQ((displacement & 0x3), 0);
641 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700642 case kWord:
643 if (Gen64Bit()) {
644 opcode = is_array ? kX86Mov64RA : kX86Mov64RM;
645 CHECK_EQ(is_array, false);
646 CHECK_EQ(r_dest.IsFloat(), false);
647 break;
648 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700649 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700650 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700651 case kReference: // TODO: update for reference decompression on 64-bit targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 opcode = is_array ? kX86Mov32RA : kX86Mov32RM;
buzbee091cc402014-03-31 10:14:40 -0700653 if (r_dest.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 opcode = is_array ? kX86MovssRA : kX86MovssRM;
buzbee091cc402014-03-31 10:14:40 -0700655 DCHECK(r_dest.IsFloat());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700656 }
657 DCHECK_EQ((displacement & 0x3), 0);
658 break;
659 case kUnsignedHalf:
660 opcode = is_array ? kX86Movzx16RA : kX86Movzx16RM;
661 DCHECK_EQ((displacement & 0x1), 0);
662 break;
663 case kSignedHalf:
664 opcode = is_array ? kX86Movsx16RA : kX86Movsx16RM;
665 DCHECK_EQ((displacement & 0x1), 0);
666 break;
667 case kUnsignedByte:
668 opcode = is_array ? kX86Movzx8RA : kX86Movzx8RM;
669 break;
670 case kSignedByte:
671 opcode = is_array ? kX86Movsx8RA : kX86Movsx8RM;
672 break;
673 default:
674 LOG(FATAL) << "Bad case in LoadBaseIndexedDispBody";
675 }
676
677 if (!is_array) {
678 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800679 load = NewLIR3(opcode, r_dest.GetReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680 } else {
buzbee091cc402014-03-31 10:14:40 -0700681 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
682 if (r_base == r_dest.GetLow()) {
683 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700684 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700685 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700686 } else {
buzbee091cc402014-03-31 10:14:40 -0700687 load = NewLIR3(opcode, r_dest.GetLowReg(), r_base.GetReg(), displacement + LOWORD_OFFSET);
688 load2 = NewLIR3(opcode, r_dest.GetHighReg(), r_base.GetReg(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700689 displacement + HIWORD_OFFSET);
690 }
691 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100692 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
693 DCHECK(r_base == rs_rX86_SP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694 AnnotateDalvikRegAccess(load, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
695 true /* is_load */, is64bit);
696 if (pair) {
697 AnnotateDalvikRegAccess(load2, (displacement + HIWORD_OFFSET) >> 2,
698 true /* is_load */, is64bit);
699 }
700 }
701 } else {
702 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800703 load = NewLIR5(opcode, r_dest.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 displacement + LOWORD_OFFSET);
705 } else {
buzbee091cc402014-03-31 10:14:40 -0700706 DCHECK(!r_dest.IsFloat()); // Make sure we're not still using a pair here.
707 if (r_base == r_dest.GetLow()) {
708 if (r_dest.GetHigh() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800709 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800710 RegStorage temp = AllocTemp();
711 load2 = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800712 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700713 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800714 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700715 OpRegCopy(r_dest.GetHigh(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800716 FreeTemp(temp);
717 } else {
buzbee091cc402014-03-31 10:14:40 -0700718 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800719 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700720 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800721 displacement + LOWORD_OFFSET);
722 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723 } else {
buzbee091cc402014-03-31 10:14:40 -0700724 if (r_dest.GetLow() == r_index) {
Mark Mendellae427c32014-01-24 09:17:22 -0800725 // We can't use either register for the first load.
buzbee2700f7e2014-03-07 09:46:20 -0800726 RegStorage temp = AllocTemp();
727 load = NewLIR5(opcode, temp.GetReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800728 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700729 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800730 displacement + HIWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700731 OpRegCopy(r_dest.GetLow(), temp);
Mark Mendellae427c32014-01-24 09:17:22 -0800732 FreeTemp(temp);
733 } else {
buzbee091cc402014-03-31 10:14:40 -0700734 load = NewLIR5(opcode, r_dest.GetLowReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800735 displacement + LOWORD_OFFSET);
buzbee091cc402014-03-31 10:14:40 -0700736 load2 = NewLIR5(opcode, r_dest.GetHighReg(), r_base.GetReg(), r_index.GetReg(), scale,
Mark Mendellae427c32014-01-24 09:17:22 -0800737 displacement + HIWORD_OFFSET);
738 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 }
740 }
741 }
742
743 return load;
744}
745
746/* Load value from base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800747LIR* X86Mir2Lir::LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
748 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100749 return LoadBaseIndexedDisp(r_base, r_index, scale, 0, r_dest, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700750}
751
Vladimir Marko674744e2014-04-24 15:18:26 +0100752LIR* X86Mir2Lir::LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
753 OpSize size) {
754 // LoadBaseDisp() will emit correct insn for atomic load on x86
755 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
756 return LoadBaseDisp(r_base, displacement, r_dest, size);
757}
758
buzbee091cc402014-03-31 10:14:40 -0700759LIR* X86Mir2Lir::LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100760 OpSize size) {
buzbee091cc402014-03-31 10:14:40 -0700761 return LoadBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100762 size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700763}
764
buzbee2700f7e2014-03-07 09:46:20 -0800765LIR* X86Mir2Lir::StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100766 int displacement, RegStorage r_src, OpSize size) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767 LIR *store = NULL;
768 LIR *store2 = NULL;
buzbee2700f7e2014-03-07 09:46:20 -0800769 bool is_array = r_index.Valid();
buzbee091cc402014-03-31 10:14:40 -0700770 bool pair = r_src.IsPair();
771 bool is64bit = (size == k64) || (size == kDouble);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700772 X86OpCode opcode = kX86Nop;
773 switch (size) {
buzbee695d13a2014-04-19 13:32:20 -0700774 case k64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700775 case kDouble:
buzbee091cc402014-03-31 10:14:40 -0700776 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700777 opcode = is_array ? kX86MovsdAR : kX86MovsdMR;
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700778 } else if (!pair) {
779 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700780 } else {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700781 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 }
783 // TODO: double store is to unaligned address
784 DCHECK_EQ((displacement & 0x3), 0);
785 break;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700786 case kWord:
787 if (Gen64Bit()) {
788 opcode = is_array ? kX86Mov64AR : kX86Mov64MR;
789 CHECK_EQ(is_array, false);
790 CHECK_EQ(r_src.IsFloat(), false);
791 break;
792 } // else fall-through to k32 case
buzbee695d13a2014-04-19 13:32:20 -0700793 case k32:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 case kSingle:
buzbee695d13a2014-04-19 13:32:20 -0700795 case kReference:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796 opcode = is_array ? kX86Mov32AR : kX86Mov32MR;
buzbee091cc402014-03-31 10:14:40 -0700797 if (r_src.IsFloat()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798 opcode = is_array ? kX86MovssAR : kX86MovssMR;
buzbee091cc402014-03-31 10:14:40 -0700799 DCHECK(r_src.IsSingle());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700800 }
801 DCHECK_EQ((displacement & 0x3), 0);
802 break;
803 case kUnsignedHalf:
804 case kSignedHalf:
805 opcode = is_array ? kX86Mov16AR : kX86Mov16MR;
806 DCHECK_EQ((displacement & 0x1), 0);
807 break;
808 case kUnsignedByte:
809 case kSignedByte:
810 opcode = is_array ? kX86Mov8AR : kX86Mov8MR;
811 break;
812 default:
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000813 LOG(FATAL) << "Bad case in StoreBaseIndexedDispBody";
Brian Carlstrom7940e442013-07-12 13:46:57 -0700814 }
815
816 if (!is_array) {
817 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800818 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700819 } else {
buzbee091cc402014-03-31 10:14:40 -0700820 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
821 store = NewLIR3(opcode, r_base.GetReg(), displacement + LOWORD_OFFSET, r_src.GetLowReg());
822 store2 = NewLIR3(opcode, r_base.GetReg(), displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100824 if (mem_ref_type_ == ResourceMask::kDalvikReg) {
825 DCHECK(r_base == rs_rX86_SP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700826 AnnotateDalvikRegAccess(store, (displacement + (pair ? LOWORD_OFFSET : 0)) >> 2,
827 false /* is_load */, is64bit);
828 if (pair) {
829 AnnotateDalvikRegAccess(store2, (displacement + HIWORD_OFFSET) >> 2,
830 false /* is_load */, is64bit);
831 }
832 }
833 } else {
834 if (!pair) {
buzbee2700f7e2014-03-07 09:46:20 -0800835 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
836 displacement + LOWORD_OFFSET, r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837 } else {
buzbee091cc402014-03-31 10:14:40 -0700838 DCHECK(!r_src.IsFloat()); // Make sure we're not still using a pair here.
buzbee2700f7e2014-03-07 09:46:20 -0800839 store = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700840 displacement + LOWORD_OFFSET, r_src.GetLowReg());
buzbee2700f7e2014-03-07 09:46:20 -0800841 store2 = NewLIR5(opcode, r_base.GetReg(), r_index.GetReg(), scale,
buzbee091cc402014-03-31 10:14:40 -0700842 displacement + HIWORD_OFFSET, r_src.GetHighReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700843 }
844 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845 return store;
846}
847
848/* store value base base + scaled index. */
buzbee2700f7e2014-03-07 09:46:20 -0800849LIR* X86Mir2Lir::StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700850 int scale, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100851 return StoreBaseIndexedDisp(r_base, r_index, scale, 0, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852}
853
Vladimir Marko674744e2014-04-24 15:18:26 +0100854LIR* X86Mir2Lir::StoreBaseDispVolatile(RegStorage r_base, int displacement,
855 RegStorage r_src, OpSize size) {
856 // StoreBaseDisp() will emit correct insn for atomic store on x86
857 // assuming r_dest is correctly prepared using RegClassForFieldLoadStore().
858 return StoreBaseDisp(r_base, displacement, r_src, size);
859}
860
buzbee2700f7e2014-03-07 09:46:20 -0800861LIR* X86Mir2Lir::StoreBaseDisp(RegStorage r_base, int displacement,
862 RegStorage r_src, OpSize size) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100863 return StoreBaseIndexedDisp(r_base, RegStorage::InvalidReg(), 0, displacement, r_src, size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700864}
865
buzbee2700f7e2014-03-07 09:46:20 -0800866LIR* X86Mir2Lir::OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -0800867 int offset, int check_value, LIR* target) {
buzbee2700f7e2014-03-07 09:46:20 -0800868 NewLIR3(IS_SIMM8(check_value) ? kX86Cmp32MI8 : kX86Cmp32MI, base_reg.GetReg(), offset,
Mark Mendell766e9292014-01-27 07:55:47 -0800869 check_value);
870 LIR* branch = OpCondBranch(cond, target);
871 return branch;
872}
873
Mark Mendell67c39c42014-01-31 17:28:00 -0800874void X86Mir2Lir::AnalyzeMIR() {
875 // Assume we don't need a pointer to the base of the code.
876 cu_->NewTimingSplit("X86 MIR Analysis");
877 store_method_addr_ = false;
878
879 // Walk the MIR looking for interesting items.
880 PreOrderDfsIterator iter(mir_graph_);
881 BasicBlock* curr_bb = iter.Next();
882 while (curr_bb != NULL) {
883 AnalyzeBB(curr_bb);
884 curr_bb = iter.Next();
885 }
886
887 // Did we need a pointer to the method code?
888 if (store_method_addr_) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700889 base_of_code_ = mir_graph_->GetNewCompilerTemp(kCompilerTempVR, Gen64Bit() == true);
Mark Mendell67c39c42014-01-31 17:28:00 -0800890 } else {
891 base_of_code_ = nullptr;
892 }
893}
894
895void X86Mir2Lir::AnalyzeBB(BasicBlock * bb) {
896 if (bb->block_type == kDead) {
897 // Ignore dead blocks
898 return;
899 }
900
901 for (MIR *mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
902 int opcode = mir->dalvikInsn.opcode;
buzbee35ba7f32014-05-31 08:59:01 -0700903 if (MIRGraph::IsPseudoMirOp(opcode)) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800904 AnalyzeExtendedMIR(opcode, bb, mir);
905 } else {
906 AnalyzeMIR(opcode, bb, mir);
907 }
908 }
909}
910
911
912void X86Mir2Lir::AnalyzeExtendedMIR(int opcode, BasicBlock * bb, MIR *mir) {
913 switch (opcode) {
914 // Instructions referencing doubles.
915 case kMirOpFusedCmplDouble:
916 case kMirOpFusedCmpgDouble:
917 AnalyzeFPInstruction(opcode, bb, mir);
918 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -0400919 case kMirOpConstVector:
920 store_method_addr_ = true;
921 break;
Mark Mendell67c39c42014-01-31 17:28:00 -0800922 default:
923 // Ignore the rest.
924 break;
925 }
926}
927
928void X86Mir2Lir::AnalyzeMIR(int opcode, BasicBlock * bb, MIR *mir) {
929 // Looking for
930 // - Do we need a pointer to the code (used for packed switches and double lits)?
931
932 switch (opcode) {
933 // Instructions referencing doubles.
934 case Instruction::CMPL_DOUBLE:
935 case Instruction::CMPG_DOUBLE:
936 case Instruction::NEG_DOUBLE:
937 case Instruction::ADD_DOUBLE:
938 case Instruction::SUB_DOUBLE:
939 case Instruction::MUL_DOUBLE:
940 case Instruction::DIV_DOUBLE:
941 case Instruction::REM_DOUBLE:
942 case Instruction::ADD_DOUBLE_2ADDR:
943 case Instruction::SUB_DOUBLE_2ADDR:
944 case Instruction::MUL_DOUBLE_2ADDR:
945 case Instruction::DIV_DOUBLE_2ADDR:
946 case Instruction::REM_DOUBLE_2ADDR:
947 AnalyzeFPInstruction(opcode, bb, mir);
948 break;
Mark Mendell55d0eac2014-02-06 11:02:52 -0800949
Mark Mendell67c39c42014-01-31 17:28:00 -0800950 // Packed switches and array fills need a pointer to the base of the method.
951 case Instruction::FILL_ARRAY_DATA:
952 case Instruction::PACKED_SWITCH:
953 store_method_addr_ = true;
954 break;
955 default:
956 // Other instructions are not interesting yet.
957 break;
958 }
959}
960
961void X86Mir2Lir::AnalyzeFPInstruction(int opcode, BasicBlock * bb, MIR *mir) {
962 // Look at all the uses, and see if they are double constants.
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700963 uint64_t attrs = MIRGraph::GetDataFlowAttributes(static_cast<Instruction::Code>(opcode));
Mark Mendell67c39c42014-01-31 17:28:00 -0800964 int next_sreg = 0;
965 if (attrs & DF_UA) {
966 if (attrs & DF_A_WIDE) {
967 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
968 next_sreg += 2;
969 } else {
970 next_sreg++;
971 }
972 }
973 if (attrs & DF_UB) {
974 if (attrs & DF_B_WIDE) {
975 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
976 next_sreg += 2;
977 } else {
978 next_sreg++;
979 }
980 }
981 if (attrs & DF_UC) {
982 if (attrs & DF_C_WIDE) {
983 AnalyzeDoubleUse(mir_graph_->GetSrcWide(mir, next_sreg));
984 }
985 }
986}
987
988void X86Mir2Lir::AnalyzeDoubleUse(RegLocation use) {
989 // If this is a double literal, we will want it in the literal pool.
990 if (use.is_const) {
991 store_method_addr_ = true;
992 }
993}
994
buzbee30adc732014-05-09 15:10:18 -0700995RegLocation X86Mir2Lir::UpdateLocTyped(RegLocation loc, int reg_class) {
996 loc = UpdateLoc(loc);
997 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
998 if (GetRegInfo(loc.reg)->IsTemp()) {
999 Clobber(loc.reg);
1000 FreeTemp(loc.reg);
1001 loc.reg = RegStorage::InvalidReg();
1002 loc.location = kLocDalvikFrame;
1003 }
1004 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001005 DCHECK(CheckCorePoolSanity());
buzbee30adc732014-05-09 15:10:18 -07001006 return loc;
1007}
1008
1009RegLocation X86Mir2Lir::UpdateLocWideTyped(RegLocation loc, int reg_class) {
1010 loc = UpdateLocWide(loc);
1011 if ((loc.location == kLocPhysReg) && (loc.fp != loc.reg.IsFloat())) {
1012 if (GetRegInfo(loc.reg)->IsTemp()) {
1013 Clobber(loc.reg);
1014 FreeTemp(loc.reg);
1015 loc.reg = RegStorage::InvalidReg();
1016 loc.location = kLocDalvikFrame;
1017 }
1018 }
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001019 DCHECK(CheckCorePoolSanity());
buzbee30adc732014-05-09 15:10:18 -07001020 return loc;
1021}
Brian Carlstrom7940e442013-07-12 13:46:57 -07001022} // namespace art