blob: dd14ed9e1add332928d9376e605833f2630fe887 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17/* This file contains codegen for the Thumb2 ISA. */
18
19#include "arm_lir.h"
20#include "codegen_arm.h"
21#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070022#include "dex/reg_storage_eq.h"
Ian Rogers166db042013-07-26 12:05:57 -070023#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024#include "mirror/array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025
26namespace art {
27
buzbee2700f7e2014-03-07 09:46:20 -080028LIR* ArmMir2Lir::OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070029 OpRegReg(kOpCmp, src1, src2);
30 return OpCondBranch(cond, target);
31}
32
33/*
34 * Generate a Thumb2 IT instruction, which can nullify up to
35 * four subsequent instructions based on a condition and its
36 * inverse. The condition applies to the first instruction, which
37 * is executed if the condition is met. The string "guide" consists
38 * of 0 to 3 chars, and applies to the 2nd through 4th instruction.
39 * A "T" means the instruction is executed if the condition is
40 * met, and an "E" means the instruction is executed if the condition
41 * is not met.
42 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070043LIR* ArmMir2Lir::OpIT(ConditionCode ccode, const char* guide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -070044 int mask;
45 int mask3 = 0;
46 int mask2 = 0;
47 int mask1 = 0;
48 ArmConditionCode code = ArmConditionEncoding(ccode);
49 int cond_bit = code & 1;
50 int alt_bit = cond_bit ^ 1;
51
Brian Carlstrom7934ac22013-07-26 10:54:15 -070052 // Note: case fallthroughs intentional
Brian Carlstrom7940e442013-07-12 13:46:57 -070053 switch (strlen(guide)) {
54 case 3:
55 mask1 = (guide[2] == 'T') ? cond_bit : alt_bit;
56 case 2:
57 mask2 = (guide[1] == 'T') ? cond_bit : alt_bit;
58 case 1:
59 mask3 = (guide[0] == 'T') ? cond_bit : alt_bit;
60 break;
61 case 0:
62 break;
63 default:
64 LOG(FATAL) << "OAT: bad case in OpIT";
65 }
66 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
67 (1 << (3 - strlen(guide)));
68 return NewLIR2(kThumb2It, code, mask);
69}
70
Andreas Gampeb14329f2014-05-15 11:16:06 -070071void ArmMir2Lir::UpdateIT(LIR* it, const char* new_guide) {
72 int mask;
73 int mask3 = 0;
74 int mask2 = 0;
75 int mask1 = 0;
76 ArmConditionCode code = static_cast<ArmConditionCode>(it->operands[0]);
77 int cond_bit = code & 1;
78 int alt_bit = cond_bit ^ 1;
79
80 // Note: case fallthroughs intentional
81 switch (strlen(new_guide)) {
82 case 3:
83 mask1 = (new_guide[2] == 'T') ? cond_bit : alt_bit;
84 case 2:
85 mask2 = (new_guide[1] == 'T') ? cond_bit : alt_bit;
86 case 1:
87 mask3 = (new_guide[0] == 'T') ? cond_bit : alt_bit;
88 break;
89 case 0:
90 break;
91 default:
92 LOG(FATAL) << "OAT: bad case in UpdateIT";
93 }
94 mask = (mask3 << 3) | (mask2 << 2) | (mask1 << 1) |
95 (1 << (3 - strlen(new_guide)));
96 it->operands[1] = mask;
97}
98
Dave Allison3da67a52014-04-02 17:03:45 -070099void ArmMir2Lir::OpEndIT(LIR* it) {
100 // TODO: use the 'it' pointer to do some checks with the LIR, for example
101 // we could check that the number of instructions matches the mask
102 // in the IT instruction.
103 CHECK(it != nullptr);
104 GenBarrier();
105}
106
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107/*
108 * 64-bit 3way compare function.
109 * mov rX, #-1
110 * cmp op1hi, op2hi
111 * blt done
112 * bgt flip
113 * sub rX, op1lo, op2lo (treat as unsigned)
114 * beq done
115 * ite hi
116 * mov(hi) rX, #-1
117 * mov(!hi) rX, #1
118 * flip:
119 * neg rX
120 * done:
121 */
buzbeea1983d42014-04-07 12:35:39 -0700122void ArmMir2Lir::GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 LIR* target1;
124 LIR* target2;
125 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
126 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800127 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128 LoadConstant(t_reg, -1);
buzbee2700f7e2014-03-07 09:46:20 -0800129 OpRegReg(kOpCmp, rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130 LIR* branch1 = OpCondBranch(kCondLt, NULL);
131 LIR* branch2 = OpCondBranch(kCondGt, NULL);
buzbeea1983d42014-04-07 12:35:39 -0700132 OpRegRegReg(kOpSub, t_reg, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700133 LIR* branch3 = OpCondBranch(kCondEq, NULL);
134
Dave Allison3da67a52014-04-02 17:03:45 -0700135 LIR* it = OpIT(kCondHi, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800136 NewLIR2(kThumb2MovI8M, t_reg.GetReg(), ModifiedImmediate(-1));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137 LoadConstant(t_reg, 1);
Dave Allison3da67a52014-04-02 17:03:45 -0700138 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139
140 target2 = NewLIR0(kPseudoTargetLabel);
141 OpRegReg(kOpNeg, t_reg, t_reg);
142
143 target1 = NewLIR0(kPseudoTargetLabel);
144
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700145 RegLocation rl_temp = LocCReturn(); // Just using as template, will change
buzbee2700f7e2014-03-07 09:46:20 -0800146 rl_temp.reg.SetReg(t_reg.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 StoreValue(rl_dest, rl_temp);
148 FreeTemp(t_reg);
149
150 branch1->target = target1;
151 branch2->target = target2;
152 branch3->target = branch1->target;
153}
154
155void ArmMir2Lir::GenFusedLongCmpImmBranch(BasicBlock* bb, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700156 int64_t val, ConditionCode ccode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 int32_t val_lo = Low32Bits(val);
158 int32_t val_hi = High32Bits(val);
Brian Carlstrom42748892013-07-18 18:04:08 -0700159 DCHECK_GE(ModifiedImmediate(val_lo), 0);
160 DCHECK_GE(ModifiedImmediate(val_hi), 0);
buzbee0d829482013-10-11 15:24:55 -0700161 LIR* taken = &block_label_list_[bb->taken];
162 LIR* not_taken = &block_label_list_[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800164 RegStorage low_reg = rl_src1.reg.GetLow();
165 RegStorage high_reg = rl_src1.reg.GetHigh();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166
Vladimir Marko58af1f92013-12-19 13:31:15 +0000167 if (val == 0 && (ccode == kCondEq || ccode == kCondNe)) {
buzbee2700f7e2014-03-07 09:46:20 -0800168 RegStorage t_reg = AllocTemp();
169 NewLIR4(kThumb2OrrRRRs, t_reg.GetReg(), low_reg.GetReg(), high_reg.GetReg(), 0);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000170 FreeTemp(t_reg);
171 OpCondBranch(ccode, taken);
172 return;
173 }
174
Brian Carlstromdf629502013-07-17 22:39:56 -0700175 switch (ccode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176 case kCondEq:
177 case kCondNe:
Vladimir Marko58af1f92013-12-19 13:31:15 +0000178 OpCmpImmBranch(kCondNe, high_reg, val_hi, (ccode == kCondEq) ? not_taken : taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700179 break;
180 case kCondLt:
181 OpCmpImmBranch(kCondLt, high_reg, val_hi, taken);
182 OpCmpImmBranch(kCondGt, high_reg, val_hi, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000183 ccode = kCondUlt;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184 break;
185 case kCondLe:
186 OpCmpImmBranch(kCondLt, high_reg, val_hi, taken);
187 OpCmpImmBranch(kCondGt, high_reg, val_hi, not_taken);
188 ccode = kCondLs;
189 break;
190 case kCondGt:
191 OpCmpImmBranch(kCondGt, high_reg, val_hi, taken);
192 OpCmpImmBranch(kCondLt, high_reg, val_hi, not_taken);
193 ccode = kCondHi;
194 break;
195 case kCondGe:
196 OpCmpImmBranch(kCondGt, high_reg, val_hi, taken);
197 OpCmpImmBranch(kCondLt, high_reg, val_hi, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000198 ccode = kCondUge;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700199 break;
200 default:
201 LOG(FATAL) << "Unexpected ccode: " << ccode;
202 }
203 OpCmpImmBranch(ccode, low_reg, val_lo, taken);
204}
205
Andreas Gampe90969af2014-07-15 23:02:11 -0700206void ArmMir2Lir::GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
207 int32_t true_val, int32_t false_val, RegStorage rs_dest,
208 int dest_reg_class) {
209 // TODO: Generalize the IT below to accept more than one-instruction loads.
210 DCHECK(InexpensiveConstantInt(true_val));
211 DCHECK(InexpensiveConstantInt(false_val));
212
213 if ((true_val == 0 && code == kCondEq) ||
214 (false_val == 0 && code == kCondNe)) {
215 OpRegRegReg(kOpSub, rs_dest, left_op, right_op);
216 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
217 LIR* it = OpIT(kCondNe, "");
218 LoadConstant(rs_dest, code == kCondEq ? false_val : true_val);
219 OpEndIT(it);
220 return;
221 }
222
223 OpRegReg(kOpCmp, left_op, right_op); // Same?
224 LIR* it = OpIT(code, "E"); // if-convert the test
225 LoadConstant(rs_dest, true_val); // .eq case - load true
226 LoadConstant(rs_dest, false_val); // .eq case - load true
227 OpEndIT(it);
228}
229
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700230void ArmMir2Lir::GenSelect(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 RegLocation rl_result;
232 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700233 RegLocation rl_dest = mir_graph_->GetDest(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700234 // Avoid using float regs here.
235 RegisterClass src_reg_class = rl_src.ref ? kRefReg : kCoreReg;
236 RegisterClass result_reg_class = rl_dest.ref ? kRefReg : kCoreReg;
237 rl_src = LoadValue(rl_src, src_reg_class);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000238 ConditionCode ccode = mir->meta.ccode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 if (mir->ssa_rep->num_uses == 1) {
240 // CONST case
241 int true_val = mir->dalvikInsn.vB;
242 int false_val = mir->dalvikInsn.vC;
buzbeea0cd2d72014-06-01 09:33:49 -0700243 rl_result = EvalLoc(rl_dest, result_reg_class, true);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000244 // Change kCondNe to kCondEq for the special cases below.
245 if (ccode == kCondNe) {
246 ccode = kCondEq;
247 std::swap(true_val, false_val);
248 }
249 bool cheap_false_val = InexpensiveConstantInt(false_val);
250 if (cheap_false_val && ccode == kCondEq && (true_val == 0 || true_val == -1)) {
buzbee2700f7e2014-03-07 09:46:20 -0800251 OpRegRegImm(kOpSub, rl_result.reg, rl_src.reg, -true_val);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100252 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700253 LIR* it = OpIT(true_val == 0 ? kCondNe : kCondUge, "");
buzbee2700f7e2014-03-07 09:46:20 -0800254 LoadConstant(rl_result.reg, false_val);
Dave Allison3da67a52014-04-02 17:03:45 -0700255 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Vladimir Markoa1a70742014-03-03 10:28:05 +0000256 } else if (cheap_false_val && ccode == kCondEq && true_val == 1) {
buzbee2700f7e2014-03-07 09:46:20 -0800257 OpRegRegImm(kOpRsub, rl_result.reg, rl_src.reg, 1);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100258 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700259 LIR* it = OpIT(kCondLs, "");
buzbee2700f7e2014-03-07 09:46:20 -0800260 LoadConstant(rl_result.reg, false_val);
Dave Allison3da67a52014-04-02 17:03:45 -0700261 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Vladimir Markoa1a70742014-03-03 10:28:05 +0000262 } else if (cheap_false_val && InexpensiveConstantInt(true_val)) {
buzbee2700f7e2014-03-07 09:46:20 -0800263 OpRegImm(kOpCmp, rl_src.reg, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700264 LIR* it = OpIT(ccode, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800265 LoadConstant(rl_result.reg, true_val);
266 LoadConstant(rl_result.reg, false_val);
Dave Allison3da67a52014-04-02 17:03:45 -0700267 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Brian Carlstrom7940e442013-07-12 13:46:57 -0700268 } else {
269 // Unlikely case - could be tuned.
buzbeea0cd2d72014-06-01 09:33:49 -0700270 RegStorage t_reg1 = AllocTypedTemp(false, result_reg_class);
271 RegStorage t_reg2 = AllocTypedTemp(false, result_reg_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700272 LoadConstant(t_reg1, true_val);
273 LoadConstant(t_reg2, false_val);
buzbee2700f7e2014-03-07 09:46:20 -0800274 OpRegImm(kOpCmp, rl_src.reg, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700275 LIR* it = OpIT(ccode, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800276 OpRegCopy(rl_result.reg, t_reg1);
277 OpRegCopy(rl_result.reg, t_reg2);
Dave Allison3da67a52014-04-02 17:03:45 -0700278 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Brian Carlstrom7940e442013-07-12 13:46:57 -0700279 }
280 } else {
281 // MOVE case
282 RegLocation rl_true = mir_graph_->reg_location_[mir->ssa_rep->uses[1]];
283 RegLocation rl_false = mir_graph_->reg_location_[mir->ssa_rep->uses[2]];
buzbeea0cd2d72014-06-01 09:33:49 -0700284 rl_true = LoadValue(rl_true, result_reg_class);
285 rl_false = LoadValue(rl_false, result_reg_class);
286 rl_result = EvalLoc(rl_dest, result_reg_class, true);
buzbee2700f7e2014-03-07 09:46:20 -0800287 OpRegImm(kOpCmp, rl_src.reg, 0);
Dave Allison3da67a52014-04-02 17:03:45 -0700288 LIR* it = nullptr;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000289 if (rl_result.reg.GetReg() == rl_true.reg.GetReg()) { // Is the "true" case already in place?
Dave Allison3da67a52014-04-02 17:03:45 -0700290 it = OpIT(NegateComparison(ccode), "");
buzbee2700f7e2014-03-07 09:46:20 -0800291 OpRegCopy(rl_result.reg, rl_false.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000292 } else if (rl_result.reg.GetReg() == rl_false.reg.GetReg()) { // False case in place?
Dave Allison3da67a52014-04-02 17:03:45 -0700293 it = OpIT(ccode, "");
buzbee2700f7e2014-03-07 09:46:20 -0800294 OpRegCopy(rl_result.reg, rl_true.reg);
buzbee252254b2013-09-08 16:20:53 -0700295 } else { // Normal - select between the two.
Dave Allison3da67a52014-04-02 17:03:45 -0700296 it = OpIT(ccode, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800297 OpRegCopy(rl_result.reg, rl_true.reg);
298 OpRegCopy(rl_result.reg, rl_false.reg);
buzbee252254b2013-09-08 16:20:53 -0700299 }
Dave Allison3da67a52014-04-02 17:03:45 -0700300 OpEndIT(it); // Add a scheduling barrier to keep the IT shadow intact
Brian Carlstrom7940e442013-07-12 13:46:57 -0700301 }
302 StoreValue(rl_dest, rl_result);
303}
304
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700305void ArmMir2Lir::GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700306 RegLocation rl_src1 = mir_graph_->GetSrcWide(mir, 0);
307 RegLocation rl_src2 = mir_graph_->GetSrcWide(mir, 2);
308 // Normalize such that if either operand is constant, src2 will be constant.
Vladimir Markoa8946072014-01-22 10:30:44 +0000309 ConditionCode ccode = mir->meta.ccode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700310 if (rl_src1.is_const) {
Vladimir Marko58af1f92013-12-19 13:31:15 +0000311 std::swap(rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700312 ccode = FlipComparisonOrder(ccode);
313 }
314 if (rl_src2.is_const) {
buzbee082833c2014-05-17 23:16:26 -0700315 rl_src2 = UpdateLocWide(rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700316 // Do special compare/branch against simple const operand if not already in registers.
317 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
buzbee082833c2014-05-17 23:16:26 -0700318 if ((rl_src2.location != kLocPhysReg) &&
Brian Carlstrom7940e442013-07-12 13:46:57 -0700319 ((ModifiedImmediate(Low32Bits(val)) >= 0) && (ModifiedImmediate(High32Bits(val)) >= 0))) {
320 GenFusedLongCmpImmBranch(bb, rl_src1, val, ccode);
321 return;
322 }
323 }
buzbee0d829482013-10-11 15:24:55 -0700324 LIR* taken = &block_label_list_[bb->taken];
325 LIR* not_taken = &block_label_list_[bb->fall_through];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700326 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
327 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800328 OpRegReg(kOpCmp, rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstromdf629502013-07-17 22:39:56 -0700329 switch (ccode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700330 case kCondEq:
331 OpCondBranch(kCondNe, not_taken);
332 break;
333 case kCondNe:
334 OpCondBranch(kCondNe, taken);
335 break;
336 case kCondLt:
337 OpCondBranch(kCondLt, taken);
338 OpCondBranch(kCondGt, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000339 ccode = kCondUlt;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700340 break;
341 case kCondLe:
342 OpCondBranch(kCondLt, taken);
343 OpCondBranch(kCondGt, not_taken);
344 ccode = kCondLs;
345 break;
346 case kCondGt:
347 OpCondBranch(kCondGt, taken);
348 OpCondBranch(kCondLt, not_taken);
349 ccode = kCondHi;
350 break;
351 case kCondGe:
352 OpCondBranch(kCondGt, taken);
353 OpCondBranch(kCondLt, not_taken);
Vladimir Marko58af1f92013-12-19 13:31:15 +0000354 ccode = kCondUge;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700355 break;
356 default:
357 LOG(FATAL) << "Unexpected ccode: " << ccode;
358 }
buzbee2700f7e2014-03-07 09:46:20 -0800359 OpRegReg(kOpCmp, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700360 OpCondBranch(ccode, taken);
361}
362
363/*
364 * Generate a register comparison to an immediate and branch. Caller
365 * is responsible for setting branch target field.
366 */
buzbee2700f7e2014-03-07 09:46:20 -0800367LIR* ArmMir2Lir::OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target) {
Andreas Gampe9522af92014-07-14 20:16:59 -0700368 LIR* branch = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700369 ArmConditionCode arm_cond = ArmConditionEncoding(cond);
buzbeeb48819d2013-09-14 16:15:25 -0700370 /*
371 * A common use of OpCmpImmBranch is for null checks, and using the Thumb 16-bit
372 * compare-and-branch if zero is ideal if it will reach. However, because null checks
Mingyao Yang3a74d152014-04-21 15:39:44 -0700373 * branch forward to a slow path, they will frequently not reach - and thus have to
buzbeeb48819d2013-09-14 16:15:25 -0700374 * be converted to a long form during assembly (which will trigger another assembly
375 * pass). Here we estimate the branch distance for checks, and if large directly
376 * generate the long form in an attempt to avoid an extra assembly pass.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700377 * TODO: consider interspersing slowpaths in code following unconditional branches.
buzbeeb48819d2013-09-14 16:15:25 -0700378 */
379 bool skip = ((target != NULL) && (target->opcode == kPseudoThrowTarget));
380 skip &= ((cu_->code_item->insns_size_in_code_units_ - current_dalvik_offset_) > 64);
Andreas Gampe9522af92014-07-14 20:16:59 -0700381 if (!skip && reg.Low8() && (check_value == 0)) {
382 if (arm_cond == kArmCondEq || arm_cond == kArmCondNe) {
383 branch = NewLIR2((arm_cond == kArmCondEq) ? kThumb2Cbz : kThumb2Cbnz,
384 reg.GetReg(), 0);
385 } else if (arm_cond == kArmCondLs) {
386 // kArmCondLs is an unsigned less or equal. A comparison r <= 0 is then the same as cbz.
387 // This case happens for a bounds check of array[0].
388 branch = NewLIR2(kThumb2Cbz, reg.GetReg(), 0);
389 }
390 }
391
392 if (branch == nullptr) {
Vladimir Marko22479842013-11-19 17:04:50 +0000393 OpRegImm(kOpCmp, reg, check_value);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700394 branch = NewLIR2(kThumbBCond, 0, arm_cond);
395 }
Andreas Gampe9522af92014-07-14 20:16:59 -0700396
Brian Carlstrom7940e442013-07-12 13:46:57 -0700397 branch->target = target;
398 return branch;
399}
400
buzbee2700f7e2014-03-07 09:46:20 -0800401LIR* ArmMir2Lir::OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700402 LIR* res;
403 int opcode;
buzbee2700f7e2014-03-07 09:46:20 -0800404 // If src or dest is a pair, we'll be using low reg.
405 if (r_dest.IsPair()) {
406 r_dest = r_dest.GetLow();
407 }
408 if (r_src.IsPair()) {
409 r_src = r_src.GetLow();
410 }
buzbee091cc402014-03-31 10:14:40 -0700411 if (r_dest.IsFloat() || r_src.IsFloat())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412 return OpFpRegCopy(r_dest, r_src);
buzbee091cc402014-03-31 10:14:40 -0700413 if (r_dest.Low8() && r_src.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700414 opcode = kThumbMovRR;
buzbee091cc402014-03-31 10:14:40 -0700415 else if (!r_dest.Low8() && !r_src.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700416 opcode = kThumbMovRR_H2H;
buzbee091cc402014-03-31 10:14:40 -0700417 else if (r_dest.Low8())
Brian Carlstrom7940e442013-07-12 13:46:57 -0700418 opcode = kThumbMovRR_H2L;
419 else
420 opcode = kThumbMovRR_L2H;
buzbee2700f7e2014-03-07 09:46:20 -0800421 res = RawLIR(current_dalvik_offset_, opcode, r_dest.GetReg(), r_src.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 if (!(cu_->disable_opt & (1 << kSafeOptimizations)) && r_dest == r_src) {
423 res->flags.is_nop = true;
424 }
425 return res;
426}
427
buzbee7a11ab02014-04-28 20:02:38 -0700428void ArmMir2Lir::OpRegCopy(RegStorage r_dest, RegStorage r_src) {
429 if (r_dest != r_src) {
430 LIR* res = OpRegCopyNoInsert(r_dest, r_src);
431 AppendLIR(res);
432 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700433}
434
buzbee2700f7e2014-03-07 09:46:20 -0800435void ArmMir2Lir::OpRegCopyWide(RegStorage r_dest, RegStorage r_src) {
buzbee7a11ab02014-04-28 20:02:38 -0700436 if (r_dest != r_src) {
buzbee091cc402014-03-31 10:14:40 -0700437 bool dest_fp = r_dest.IsFloat();
438 bool src_fp = r_src.IsFloat();
439 DCHECK(r_dest.Is64Bit());
440 DCHECK(r_src.Is64Bit());
buzbee7a11ab02014-04-28 20:02:38 -0700441 if (dest_fp) {
442 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700443 OpRegCopy(r_dest, r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700444 } else {
buzbee091cc402014-03-31 10:14:40 -0700445 NewLIR3(kThumb2Fmdrr, r_dest.GetReg(), r_src.GetLowReg(), r_src.GetHighReg());
buzbee7a11ab02014-04-28 20:02:38 -0700446 }
447 } else {
448 if (src_fp) {
buzbee091cc402014-03-31 10:14:40 -0700449 NewLIR3(kThumb2Fmrrd, r_dest.GetLowReg(), r_dest.GetHighReg(), r_src.GetReg());
buzbee7a11ab02014-04-28 20:02:38 -0700450 } else {
451 // Handle overlap
452 if (r_src.GetHighReg() == r_dest.GetLowReg()) {
453 DCHECK_NE(r_src.GetLowReg(), r_dest.GetHighReg());
454 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
455 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
456 } else {
457 OpRegCopy(r_dest.GetLow(), r_src.GetLow());
458 OpRegCopy(r_dest.GetHigh(), r_src.GetHigh());
459 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460 }
461 }
462 }
463}
464
465// Table of magic divisors
466struct MagicTable {
467 uint32_t magic;
468 uint32_t shift;
469 DividePattern pattern;
470};
471
472static const MagicTable magic_table[] = {
473 {0, 0, DivideNone}, // 0
474 {0, 0, DivideNone}, // 1
475 {0, 0, DivideNone}, // 2
476 {0x55555556, 0, Divide3}, // 3
477 {0, 0, DivideNone}, // 4
478 {0x66666667, 1, Divide5}, // 5
479 {0x2AAAAAAB, 0, Divide3}, // 6
480 {0x92492493, 2, Divide7}, // 7
481 {0, 0, DivideNone}, // 8
482 {0x38E38E39, 1, Divide5}, // 9
483 {0x66666667, 2, Divide5}, // 10
484 {0x2E8BA2E9, 1, Divide5}, // 11
485 {0x2AAAAAAB, 1, Divide5}, // 12
486 {0x4EC4EC4F, 2, Divide5}, // 13
487 {0x92492493, 3, Divide7}, // 14
488 {0x88888889, 3, Divide7}, // 15
489};
490
491// Integer division by constant via reciprocal multiply (Hacker's Delight, 10-4)
buzbee11b63d12013-08-27 07:34:17 -0700492bool ArmMir2Lir::SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700493 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700494 if ((lit < 0) || (lit >= static_cast<int>(sizeof(magic_table)/sizeof(magic_table[0])))) {
495 return false;
496 }
497 DividePattern pattern = magic_table[lit].pattern;
498 if (pattern == DivideNone) {
499 return false;
500 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700501
buzbee2700f7e2014-03-07 09:46:20 -0800502 RegStorage r_magic = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700503 LoadConstant(r_magic, magic_table[lit].magic);
504 rl_src = LoadValue(rl_src, kCoreReg);
505 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800506 RegStorage r_hi = AllocTemp();
507 RegStorage r_lo = AllocTemp();
Zheng Xuf9719f92014-04-02 13:31:31 +0100508
509 // rl_dest and rl_src might overlap.
510 // Reuse r_hi to save the div result for reminder case.
511 RegStorage r_div_result = is_div ? rl_result.reg : r_hi;
512
buzbee2700f7e2014-03-07 09:46:20 -0800513 NewLIR4(kThumb2Smull, r_lo.GetReg(), r_hi.GetReg(), r_magic.GetReg(), rl_src.reg.GetReg());
Brian Carlstromdf629502013-07-17 22:39:56 -0700514 switch (pattern) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700515 case Divide3:
Zheng Xuf9719f92014-04-02 13:31:31 +0100516 OpRegRegRegShift(kOpSub, r_div_result, r_hi, rl_src.reg, EncodeShift(kArmAsr, 31));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700517 break;
518 case Divide5:
buzbee2700f7e2014-03-07 09:46:20 -0800519 OpRegRegImm(kOpAsr, r_lo, rl_src.reg, 31);
Zheng Xuf9719f92014-04-02 13:31:31 +0100520 OpRegRegRegShift(kOpRsub, r_div_result, r_lo, r_hi,
Ian Rogerse2143c02014-03-28 08:47:16 -0700521 EncodeShift(kArmAsr, magic_table[lit].shift));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700522 break;
523 case Divide7:
buzbee2700f7e2014-03-07 09:46:20 -0800524 OpRegReg(kOpAdd, r_hi, rl_src.reg);
525 OpRegRegImm(kOpAsr, r_lo, rl_src.reg, 31);
Zheng Xuf9719f92014-04-02 13:31:31 +0100526 OpRegRegRegShift(kOpRsub, r_div_result, r_lo, r_hi,
Ian Rogerse2143c02014-03-28 08:47:16 -0700527 EncodeShift(kArmAsr, magic_table[lit].shift));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700528 break;
529 default:
530 LOG(FATAL) << "Unexpected pattern: " << pattern;
531 }
Zheng Xuf9719f92014-04-02 13:31:31 +0100532
533 if (!is_div) {
534 // div_result = src / lit
535 // tmp1 = div_result * lit
536 // dest = src - tmp1
537 RegStorage tmp1 = r_lo;
538 EasyMultiplyOp ops[2];
539
540 bool canEasyMultiply = GetEasyMultiplyTwoOps(lit, ops);
541 DCHECK_NE(canEasyMultiply, false);
542
543 GenEasyMultiplyTwoOps(tmp1, r_div_result, ops);
544 OpRegRegReg(kOpSub, rl_result.reg, rl_src.reg, tmp1);
545 }
546
Brian Carlstrom7940e442013-07-12 13:46:57 -0700547 StoreValue(rl_dest, rl_result);
548 return true;
549}
550
Ian Rogerse2143c02014-03-28 08:47:16 -0700551// Try to convert *lit to 1 RegRegRegShift/RegRegShift form.
552bool ArmMir2Lir::GetEasyMultiplyOp(int lit, ArmMir2Lir::EasyMultiplyOp* op) {
553 if (IsPowerOfTwo(lit)) {
554 op->op = kOpLsl;
555 op->shift = LowestSetBit(lit);
556 return true;
557 }
558
559 if (IsPowerOfTwo(lit - 1)) {
560 op->op = kOpAdd;
561 op->shift = LowestSetBit(lit - 1);
562 return true;
563 }
564
565 if (IsPowerOfTwo(lit + 1)) {
566 op->op = kOpRsub;
567 op->shift = LowestSetBit(lit + 1);
568 return true;
569 }
570
571 op->op = kOpInvalid;
Zheng Xuf9719f92014-04-02 13:31:31 +0100572 op->shift = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -0700573 return false;
574}
575
576// Try to convert *lit to 1~2 RegRegRegShift/RegRegShift forms.
577bool ArmMir2Lir::GetEasyMultiplyTwoOps(int lit, EasyMultiplyOp* ops) {
578 GetEasyMultiplyOp(lit, &ops[0]);
579 if (GetEasyMultiplyOp(lit, &ops[0])) {
580 ops[1].op = kOpInvalid;
Zheng Xuf9719f92014-04-02 13:31:31 +0100581 ops[1].shift = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -0700582 return true;
583 }
584
585 int lit1 = lit;
586 uint32_t shift = LowestSetBit(lit1);
587 if (GetEasyMultiplyOp(lit1 >> shift, &ops[0])) {
588 ops[1].op = kOpLsl;
589 ops[1].shift = shift;
590 return true;
591 }
592
593 lit1 = lit - 1;
594 shift = LowestSetBit(lit1);
595 if (GetEasyMultiplyOp(lit1 >> shift, &ops[0])) {
596 ops[1].op = kOpAdd;
597 ops[1].shift = shift;
598 return true;
599 }
600
601 lit1 = lit + 1;
602 shift = LowestSetBit(lit1);
603 if (GetEasyMultiplyOp(lit1 >> shift, &ops[0])) {
604 ops[1].op = kOpRsub;
605 ops[1].shift = shift;
606 return true;
607 }
608
609 return false;
610}
611
Zheng Xuf9719f92014-04-02 13:31:31 +0100612// Generate instructions to do multiply.
613// Additional temporary register is required,
614// if it need to generate 2 instructions and src/dest overlap.
Ian Rogerse2143c02014-03-28 08:47:16 -0700615void ArmMir2Lir::GenEasyMultiplyTwoOps(RegStorage r_dest, RegStorage r_src, EasyMultiplyOp* ops) {
Zheng Xuf9719f92014-04-02 13:31:31 +0100616 // tmp1 = ( src << shift1) + [ src | -src | 0 ]
617 // dest = (tmp1 << shift2) + [ src | -src | 0 ]
618
619 RegStorage r_tmp1;
620 if (ops[1].op == kOpInvalid) {
621 r_tmp1 = r_dest;
622 } else if (r_dest.GetReg() != r_src.GetReg()) {
623 r_tmp1 = r_dest;
624 } else {
625 r_tmp1 = AllocTemp();
626 }
627
628 switch (ops[0].op) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700629 case kOpLsl:
Zheng Xuf9719f92014-04-02 13:31:31 +0100630 OpRegRegImm(kOpLsl, r_tmp1, r_src, ops[0].shift);
Ian Rogerse2143c02014-03-28 08:47:16 -0700631 break;
632 case kOpAdd:
Zheng Xuf9719f92014-04-02 13:31:31 +0100633 OpRegRegRegShift(kOpAdd, r_tmp1, r_src, r_src, EncodeShift(kArmLsl, ops[0].shift));
Ian Rogerse2143c02014-03-28 08:47:16 -0700634 break;
635 case kOpRsub:
Zheng Xuf9719f92014-04-02 13:31:31 +0100636 OpRegRegRegShift(kOpRsub, r_tmp1, r_src, r_src, EncodeShift(kArmLsl, ops[0].shift));
Ian Rogerse2143c02014-03-28 08:47:16 -0700637 break;
638 default:
Zheng Xuf9719f92014-04-02 13:31:31 +0100639 DCHECK_EQ(ops[0].op, kOpInvalid);
Ian Rogerse2143c02014-03-28 08:47:16 -0700640 break;
Zheng Xuf9719f92014-04-02 13:31:31 +0100641 }
642
643 switch (ops[1].op) {
644 case kOpInvalid:
645 return;
646 case kOpLsl:
647 OpRegRegImm(kOpLsl, r_dest, r_tmp1, ops[1].shift);
648 break;
649 case kOpAdd:
650 OpRegRegRegShift(kOpAdd, r_dest, r_src, r_tmp1, EncodeShift(kArmLsl, ops[1].shift));
651 break;
652 case kOpRsub:
653 OpRegRegRegShift(kOpRsub, r_dest, r_src, r_tmp1, EncodeShift(kArmLsl, ops[1].shift));
654 break;
655 default:
656 LOG(FATAL) << "Unexpected opcode passed to GenEasyMultiplyTwoOps";
657 break;
Ian Rogerse2143c02014-03-28 08:47:16 -0700658 }
659}
660
661bool ArmMir2Lir::EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
662 EasyMultiplyOp ops[2];
663
664 if (!GetEasyMultiplyTwoOps(lit, ops)) {
665 return false;
666 }
667
668 rl_src = LoadValue(rl_src, kCoreReg);
669 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
670
671 GenEasyMultiplyTwoOps(rl_result.reg, rl_src.reg, ops);
672 StoreValue(rl_dest, rl_result);
673 return true;
674}
675
Mark Mendell2bf31e62014-01-23 12:13:40 -0800676RegLocation ArmMir2Lir::GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
677 RegLocation rl_src2, bool is_div, bool check_zero) {
678 LOG(FATAL) << "Unexpected use of GenDivRem for Arm";
679 return rl_dest;
680}
681
682RegLocation ArmMir2Lir::GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div) {
683 LOG(FATAL) << "Unexpected use of GenDivRemLit for Arm";
684 return rl_dest;
685}
686
buzbee2700f7e2014-03-07 09:46:20 -0800687RegLocation ArmMir2Lir::GenDivRemLit(RegLocation rl_dest, RegStorage reg1, int lit, bool is_div) {
Dave Allison70202782013-10-22 17:52:19 -0700688 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
689
690 // Put the literal in a temp.
buzbee2700f7e2014-03-07 09:46:20 -0800691 RegStorage lit_temp = AllocTemp();
Dave Allison70202782013-10-22 17:52:19 -0700692 LoadConstant(lit_temp, lit);
693 // Use the generic case for div/rem with arg2 in a register.
694 // TODO: The literal temp can be freed earlier during a modulus to reduce reg pressure.
695 rl_result = GenDivRem(rl_result, reg1, lit_temp, is_div);
696 FreeTemp(lit_temp);
697
698 return rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700699}
700
buzbee2700f7e2014-03-07 09:46:20 -0800701RegLocation ArmMir2Lir::GenDivRem(RegLocation rl_dest, RegStorage reg1, RegStorage reg2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700702 bool is_div) {
Dave Allison70202782013-10-22 17:52:19 -0700703 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
704 if (is_div) {
705 // Simple case, use sdiv instruction.
buzbee2700f7e2014-03-07 09:46:20 -0800706 OpRegRegReg(kOpDiv, rl_result.reg, reg1, reg2);
Dave Allison70202782013-10-22 17:52:19 -0700707 } else {
708 // Remainder case, use the following code:
709 // temp = reg1 / reg2 - integer division
710 // temp = temp * reg2
711 // dest = reg1 - temp
712
buzbee2700f7e2014-03-07 09:46:20 -0800713 RegStorage temp = AllocTemp();
Dave Allison70202782013-10-22 17:52:19 -0700714 OpRegRegReg(kOpDiv, temp, reg1, reg2);
715 OpRegReg(kOpMul, temp, reg2);
buzbee2700f7e2014-03-07 09:46:20 -0800716 OpRegRegReg(kOpSub, rl_result.reg, reg1, temp);
Dave Allison70202782013-10-22 17:52:19 -0700717 FreeTemp(temp);
718 }
719
720 return rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700721}
722
Serban Constantinescu23abec92014-07-02 16:13:38 +0100723bool ArmMir2Lir::GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 DCHECK_EQ(cu_->instruction_set, kThumb2);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100725 if (is_long) {
726 return false;
727 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700728 RegLocation rl_src1 = info->args[0];
729 RegLocation rl_src2 = info->args[1];
730 rl_src1 = LoadValue(rl_src1, kCoreReg);
731 rl_src2 = LoadValue(rl_src2, kCoreReg);
732 RegLocation rl_dest = InlineTarget(info);
733 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800734 OpRegReg(kOpCmp, rl_src1.reg, rl_src2.reg);
Dave Allison3da67a52014-04-02 17:03:45 -0700735 LIR* it = OpIT((is_min) ? kCondGt : kCondLt, "E");
buzbee2700f7e2014-03-07 09:46:20 -0800736 OpRegReg(kOpMov, rl_result.reg, rl_src2.reg);
737 OpRegReg(kOpMov, rl_result.reg, rl_src1.reg);
Dave Allison3da67a52014-04-02 17:03:45 -0700738 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 StoreValue(rl_dest, rl_result);
740 return true;
741}
742
Vladimir Markoe508a202013-11-04 15:24:22 +0000743bool ArmMir2Lir::GenInlinedPeek(CallInfo* info, OpSize size) {
744 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800745 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000746 RegLocation rl_dest = InlineTarget(info);
747 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
748 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -0700749 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000750 // Fake unaligned LDRD by two unaligned LDR instructions on ARMv7 with SCTLR.A set to 0.
buzbee2700f7e2014-03-07 09:46:20 -0800751 if (rl_address.reg.GetReg() != rl_result.reg.GetLowReg()) {
buzbee695d13a2014-04-19 13:32:20 -0700752 Load32Disp(rl_address.reg, 0, rl_result.reg.GetLow());
753 Load32Disp(rl_address.reg, 4, rl_result.reg.GetHigh());
Vladimir Markoe508a202013-11-04 15:24:22 +0000754 } else {
buzbee695d13a2014-04-19 13:32:20 -0700755 Load32Disp(rl_address.reg, 4, rl_result.reg.GetHigh());
756 Load32Disp(rl_address.reg, 0, rl_result.reg.GetLow());
Vladimir Markoe508a202013-11-04 15:24:22 +0000757 }
758 StoreValueWide(rl_dest, rl_result);
759 } else {
buzbee695d13a2014-04-19 13:32:20 -0700760 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000761 // Unaligned load with LDR and LDRSH is allowed on ARMv7 with SCTLR.A set to 0.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000762 LoadBaseDisp(rl_address.reg, 0, rl_result.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000763 StoreValue(rl_dest, rl_result);
764 }
765 return true;
766}
767
768bool ArmMir2Lir::GenInlinedPoke(CallInfo* info, OpSize size) {
769 RegLocation rl_src_address = info->args[0]; // long address
buzbee2700f7e2014-03-07 09:46:20 -0800770 rl_src_address = NarrowRegLoc(rl_src_address); // ignore high half in info->args[1]
Vladimir Markoe508a202013-11-04 15:24:22 +0000771 RegLocation rl_src_value = info->args[2]; // [size] value
772 RegLocation rl_address = LoadValue(rl_src_address, kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700773 if (size == k64) {
Vladimir Markoe508a202013-11-04 15:24:22 +0000774 // Fake unaligned STRD by two unaligned STR instructions on ARMv7 with SCTLR.A set to 0.
775 RegLocation rl_value = LoadValueWide(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000776 StoreBaseDisp(rl_address.reg, 0, rl_value.reg.GetLow(), k32, kNotVolatile);
777 StoreBaseDisp(rl_address.reg, 4, rl_value.reg.GetHigh(), k32, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000778 } else {
buzbee695d13a2014-04-19 13:32:20 -0700779 DCHECK(size == kSignedByte || size == kSignedHalf || size == k32);
Vladimir Markoe508a202013-11-04 15:24:22 +0000780 // Unaligned store with STR and STRSH is allowed on ARMv7 with SCTLR.A set to 0.
781 RegLocation rl_value = LoadValue(rl_src_value, kCoreReg);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000782 StoreBaseDisp(rl_address.reg, 0, rl_value.reg, size, kNotVolatile);
Vladimir Markoe508a202013-11-04 15:24:22 +0000783 }
784 return true;
785}
786
Hans Boehm48f5c472014-06-27 14:50:10 -0700787// Generate a CAS with memory_order_seq_cst semantics.
Vladimir Marko1c282e22013-11-21 14:49:47 +0000788bool ArmMir2Lir::GenInlinedCas(CallInfo* info, bool is_long, bool is_object) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789 DCHECK_EQ(cu_->instruction_set, kThumb2);
790 // Unused - RegLocation rl_src_unsafe = info->args[0];
Vladimir Marko1c282e22013-11-21 14:49:47 +0000791 RegLocation rl_src_obj = info->args[1]; // Object - known non-null
792 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -0800793 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Vladimir Marko1c282e22013-11-21 14:49:47 +0000794 RegLocation rl_src_expected = info->args[4]; // int, long or Object
Vladimir Marko3e5af822013-11-21 15:01:20 +0000795 // If is_long, high half is in info->args[5]
796 RegLocation rl_src_new_value = info->args[is_long ? 6 : 5]; // int, long or Object
797 // If is_long, high half is in info->args[7]
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798 RegLocation rl_dest = InlineTarget(info); // boolean place for result
799
Vladimir Marko3e5af822013-11-21 15:01:20 +0000800 // We have only 5 temporary registers available and actually only 4 if the InlineTarget
801 // above locked one of the temps. For a straightforward CAS64 we need 7 registers:
802 // r_ptr (1), new_value (2), expected(2) and ldrexd result (2). If neither expected nor
803 // new_value is in a non-temp core register we shall reload them in the ldrex/strex loop
804 // into the same temps, reducing the number of required temps down to 5. We shall work
805 // around the potentially locked temp by using LR for r_ptr, unconditionally.
806 // TODO: Pass information about the need for more temps to the stack frame generation
807 // code so that we can rely on being able to allocate enough temps.
buzbee091cc402014-03-31 10:14:40 -0700808 DCHECK(!GetRegInfo(rs_rARM_LR)->IsTemp());
809 MarkTemp(rs_rARM_LR);
810 FreeTemp(rs_rARM_LR);
811 LockTemp(rs_rARM_LR);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000812 bool load_early = true;
813 if (is_long) {
buzbee091cc402014-03-31 10:14:40 -0700814 RegStorage expected_reg = rl_src_expected.reg.IsPair() ? rl_src_expected.reg.GetLow() :
815 rl_src_expected.reg;
816 RegStorage new_val_reg = rl_src_new_value.reg.IsPair() ? rl_src_new_value.reg.GetLow() :
817 rl_src_new_value.reg;
818 bool expected_is_core_reg = rl_src_expected.location == kLocPhysReg && !expected_reg.IsFloat();
819 bool new_value_is_core_reg = rl_src_new_value.location == kLocPhysReg && !new_val_reg.IsFloat();
buzbee2700f7e2014-03-07 09:46:20 -0800820 bool expected_is_good_reg = expected_is_core_reg && !IsTemp(expected_reg);
821 bool new_value_is_good_reg = new_value_is_core_reg && !IsTemp(new_val_reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000822
823 if (!expected_is_good_reg && !new_value_is_good_reg) {
824 // None of expected/new_value is non-temp reg, need to load both late
825 load_early = false;
826 // Make sure they are not in the temp regs and the load will not be skipped.
827 if (expected_is_core_reg) {
buzbee2700f7e2014-03-07 09:46:20 -0800828 FlushRegWide(rl_src_expected.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000829 ClobberSReg(rl_src_expected.s_reg_low);
830 ClobberSReg(GetSRegHi(rl_src_expected.s_reg_low));
831 rl_src_expected.location = kLocDalvikFrame;
832 }
833 if (new_value_is_core_reg) {
buzbee2700f7e2014-03-07 09:46:20 -0800834 FlushRegWide(rl_src_new_value.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000835 ClobberSReg(rl_src_new_value.s_reg_low);
836 ClobberSReg(GetSRegHi(rl_src_new_value.s_reg_low));
837 rl_src_new_value.location = kLocDalvikFrame;
838 }
839 }
840 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700841
Hans Boehm48f5c472014-06-27 14:50:10 -0700842 // Prevent reordering with prior memory operations.
843 GenMemBarrier(kAnyStore);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844
buzbeea0cd2d72014-06-01 09:33:49 -0700845 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000846 RegLocation rl_new_value;
847 if (!is_long) {
buzbeea0cd2d72014-06-01 09:33:49 -0700848 rl_new_value = LoadValue(rl_src_new_value);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000849 } else if (load_early) {
850 rl_new_value = LoadValueWide(rl_src_new_value, kCoreReg);
851 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700852
Vladimir Marko1c282e22013-11-21 14:49:47 +0000853 if (is_object && !mir_graph_->IsConstantNullRef(rl_new_value)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854 // Mark card for object assuming new value is stored.
buzbee2700f7e2014-03-07 09:46:20 -0800855 MarkGCCard(rl_new_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700856 }
857
858 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
859
buzbee2700f7e2014-03-07 09:46:20 -0800860 RegStorage r_ptr = rs_rARM_LR;
861 OpRegRegReg(kOpAdd, r_ptr, rl_object.reg, rl_offset.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700862
863 // Free now unneeded rl_object and rl_offset to give more temps.
864 ClobberSReg(rl_object.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -0700865 FreeTemp(rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700866 ClobberSReg(rl_offset.s_reg_low);
buzbee091cc402014-03-31 10:14:40 -0700867 FreeTemp(rl_offset.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868
Vladimir Marko3e5af822013-11-21 15:01:20 +0000869 RegLocation rl_expected;
870 if (!is_long) {
buzbeea0cd2d72014-06-01 09:33:49 -0700871 rl_expected = LoadValue(rl_src_expected);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000872 } else if (load_early) {
873 rl_expected = LoadValueWide(rl_src_expected, kCoreReg);
874 } else {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000875 // NOTE: partially defined rl_expected & rl_new_value - but we just want the regs.
buzbee091cc402014-03-31 10:14:40 -0700876 RegStorage low_reg = AllocTemp();
877 RegStorage high_reg = AllocTemp();
878 rl_new_value.reg = RegStorage::MakeRegPair(low_reg, high_reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000879 rl_expected = rl_new_value;
Vladimir Marko3e5af822013-11-21 15:01:20 +0000880 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700881
Vladimir Marko3e5af822013-11-21 15:01:20 +0000882 // do {
883 // tmp = [r_ptr] - expected;
884 // } while (tmp == 0 && failure([r_ptr] <- r_new_value));
885 // result = tmp != 0;
886
buzbee2700f7e2014-03-07 09:46:20 -0800887 RegStorage r_tmp = AllocTemp();
Jeff Hao2de2aa12013-09-12 17:20:31 -0700888 LIR* target = NewLIR0(kPseudoTargetLabel);
Jeff Hao2de2aa12013-09-12 17:20:31 -0700889
Dave Allison3da67a52014-04-02 17:03:45 -0700890 LIR* it = nullptr;
Vladimir Marko3e5af822013-11-21 15:01:20 +0000891 if (is_long) {
buzbee2700f7e2014-03-07 09:46:20 -0800892 RegStorage r_tmp_high = AllocTemp();
Vladimir Marko3e5af822013-11-21 15:01:20 +0000893 if (!load_early) {
buzbee2700f7e2014-03-07 09:46:20 -0800894 LoadValueDirectWide(rl_src_expected, rl_expected.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000895 }
buzbee2700f7e2014-03-07 09:46:20 -0800896 NewLIR3(kThumb2Ldrexd, r_tmp.GetReg(), r_tmp_high.GetReg(), r_ptr.GetReg());
897 OpRegReg(kOpSub, r_tmp, rl_expected.reg.GetLow());
898 OpRegReg(kOpSub, r_tmp_high, rl_expected.reg.GetHigh());
Vladimir Marko3e5af822013-11-21 15:01:20 +0000899 if (!load_early) {
buzbee2700f7e2014-03-07 09:46:20 -0800900 LoadValueDirectWide(rl_src_new_value, rl_new_value.reg);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000901 }
902 // Make sure we use ORR that sets the ccode
buzbee091cc402014-03-31 10:14:40 -0700903 if (r_tmp.Low8() && r_tmp_high.Low8()) {
buzbee2700f7e2014-03-07 09:46:20 -0800904 NewLIR2(kThumbOrr, r_tmp.GetReg(), r_tmp_high.GetReg());
Vladimir Marko3e5af822013-11-21 15:01:20 +0000905 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800906 NewLIR4(kThumb2OrrRRRs, r_tmp.GetReg(), r_tmp.GetReg(), r_tmp_high.GetReg(), 0);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000907 }
908 FreeTemp(r_tmp_high); // Now unneeded
909
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100910 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700911 it = OpIT(kCondEq, "T");
buzbee2700f7e2014-03-07 09:46:20 -0800912 NewLIR4(kThumb2Strexd /* eq */, r_tmp.GetReg(), rl_new_value.reg.GetLowReg(), rl_new_value.reg.GetHighReg(), r_ptr.GetReg());
Vladimir Marko3e5af822013-11-21 15:01:20 +0000913
914 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800915 NewLIR3(kThumb2Ldrex, r_tmp.GetReg(), r_ptr.GetReg(), 0);
916 OpRegReg(kOpSub, r_tmp, rl_expected.reg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100917 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700918 it = OpIT(kCondEq, "T");
buzbee2700f7e2014-03-07 09:46:20 -0800919 NewLIR4(kThumb2Strex /* eq */, r_tmp.GetReg(), rl_new_value.reg.GetReg(), r_ptr.GetReg(), 0);
Vladimir Marko3e5af822013-11-21 15:01:20 +0000920 }
921
922 // Still one conditional left from OpIT(kCondEq, "T") from either branch
923 OpRegImm(kOpCmp /* eq */, r_tmp, 1);
Dave Allison3da67a52014-04-02 17:03:45 -0700924 OpEndIT(it);
Dave Allison43a065c2014-04-01 15:14:46 -0700925
Jeff Hao2de2aa12013-09-12 17:20:31 -0700926 OpCondBranch(kCondEq, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927
Vladimir Marko3e5af822013-11-21 15:01:20 +0000928 if (!load_early) {
buzbee2700f7e2014-03-07 09:46:20 -0800929 FreeTemp(rl_expected.reg); // Now unneeded.
Vladimir Marko3e5af822013-11-21 15:01:20 +0000930 }
931
Hans Boehm48f5c472014-06-27 14:50:10 -0700932 // Prevent reordering with subsequent memory operations.
933 GenMemBarrier(kLoadAny);
934
Vladimir Marko3e5af822013-11-21 15:01:20 +0000935 // result := (tmp1 != 0) ? 0 : 1;
936 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800937 OpRegRegImm(kOpRsub, rl_result.reg, r_tmp, 1);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100938 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Dave Allison3da67a52014-04-02 17:03:45 -0700939 it = OpIT(kCondUlt, "");
buzbee2700f7e2014-03-07 09:46:20 -0800940 LoadConstant(rl_result.reg, 0); /* cc */
Vladimir Marko3e5af822013-11-21 15:01:20 +0000941 FreeTemp(r_tmp); // Now unneeded.
Dave Allison3da67a52014-04-02 17:03:45 -0700942 OpEndIT(it); // Barrier to terminate OpIT.
Vladimir Marko3e5af822013-11-21 15:01:20 +0000943
Brian Carlstrom7940e442013-07-12 13:46:57 -0700944 StoreValue(rl_dest, rl_result);
945
Vladimir Marko3e5af822013-11-21 15:01:20 +0000946 // Now, restore lr to its non-temp status.
buzbee091cc402014-03-31 10:14:40 -0700947 Clobber(rs_rARM_LR);
948 UnmarkTemp(rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700949 return true;
950}
951
buzbee2700f7e2014-03-07 09:46:20 -0800952LIR* ArmMir2Lir::OpPcRelLoad(RegStorage reg, LIR* target) {
953 return RawLIR(current_dalvik_offset_, kThumb2LdrPcRel12, reg.GetReg(), 0, 0, 0, 0, target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700954}
955
buzbee2700f7e2014-03-07 09:46:20 -0800956LIR* ArmMir2Lir::OpVldm(RegStorage r_base, int count) {
buzbee091cc402014-03-31 10:14:40 -0700957 return NewLIR3(kThumb2Vldms, r_base.GetReg(), rs_fr0.GetReg(), count);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700958}
959
buzbee2700f7e2014-03-07 09:46:20 -0800960LIR* ArmMir2Lir::OpVstm(RegStorage r_base, int count) {
buzbee091cc402014-03-31 10:14:40 -0700961 return NewLIR3(kThumb2Vstms, r_base.GetReg(), rs_fr0.GetReg(), count);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700962}
963
964void ArmMir2Lir::GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
965 RegLocation rl_result, int lit,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700966 int first_bit, int second_bit) {
Ian Rogerse2143c02014-03-28 08:47:16 -0700967 OpRegRegRegShift(kOpAdd, rl_result.reg, rl_src.reg, rl_src.reg,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700968 EncodeShift(kArmLsl, second_bit - first_bit));
969 if (first_bit != 0) {
buzbee2700f7e2014-03-07 09:46:20 -0800970 OpRegRegImm(kOpLsl, rl_result.reg, rl_result.reg, first_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700971 }
972}
973
Mingyao Yange643a172014-04-08 11:02:52 -0700974void ArmMir2Lir::GenDivZeroCheckWide(RegStorage reg) {
buzbee2700f7e2014-03-07 09:46:20 -0800975 DCHECK(reg.IsPair()); // TODO: support k64BitSolo.
976 RegStorage t_reg = AllocTemp();
977 NewLIR4(kThumb2OrrRRRs, t_reg.GetReg(), reg.GetLowReg(), reg.GetHighReg(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700978 FreeTemp(t_reg);
Mingyao Yange643a172014-04-08 11:02:52 -0700979 GenDivZeroCheck(kCondEq);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980}
981
982// Test suspend flag, return target of taken suspend branch
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700983LIR* ArmMir2Lir::OpTestSuspend(LIR* target) {
Wei Jin04f4d8a2014-05-29 18:04:29 -0700984#ifdef ARM_R4_SUSPEND_FLAG
buzbee091cc402014-03-31 10:14:40 -0700985 NewLIR2(kThumbSubRI8, rs_rARM_SUSPEND.GetReg(), 1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700986 return OpCondBranch((target == NULL) ? kCondEq : kCondNe, target);
Wei Jin04f4d8a2014-05-29 18:04:29 -0700987#else
988 RegStorage t_reg = AllocTemp();
989 LoadBaseDisp(rs_rARM_SELF, Thread::ThreadFlagsOffset<4>().Int32Value(),
990 t_reg, kUnsignedHalf);
991 LIR* cmp_branch = OpCmpImmBranch((target == NULL) ? kCondNe : kCondEq, t_reg,
992 0, target);
993 FreeTemp(t_reg);
994 return cmp_branch;
995#endif
Brian Carlstrom7940e442013-07-12 13:46:57 -0700996}
997
998// Decrement register and branch on condition
buzbee2700f7e2014-03-07 09:46:20 -0800999LIR* ArmMir2Lir::OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001000 // Combine sub & test using sub setflags encoding here
Vladimir Markodbb8c492014-02-28 17:36:39 +00001001 OpRegRegImm(kOpSub, reg, reg, 1); // For value == 1, this should set flags.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001002 DCHECK(last_lir_insn_->u.m.def_mask->HasBit(ResourceMask::kCCode));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001003 return OpCondBranch(c_code, target);
1004}
1005
Andreas Gampeb14329f2014-05-15 11:16:06 -07001006bool ArmMir2Lir::GenMemBarrier(MemBarrierKind barrier_kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001007#if ANDROID_SMP != 0
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001008 // Start off with using the last LIR as the barrier. If it is not enough, then we will generate one.
1009 LIR* barrier = last_lir_insn_;
1010
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 int dmb_flavor;
1012 // TODO: revisit Arm barrier kinds
1013 switch (barrier_kind) {
Hans Boehm48f5c472014-06-27 14:50:10 -07001014 case kAnyStore: dmb_flavor = kISH; break;
1015 case kLoadAny: dmb_flavor = kISH; break;
Ian Rogersb122a4b2013-11-19 18:00:50 -08001016 case kStoreStore: dmb_flavor = kISHST; break;
Hans Boehm48f5c472014-06-27 14:50:10 -07001017 case kAnyAny: dmb_flavor = kISH; break;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001018 default:
1019 LOG(FATAL) << "Unexpected MemBarrierKind: " << barrier_kind;
1020 dmb_flavor = kSY; // quiet gcc.
1021 break;
1022 }
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001023
Andreas Gampeb14329f2014-05-15 11:16:06 -07001024 bool ret = false;
1025
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001026 // If the same barrier already exists, don't generate another.
1027 if (barrier == nullptr
1028 || (barrier != nullptr && (barrier->opcode != kThumb2Dmb || barrier->operands[0] != dmb_flavor))) {
1029 barrier = NewLIR1(kThumb2Dmb, dmb_flavor);
Andreas Gampeb14329f2014-05-15 11:16:06 -07001030 ret = true;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001031 }
1032
1033 // At this point we must have a memory barrier. Mark it as a scheduling barrier as well.
1034 DCHECK(!barrier->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001035 barrier->u.m.def_mask = &kEncodeAll;
Andreas Gampeb14329f2014-05-15 11:16:06 -07001036 return ret;
1037#else
1038 return false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001039#endif
1040}
1041
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001042void ArmMir2Lir::GenNotLong(RegLocation rl_dest, RegLocation rl_src) {
1043 LOG(FATAL) << "Unexpected use GenNotLong()";
1044}
1045
1046void ArmMir2Lir::GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1047 RegLocation rl_src2, bool is_div) {
1048 LOG(FATAL) << "Unexpected use GenDivRemLong()";
1049}
1050
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001051void ArmMir2Lir::GenNegLong(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001052 rl_src = LoadValueWide(rl_src, kCoreReg);
1053 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001054 RegStorage z_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001055 LoadConstantNoClobber(z_reg, 0);
1056 // Check for destructive overlap
buzbee2700f7e2014-03-07 09:46:20 -08001057 if (rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
1058 RegStorage t_reg = AllocTemp();
1059 OpRegRegReg(kOpSub, rl_result.reg.GetLow(), z_reg, rl_src.reg.GetLow());
1060 OpRegRegReg(kOpSbc, rl_result.reg.GetHigh(), z_reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001061 FreeTemp(t_reg);
1062 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001063 OpRegRegReg(kOpSub, rl_result.reg.GetLow(), z_reg, rl_src.reg.GetLow());
1064 OpRegRegReg(kOpSbc, rl_result.reg.GetHigh(), z_reg, rl_src.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001065 }
1066 FreeTemp(z_reg);
1067 StoreValueWide(rl_dest, rl_result);
1068}
1069
Mark Mendelle02d48f2014-01-15 11:19:23 -08001070void ArmMir2Lir::GenMulLong(Instruction::Code opcode, RegLocation rl_dest,
1071 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001072 /*
Zheng Xud7f8e022014-03-13 13:40:30 +00001073 * tmp1 = src1.hi * src2.lo; // src1.hi is no longer needed
1074 * dest = src1.lo * src2.lo;
1075 * tmp1 += src1.lo * src2.hi;
1076 * dest.hi += tmp1;
1077 *
1078 * To pull off inline multiply, we have a worst-case requirement of 7 temporary
Brian Carlstrom7940e442013-07-12 13:46:57 -07001079 * registers. Normally for Arm, we get 5. We can get to 6 by including
1080 * lr in the temp set. The only problematic case is all operands and result are
1081 * distinct, and none have been promoted. In that case, we can succeed by aggressively
1082 * freeing operand temp registers after they are no longer needed. All other cases
1083 * can proceed normally. We'll just punt on the case of the result having a misaligned
1084 * overlap with either operand and send that case to a runtime handler.
1085 */
1086 RegLocation rl_result;
1087 if (BadOverlap(rl_src1, rl_dest) || (BadOverlap(rl_src2, rl_dest))) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001088 FlushAllRegs();
Andreas Gampe98430592014-07-27 19:44:50 -07001089 CallRuntimeHelperRegLocationRegLocation(kQuickLmul, rl_src1, rl_src2, false);
buzbeea0cd2d72014-06-01 09:33:49 -07001090 rl_result = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001091 StoreValueWide(rl_dest, rl_result);
1092 return;
1093 }
Zheng Xud7f8e022014-03-13 13:40:30 +00001094
1095 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1096 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1097
1098 int reg_status = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001099 RegStorage res_lo;
1100 RegStorage res_hi;
1101 bool dest_promoted = rl_dest.location == kLocPhysReg && rl_dest.reg.Valid() &&
buzbee091cc402014-03-31 10:14:40 -07001102 !IsTemp(rl_dest.reg.GetLow()) && !IsTemp(rl_dest.reg.GetHigh());
1103 bool src1_promoted = !IsTemp(rl_src1.reg.GetLow()) && !IsTemp(rl_src1.reg.GetHigh());
1104 bool src2_promoted = !IsTemp(rl_src2.reg.GetLow()) && !IsTemp(rl_src2.reg.GetHigh());
Zheng Xud7f8e022014-03-13 13:40:30 +00001105 // Check if rl_dest is *not* either operand and we have enough temp registers.
1106 if ((rl_dest.s_reg_low != rl_src1.s_reg_low && rl_dest.s_reg_low != rl_src2.s_reg_low) &&
1107 (dest_promoted || src1_promoted || src2_promoted)) {
1108 // In this case, we do not need to manually allocate temp registers for result.
1109 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001110 res_lo = rl_result.reg.GetLow();
1111 res_hi = rl_result.reg.GetHigh();
Zheng Xud7f8e022014-03-13 13:40:30 +00001112 } else {
1113 res_lo = AllocTemp();
1114 if ((rl_src1.s_reg_low == rl_src2.s_reg_low) || src1_promoted || src2_promoted) {
1115 // In this case, we have enough temp registers to be allocated for result.
1116 res_hi = AllocTemp();
1117 reg_status = 1;
1118 } else {
1119 // In this case, all temps are now allocated.
1120 // res_hi will be allocated after we can free src1_hi.
1121 reg_status = 2;
1122 }
1123 }
1124
Brian Carlstrom7940e442013-07-12 13:46:57 -07001125 // Temporarily add LR to the temp pool, and assign it to tmp1
buzbee091cc402014-03-31 10:14:40 -07001126 MarkTemp(rs_rARM_LR);
1127 FreeTemp(rs_rARM_LR);
buzbee2700f7e2014-03-07 09:46:20 -08001128 RegStorage tmp1 = rs_rARM_LR;
buzbee091cc402014-03-31 10:14:40 -07001129 LockTemp(rs_rARM_LR);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001130
buzbee2700f7e2014-03-07 09:46:20 -08001131 if (rl_src1.reg == rl_src2.reg) {
1132 DCHECK(res_hi.Valid());
1133 DCHECK(res_lo.Valid());
1134 NewLIR3(kThumb2MulRRR, tmp1.GetReg(), rl_src1.reg.GetLowReg(), rl_src1.reg.GetHighReg());
1135 NewLIR4(kThumb2Umull, res_lo.GetReg(), res_hi.GetReg(), rl_src1.reg.GetLowReg(),
1136 rl_src1.reg.GetLowReg());
Ian Rogerse2143c02014-03-28 08:47:16 -07001137 OpRegRegRegShift(kOpAdd, res_hi, res_hi, tmp1, EncodeShift(kArmLsl, 1));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001138 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001139 NewLIR3(kThumb2MulRRR, tmp1.GetReg(), rl_src2.reg.GetLowReg(), rl_src1.reg.GetHighReg());
Zheng Xud7f8e022014-03-13 13:40:30 +00001140 if (reg_status == 2) {
buzbee2700f7e2014-03-07 09:46:20 -08001141 DCHECK(!res_hi.Valid());
1142 DCHECK_NE(rl_src1.reg.GetLowReg(), rl_src2.reg.GetLowReg());
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001143 DCHECK_NE(rl_src1.reg.GetHighReg(), rl_src2.reg.GetHighReg());
buzbee082833c2014-05-17 23:16:26 -07001144 // Will force free src1_hi, so must clobber.
1145 Clobber(rl_src1.reg);
buzbee091cc402014-03-31 10:14:40 -07001146 FreeTemp(rl_src1.reg.GetHigh());
Zheng Xud7f8e022014-03-13 13:40:30 +00001147 res_hi = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001148 }
buzbee2700f7e2014-03-07 09:46:20 -08001149 DCHECK(res_hi.Valid());
1150 DCHECK(res_lo.Valid());
1151 NewLIR4(kThumb2Umull, res_lo.GetReg(), res_hi.GetReg(), rl_src2.reg.GetLowReg(),
1152 rl_src1.reg.GetLowReg());
1153 NewLIR4(kThumb2Mla, tmp1.GetReg(), rl_src1.reg.GetLowReg(), rl_src2.reg.GetHighReg(),
1154 tmp1.GetReg());
1155 NewLIR4(kThumb2AddRRR, res_hi.GetReg(), tmp1.GetReg(), res_hi.GetReg(), 0);
Zheng Xud7f8e022014-03-13 13:40:30 +00001156 if (reg_status == 2) {
buzbee082833c2014-05-17 23:16:26 -07001157 FreeTemp(rl_src1.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001158 }
1159 }
Zheng Xud7f8e022014-03-13 13:40:30 +00001160
Brian Carlstrom7940e442013-07-12 13:46:57 -07001161 // Now, restore lr to its non-temp status.
Zheng Xud7f8e022014-03-13 13:40:30 +00001162 FreeTemp(tmp1);
buzbee091cc402014-03-31 10:14:40 -07001163 Clobber(rs_rARM_LR);
1164 UnmarkTemp(rs_rARM_LR);
Zheng Xud7f8e022014-03-13 13:40:30 +00001165
1166 if (reg_status != 0) {
1167 // We had manually allocated registers for rl_result.
1168 // Now construct a RegLocation.
buzbeea0cd2d72014-06-01 09:33:49 -07001169 rl_result = GetReturnWide(kCoreReg); // Just using as a template.
buzbee2700f7e2014-03-07 09:46:20 -08001170 rl_result.reg = RegStorage::MakeRegPair(res_lo, res_hi);
Zheng Xud7f8e022014-03-13 13:40:30 +00001171 }
1172
1173 StoreValueWide(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001174}
1175
Mark Mendelle02d48f2014-01-15 11:19:23 -08001176void ArmMir2Lir::GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001177 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001178 LOG(FATAL) << "Unexpected use of GenAddLong for Arm";
1179}
1180
Mark Mendelle02d48f2014-01-15 11:19:23 -08001181void ArmMir2Lir::GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001182 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001183 LOG(FATAL) << "Unexpected use of GenSubLong for Arm";
1184}
1185
Mark Mendelle02d48f2014-01-15 11:19:23 -08001186void ArmMir2Lir::GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001187 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001188 LOG(FATAL) << "Unexpected use of GenAndLong for Arm";
1189}
1190
Mark Mendelle02d48f2014-01-15 11:19:23 -08001191void ArmMir2Lir::GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001192 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001193 LOG(FATAL) << "Unexpected use of GenOrLong for Arm";
1194}
1195
Mark Mendelle02d48f2014-01-15 11:19:23 -08001196void ArmMir2Lir::GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001197 RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001198 LOG(FATAL) << "Unexpected use of genXoLong for Arm";
1199}
1200
1201/*
1202 * Generate array load
1203 */
1204void ArmMir2Lir::GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001205 RegLocation rl_index, RegLocation rl_dest, int scale) {
buzbee091cc402014-03-31 10:14:40 -07001206 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001207 int len_offset = mirror::Array::LengthOffset().Int32Value();
1208 int data_offset;
1209 RegLocation rl_result;
1210 bool constant_index = rl_index.is_const;
buzbeea0cd2d72014-06-01 09:33:49 -07001211 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001212 if (!constant_index) {
1213 rl_index = LoadValue(rl_index, kCoreReg);
1214 }
1215
1216 if (rl_dest.wide) {
1217 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1218 } else {
1219 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1220 }
1221
1222 // If index is constant, just fold it into the data offset
1223 if (constant_index) {
1224 data_offset += mir_graph_->ConstantValue(rl_index) << scale;
1225 }
1226
1227 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001228 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229
1230 bool needs_range_check = (!(opt_flags & MIR_IGNORE_RANGE_CHECK));
buzbee2700f7e2014-03-07 09:46:20 -08001231 RegStorage reg_len;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001232 if (needs_range_check) {
1233 reg_len = AllocTemp();
1234 /* Get len */
buzbee695d13a2014-04-19 13:32:20 -07001235 Load32Disp(rl_array.reg, len_offset, reg_len);
Dave Allisonb373e092014-02-20 16:06:36 -08001236 MarkPossibleNullPointerException(opt_flags);
1237 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001238 ForceImplicitNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001239 }
1240 if (rl_dest.wide || rl_dest.fp || constant_index) {
buzbee2700f7e2014-03-07 09:46:20 -08001241 RegStorage reg_ptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001242 if (constant_index) {
buzbee2700f7e2014-03-07 09:46:20 -08001243 reg_ptr = rl_array.reg; // NOTE: must not alter reg_ptr in constant case.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 } else {
1245 // No special indexed operation, lea + load w/ displacement
buzbeea0cd2d72014-06-01 09:33:49 -07001246 reg_ptr = AllocTempRef();
Ian Rogerse2143c02014-03-28 08:47:16 -07001247 OpRegRegRegShift(kOpAdd, reg_ptr, rl_array.reg, rl_index.reg, EncodeShift(kArmLsl, scale));
buzbee091cc402014-03-31 10:14:40 -07001248 FreeTemp(rl_index.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001249 }
1250 rl_result = EvalLoc(rl_dest, reg_class, true);
1251
1252 if (needs_range_check) {
1253 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001254 GenArrayBoundsCheck(mir_graph_->ConstantValue(rl_index), reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001255 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001256 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001257 }
1258 FreeTemp(reg_len);
1259 }
Andreas Gampe3c12c512014-06-24 18:46:29 +00001260 LoadBaseDisp(reg_ptr, data_offset, rl_result.reg, size, kNotVolatile);
Vladimir Marko455759b2014-05-06 20:49:36 +01001261 MarkPossibleNullPointerException(opt_flags);
1262 if (!constant_index) {
1263 FreeTemp(reg_ptr);
1264 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001265 if (rl_dest.wide) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001266 StoreValueWide(rl_dest, rl_result);
1267 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001268 StoreValue(rl_dest, rl_result);
1269 }
1270 } else {
1271 // Offset base, then use indexed load
buzbeea0cd2d72014-06-01 09:33:49 -07001272 RegStorage reg_ptr = AllocTempRef();
buzbee2700f7e2014-03-07 09:46:20 -08001273 OpRegRegImm(kOpAdd, reg_ptr, rl_array.reg, data_offset);
buzbee091cc402014-03-31 10:14:40 -07001274 FreeTemp(rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001275 rl_result = EvalLoc(rl_dest, reg_class, true);
1276
1277 if (needs_range_check) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001278 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001279 FreeTemp(reg_len);
1280 }
buzbee2700f7e2014-03-07 09:46:20 -08001281 LoadBaseIndexed(reg_ptr, rl_index.reg, rl_result.reg, scale, size);
Dave Allisonb373e092014-02-20 16:06:36 -08001282 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001283 FreeTemp(reg_ptr);
1284 StoreValue(rl_dest, rl_result);
1285 }
1286}
1287
1288/*
1289 * Generate array store
1290 *
1291 */
1292void ArmMir2Lir::GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001293 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark) {
buzbee091cc402014-03-31 10:14:40 -07001294 RegisterClass reg_class = RegClassBySize(size);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001295 int len_offset = mirror::Array::LengthOffset().Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001296 bool constant_index = rl_index.is_const;
1297
Ian Rogersa9a82542013-10-04 11:17:26 -07001298 int data_offset;
buzbee695d13a2014-04-19 13:32:20 -07001299 if (size == k64 || size == kDouble) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001300 data_offset = mirror::Array::DataOffset(sizeof(int64_t)).Int32Value();
1301 } else {
1302 data_offset = mirror::Array::DataOffset(sizeof(int32_t)).Int32Value();
1303 }
1304
1305 // If index is constant, just fold it into the data offset.
1306 if (constant_index) {
1307 data_offset += mir_graph_->ConstantValue(rl_index) << scale;
1308 }
1309
buzbeea0cd2d72014-06-01 09:33:49 -07001310 rl_array = LoadValue(rl_array, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001311 if (!constant_index) {
1312 rl_index = LoadValue(rl_index, kCoreReg);
1313 }
1314
buzbee2700f7e2014-03-07 09:46:20 -08001315 RegStorage reg_ptr;
Ian Rogers773aab12013-10-14 13:50:10 -07001316 bool allocated_reg_ptr_temp = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001317 if (constant_index) {
buzbee2700f7e2014-03-07 09:46:20 -08001318 reg_ptr = rl_array.reg;
buzbee091cc402014-03-31 10:14:40 -07001319 } else if (IsTemp(rl_array.reg) && !card_mark) {
1320 Clobber(rl_array.reg);
buzbee2700f7e2014-03-07 09:46:20 -08001321 reg_ptr = rl_array.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001322 } else {
Ian Rogers773aab12013-10-14 13:50:10 -07001323 allocated_reg_ptr_temp = true;
buzbeea0cd2d72014-06-01 09:33:49 -07001324 reg_ptr = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001325 }
1326
1327 /* null object? */
buzbee2700f7e2014-03-07 09:46:20 -08001328 GenNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001329
1330 bool needs_range_check = (!(opt_flags & MIR_IGNORE_RANGE_CHECK));
buzbee2700f7e2014-03-07 09:46:20 -08001331 RegStorage reg_len;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001332 if (needs_range_check) {
1333 reg_len = AllocTemp();
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001334 // NOTE: max live temps(4) here.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001335 /* Get len */
buzbee695d13a2014-04-19 13:32:20 -07001336 Load32Disp(rl_array.reg, len_offset, reg_len);
Dave Allisonb373e092014-02-20 16:06:36 -08001337 MarkPossibleNullPointerException(opt_flags);
1338 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001339 ForceImplicitNullCheck(rl_array.reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001340 }
1341 /* at this point, reg_ptr points to array, 2 live temps */
1342 if (rl_src.wide || rl_src.fp || constant_index) {
1343 if (rl_src.wide) {
1344 rl_src = LoadValueWide(rl_src, reg_class);
1345 } else {
1346 rl_src = LoadValue(rl_src, reg_class);
1347 }
1348 if (!constant_index) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001349 OpRegRegRegShift(kOpAdd, reg_ptr, rl_array.reg, rl_index.reg, EncodeShift(kArmLsl, scale));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001350 }
1351 if (needs_range_check) {
1352 if (constant_index) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001353 GenArrayBoundsCheck(mir_graph_->ConstantValue(rl_index), reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001354 } else {
Mingyao Yang80365d92014-04-18 12:10:58 -07001355 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001356 }
1357 FreeTemp(reg_len);
1358 }
1359
Andreas Gampe3c12c512014-06-24 18:46:29 +00001360 StoreBaseDisp(reg_ptr, data_offset, rl_src.reg, size, kNotVolatile);
Dave Allisonb373e092014-02-20 16:06:36 -08001361 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001362 } else {
1363 /* reg_ptr -> array data */
buzbee2700f7e2014-03-07 09:46:20 -08001364 OpRegRegImm(kOpAdd, reg_ptr, rl_array.reg, data_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001365 rl_src = LoadValue(rl_src, reg_class);
1366 if (needs_range_check) {
Mingyao Yang80365d92014-04-18 12:10:58 -07001367 GenArrayBoundsCheck(rl_index.reg, reg_len);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001368 FreeTemp(reg_len);
1369 }
buzbee2700f7e2014-03-07 09:46:20 -08001370 StoreBaseIndexed(reg_ptr, rl_index.reg, rl_src.reg, scale, size);
Dave Allisonb373e092014-02-20 16:06:36 -08001371 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001372 }
Ian Rogers773aab12013-10-14 13:50:10 -07001373 if (allocated_reg_ptr_temp) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001374 FreeTemp(reg_ptr);
1375 }
Ian Rogersa9a82542013-10-04 11:17:26 -07001376 if (card_mark) {
buzbee2700f7e2014-03-07 09:46:20 -08001377 MarkGCCard(rl_src.reg, rl_array.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001378 }
1379}
1380
Ian Rogersa9a82542013-10-04 11:17:26 -07001381
Brian Carlstrom7940e442013-07-12 13:46:57 -07001382void ArmMir2Lir::GenShiftImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001383 RegLocation rl_dest, RegLocation rl_src, RegLocation rl_shift) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001384 rl_src = LoadValueWide(rl_src, kCoreReg);
1385 // Per spec, we only care about low 6 bits of shift amount.
1386 int shift_amount = mir_graph_->ConstantValue(rl_shift) & 0x3f;
1387 if (shift_amount == 0) {
1388 StoreValueWide(rl_dest, rl_src);
1389 return;
1390 }
1391 if (BadOverlap(rl_src, rl_dest)) {
1392 GenShiftOpLong(opcode, rl_dest, rl_src, rl_shift);
1393 return;
1394 }
1395 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Brian Carlstromdf629502013-07-17 22:39:56 -07001396 switch (opcode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001397 case Instruction::SHL_LONG:
1398 case Instruction::SHL_LONG_2ADDR:
1399 if (shift_amount == 1) {
buzbee2700f7e2014-03-07 09:46:20 -08001400 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), rl_src.reg.GetLow());
1401 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), rl_src.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001402 } else if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001403 OpRegCopy(rl_result.reg.GetHigh(), rl_src.reg);
1404 LoadConstant(rl_result.reg.GetLow(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001405 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001406 OpRegRegImm(kOpLsl, rl_result.reg.GetHigh(), rl_src.reg.GetLow(), shift_amount - 32);
1407 LoadConstant(rl_result.reg.GetLow(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001408 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001409 OpRegRegImm(kOpLsl, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), shift_amount);
Ian Rogerse2143c02014-03-28 08:47:16 -07001410 OpRegRegRegShift(kOpOr, rl_result.reg.GetHigh(), rl_result.reg.GetHigh(), rl_src.reg.GetLow(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001411 EncodeShift(kArmLsr, 32 - shift_amount));
buzbee2700f7e2014-03-07 09:46:20 -08001412 OpRegRegImm(kOpLsl, rl_result.reg.GetLow(), rl_src.reg.GetLow(), shift_amount);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001413 }
1414 break;
1415 case Instruction::SHR_LONG:
1416 case Instruction::SHR_LONG_2ADDR:
1417 if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001418 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1419 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001420 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001421 OpRegRegImm(kOpAsr, rl_result.reg.GetLow(), rl_src.reg.GetHigh(), shift_amount - 32);
1422 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001423 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001424 RegStorage t_reg = AllocTemp();
1425 OpRegRegImm(kOpLsr, t_reg, rl_src.reg.GetLow(), shift_amount);
Ian Rogerse2143c02014-03-28 08:47:16 -07001426 OpRegRegRegShift(kOpOr, rl_result.reg.GetLow(), t_reg, rl_src.reg.GetHigh(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001427 EncodeShift(kArmLsl, 32 - shift_amount));
1428 FreeTemp(t_reg);
buzbee2700f7e2014-03-07 09:46:20 -08001429 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), shift_amount);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001430 }
1431 break;
1432 case Instruction::USHR_LONG:
1433 case Instruction::USHR_LONG_2ADDR:
1434 if (shift_amount == 32) {
buzbee2700f7e2014-03-07 09:46:20 -08001435 OpRegCopy(rl_result.reg.GetLow(), rl_src.reg.GetHigh());
1436 LoadConstant(rl_result.reg.GetHigh(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001437 } else if (shift_amount > 31) {
buzbee2700f7e2014-03-07 09:46:20 -08001438 OpRegRegImm(kOpLsr, rl_result.reg.GetLow(), rl_src.reg.GetHigh(), shift_amount - 32);
1439 LoadConstant(rl_result.reg.GetHigh(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001440 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001441 RegStorage t_reg = AllocTemp();
1442 OpRegRegImm(kOpLsr, t_reg, rl_src.reg.GetLow(), shift_amount);
Ian Rogerse2143c02014-03-28 08:47:16 -07001443 OpRegRegRegShift(kOpOr, rl_result.reg.GetLow(), t_reg, rl_src.reg.GetHigh(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001444 EncodeShift(kArmLsl, 32 - shift_amount));
1445 FreeTemp(t_reg);
buzbee2700f7e2014-03-07 09:46:20 -08001446 OpRegRegImm(kOpLsr, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), shift_amount);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001447 }
1448 break;
1449 default:
1450 LOG(FATAL) << "Unexpected case";
1451 }
1452 StoreValueWide(rl_dest, rl_result);
1453}
1454
1455void ArmMir2Lir::GenArithImmOpLong(Instruction::Code opcode,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001456 RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001457 if ((opcode == Instruction::SUB_LONG_2ADDR) || (opcode == Instruction::SUB_LONG)) {
1458 if (!rl_src2.is_const) {
1459 // Don't bother with special handling for subtract from immediate.
1460 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1461 return;
1462 }
1463 } else {
1464 // Normalize
1465 if (!rl_src2.is_const) {
1466 DCHECK(rl_src1.is_const);
Vladimir Marko58af1f92013-12-19 13:31:15 +00001467 std::swap(rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001468 }
1469 }
1470 if (BadOverlap(rl_src1, rl_dest)) {
1471 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1472 return;
1473 }
1474 DCHECK(rl_src2.is_const);
1475 int64_t val = mir_graph_->ConstantValueWide(rl_src2);
1476 uint32_t val_lo = Low32Bits(val);
1477 uint32_t val_hi = High32Bits(val);
1478 int32_t mod_imm_lo = ModifiedImmediate(val_lo);
1479 int32_t mod_imm_hi = ModifiedImmediate(val_hi);
1480
1481 // Only a subset of add/sub immediate instructions set carry - so bail if we don't fit
Brian Carlstromdf629502013-07-17 22:39:56 -07001482 switch (opcode) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001483 case Instruction::ADD_LONG:
1484 case Instruction::ADD_LONG_2ADDR:
1485 case Instruction::SUB_LONG:
1486 case Instruction::SUB_LONG_2ADDR:
1487 if ((mod_imm_lo < 0) || (mod_imm_hi < 0)) {
1488 GenArithOpLong(opcode, rl_dest, rl_src1, rl_src2);
1489 return;
1490 }
1491 break;
1492 default:
1493 break;
1494 }
1495 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1496 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1497 // NOTE: once we've done the EvalLoc on dest, we can no longer bail.
1498 switch (opcode) {
1499 case Instruction::ADD_LONG:
1500 case Instruction::ADD_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001501 NewLIR3(kThumb2AddRRI8M, rl_result.reg.GetLowReg(), rl_src1.reg.GetLowReg(), mod_imm_lo);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001502 NewLIR3(kThumb2AdcRRI8M, rl_result.reg.GetHighReg(), rl_src1.reg.GetHighReg(), mod_imm_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001503 break;
1504 case Instruction::OR_LONG:
1505 case Instruction::OR_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001506 if ((val_lo != 0) || (rl_result.reg.GetLowReg() != rl_src1.reg.GetLowReg())) {
1507 OpRegRegImm(kOpOr, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001508 }
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001509 if ((val_hi != 0) || (rl_result.reg.GetHighReg() != rl_src1.reg.GetHighReg())) {
buzbee2700f7e2014-03-07 09:46:20 -08001510 OpRegRegImm(kOpOr, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001511 }
1512 break;
1513 case Instruction::XOR_LONG:
1514 case Instruction::XOR_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001515 OpRegRegImm(kOpXor, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), val_lo);
1516 OpRegRegImm(kOpXor, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001517 break;
1518 case Instruction::AND_LONG:
1519 case Instruction::AND_LONG_2ADDR:
buzbee2700f7e2014-03-07 09:46:20 -08001520 if ((val_lo != 0xffffffff) || (rl_result.reg.GetLowReg() != rl_src1.reg.GetLowReg())) {
1521 OpRegRegImm(kOpAnd, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), val_lo);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001522 }
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001523 if ((val_hi != 0xffffffff) || (rl_result.reg.GetHighReg() != rl_src1.reg.GetHighReg())) {
buzbee2700f7e2014-03-07 09:46:20 -08001524 OpRegRegImm(kOpAnd, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001525 }
1526 break;
1527 case Instruction::SUB_LONG_2ADDR:
1528 case Instruction::SUB_LONG:
buzbee2700f7e2014-03-07 09:46:20 -08001529 NewLIR3(kThumb2SubRRI8M, rl_result.reg.GetLowReg(), rl_src1.reg.GetLowReg(), mod_imm_lo);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001530 NewLIR3(kThumb2SbcRRI8M, rl_result.reg.GetHighReg(), rl_src1.reg.GetHighReg(), mod_imm_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001531 break;
1532 default:
1533 LOG(FATAL) << "Unexpected opcode " << opcode;
1534 }
1535 StoreValueWide(rl_dest, rl_result);
1536}
1537
1538} // namespace art