Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 17 | #ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
| 18 | #define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 19 | |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 20 | #include <vector> |
Vladimir Marko | 80afd02 | 2015-05-19 18:08:00 +0100 | [diff] [blame] | 21 | #include "base/bit_utils.h" |
Elliott Hughes | 7616005 | 2012-12-12 16:31:20 -0800 | [diff] [blame] | 22 | #include "base/macros.h" |
Elliott Hughes | 0f3c553 | 2012-03-30 14:51:51 -0700 | [diff] [blame] | 23 | #include "constants_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 24 | #include "globals.h" |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 25 | #include "managed_register_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 26 | #include "offsets.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 27 | #include "utils/assembler.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 28 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 29 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 30 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 31 | |
Ian Rogers | cf7f191 | 2014-10-22 22:06:39 -0700 | [diff] [blame] | 32 | class Immediate : public ValueObject { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 33 | public: |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 34 | explicit Immediate(int32_t value_in) : value_(value_in) {} |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 35 | |
| 36 | int32_t value() const { return value_; } |
| 37 | |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 38 | bool is_int8() const { return IsInt<8>(value_); } |
| 39 | bool is_uint8() const { return IsUint<8>(value_); } |
| 40 | bool is_int16() const { return IsInt<16>(value_); } |
| 41 | bool is_uint16() const { return IsUint<16>(value_); } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 42 | |
| 43 | private: |
| 44 | const int32_t value_; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 45 | }; |
| 46 | |
| 47 | |
Ian Rogers | cf7f191 | 2014-10-22 22:06:39 -0700 | [diff] [blame] | 48 | class Operand : public ValueObject { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 49 | public: |
| 50 | uint8_t mod() const { |
| 51 | return (encoding_at(0) >> 6) & 3; |
| 52 | } |
| 53 | |
| 54 | Register rm() const { |
| 55 | return static_cast<Register>(encoding_at(0) & 7); |
| 56 | } |
| 57 | |
| 58 | ScaleFactor scale() const { |
| 59 | return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3); |
| 60 | } |
| 61 | |
| 62 | Register index() const { |
| 63 | return static_cast<Register>((encoding_at(1) >> 3) & 7); |
| 64 | } |
| 65 | |
| 66 | Register base() const { |
| 67 | return static_cast<Register>(encoding_at(1) & 7); |
| 68 | } |
| 69 | |
| 70 | int8_t disp8() const { |
| 71 | CHECK_GE(length_, 2); |
| 72 | return static_cast<int8_t>(encoding_[length_ - 1]); |
| 73 | } |
| 74 | |
| 75 | int32_t disp32() const { |
| 76 | CHECK_GE(length_, 5); |
| 77 | int32_t value; |
| 78 | memcpy(&value, &encoding_[length_ - 4], sizeof(value)); |
| 79 | return value; |
| 80 | } |
| 81 | |
| 82 | bool IsRegister(Register reg) const { |
| 83 | return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only. |
| 84 | && ((encoding_[0] & 0x07) == reg); // Register codes match. |
| 85 | } |
| 86 | |
| 87 | protected: |
| 88 | // Operand can be sub classed (e.g: Address). |
| 89 | Operand() : length_(0) { } |
| 90 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 91 | void SetModRM(int mod_in, Register rm_in) { |
| 92 | CHECK_EQ(mod_in & ~3, 0); |
| 93 | encoding_[0] = (mod_in << 6) | rm_in; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 94 | length_ = 1; |
| 95 | } |
| 96 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 97 | void SetSIB(ScaleFactor scale_in, Register index_in, Register base_in) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 98 | CHECK_EQ(length_, 1); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 99 | CHECK_EQ(scale_in & ~3, 0); |
| 100 | encoding_[1] = (scale_in << 6) | (index_in << 3) | base_in; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 101 | length_ = 2; |
| 102 | } |
| 103 | |
| 104 | void SetDisp8(int8_t disp) { |
| 105 | CHECK(length_ == 1 || length_ == 2); |
| 106 | encoding_[length_++] = static_cast<uint8_t>(disp); |
| 107 | } |
| 108 | |
| 109 | void SetDisp32(int32_t disp) { |
| 110 | CHECK(length_ == 1 || length_ == 2); |
| 111 | int disp_size = sizeof(disp); |
| 112 | memmove(&encoding_[length_], &disp, disp_size); |
| 113 | length_ += disp_size; |
| 114 | } |
| 115 | |
| 116 | private: |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 117 | uint8_t length_; |
| 118 | uint8_t encoding_[6]; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 119 | |
| 120 | explicit Operand(Register reg) { SetModRM(3, reg); } |
| 121 | |
| 122 | // Get the operand encoding byte at the given index. |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 123 | uint8_t encoding_at(int index_in) const { |
| 124 | CHECK_GE(index_in, 0); |
| 125 | CHECK_LT(index_in, length_); |
| 126 | return encoding_[index_in]; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 127 | } |
| 128 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 129 | friend class X86Assembler; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 130 | }; |
| 131 | |
| 132 | |
| 133 | class Address : public Operand { |
| 134 | public: |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 135 | Address(Register base_in, int32_t disp) { |
| 136 | Init(base_in, disp); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 137 | } |
| 138 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 139 | Address(Register base_in, Offset disp) { |
| 140 | Init(base_in, disp.Int32Value()); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 141 | } |
| 142 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 143 | Address(Register base_in, FrameOffset disp) { |
| 144 | CHECK_EQ(base_in, ESP); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 145 | Init(ESP, disp.Int32Value()); |
| 146 | } |
| 147 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 148 | Address(Register base_in, MemberOffset disp) { |
| 149 | Init(base_in, disp.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 150 | } |
| 151 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 152 | void Init(Register base_in, int32_t disp) { |
| 153 | if (disp == 0 && base_in != EBP) { |
| 154 | SetModRM(0, base_in); |
| 155 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 156 | } else if (disp >= -128 && disp <= 127) { |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 157 | SetModRM(1, base_in); |
| 158 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 159 | SetDisp8(disp); |
| 160 | } else { |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 161 | SetModRM(2, base_in); |
| 162 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 163 | SetDisp32(disp); |
| 164 | } |
| 165 | } |
| 166 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 167 | Address(Register index_in, ScaleFactor scale_in, int32_t disp) { |
| 168 | CHECK_NE(index_in, ESP); // Illegal addressing mode. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 169 | SetModRM(0, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 170 | SetSIB(scale_in, index_in, EBP); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 171 | SetDisp32(disp); |
| 172 | } |
| 173 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 174 | Address(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) { |
| 175 | CHECK_NE(index_in, ESP); // Illegal addressing mode. |
| 176 | if (disp == 0 && base_in != EBP) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 177 | SetModRM(0, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 178 | SetSIB(scale_in, index_in, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 179 | } else if (disp >= -128 && disp <= 127) { |
| 180 | SetModRM(1, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 181 | SetSIB(scale_in, index_in, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 182 | SetDisp8(disp); |
| 183 | } else { |
| 184 | SetModRM(2, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 185 | SetSIB(scale_in, index_in, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 186 | SetDisp32(disp); |
| 187 | } |
| 188 | } |
| 189 | |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 190 | static Address Absolute(uintptr_t addr) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 191 | Address result; |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 192 | result.SetModRM(0, EBP); |
| 193 | result.SetDisp32(addr); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 194 | return result; |
| 195 | } |
| 196 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 197 | static Address Absolute(ThreadOffset<4> addr) { |
| 198 | return Absolute(addr.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 199 | } |
| 200 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 201 | private: |
| 202 | Address() {} |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 203 | }; |
| 204 | |
| 205 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 206 | class X86Assembler FINAL : public Assembler { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 207 | public: |
Roland Levillain | 3887c46 | 2015-08-12 18:15:42 +0100 | [diff] [blame] | 208 | X86Assembler() {} |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 209 | virtual ~X86Assembler() {} |
buzbee | c143c55 | 2011-08-20 17:38:58 -0700 | [diff] [blame] | 210 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 211 | /* |
| 212 | * Emit Machine Instructions. |
| 213 | */ |
| 214 | void call(Register reg); |
| 215 | void call(const Address& address); |
| 216 | void call(Label* label); |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 217 | void call(const ExternalLabel& label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 218 | |
| 219 | void pushl(Register reg); |
| 220 | void pushl(const Address& address); |
| 221 | void pushl(const Immediate& imm); |
| 222 | |
| 223 | void popl(Register reg); |
| 224 | void popl(const Address& address); |
| 225 | |
| 226 | void movl(Register dst, const Immediate& src); |
| 227 | void movl(Register dst, Register src); |
| 228 | |
| 229 | void movl(Register dst, const Address& src); |
| 230 | void movl(const Address& dst, Register src); |
| 231 | void movl(const Address& dst, const Immediate& imm); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 232 | void movl(const Address& dst, Label* lbl); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 233 | |
Mark Mendell | 7a08fb5 | 2015-07-15 14:09:35 -0400 | [diff] [blame] | 234 | void movntl(const Address& dst, Register src); |
| 235 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 236 | void bswapl(Register dst); |
Mark Mendell | 8ae3ffb | 2015-08-12 21:16:41 -0400 | [diff] [blame] | 237 | void bsrl(Register dst, Register src); |
| 238 | void bsrl(Register dst, const Address& src); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 239 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 240 | void movzxb(Register dst, ByteRegister src); |
| 241 | void movzxb(Register dst, const Address& src); |
| 242 | void movsxb(Register dst, ByteRegister src); |
| 243 | void movsxb(Register dst, const Address& src); |
| 244 | void movb(Register dst, const Address& src); |
| 245 | void movb(const Address& dst, ByteRegister src); |
| 246 | void movb(const Address& dst, const Immediate& imm); |
| 247 | |
| 248 | void movzxw(Register dst, Register src); |
| 249 | void movzxw(Register dst, const Address& src); |
| 250 | void movsxw(Register dst, Register src); |
| 251 | void movsxw(Register dst, const Address& src); |
| 252 | void movw(Register dst, const Address& src); |
| 253 | void movw(const Address& dst, Register src); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 254 | void movw(const Address& dst, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 255 | |
| 256 | void leal(Register dst, const Address& src); |
| 257 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 258 | void cmovl(Condition condition, Register dst, Register src); |
| 259 | |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 260 | void setb(Condition condition, Register dst); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 261 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 262 | void movaps(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 263 | void movss(XmmRegister dst, const Address& src); |
| 264 | void movss(const Address& dst, XmmRegister src); |
| 265 | void movss(XmmRegister dst, XmmRegister src); |
| 266 | |
| 267 | void movd(XmmRegister dst, Register src); |
| 268 | void movd(Register dst, XmmRegister src); |
| 269 | |
| 270 | void addss(XmmRegister dst, XmmRegister src); |
| 271 | void addss(XmmRegister dst, const Address& src); |
| 272 | void subss(XmmRegister dst, XmmRegister src); |
| 273 | void subss(XmmRegister dst, const Address& src); |
| 274 | void mulss(XmmRegister dst, XmmRegister src); |
| 275 | void mulss(XmmRegister dst, const Address& src); |
| 276 | void divss(XmmRegister dst, XmmRegister src); |
| 277 | void divss(XmmRegister dst, const Address& src); |
| 278 | |
| 279 | void movsd(XmmRegister dst, const Address& src); |
| 280 | void movsd(const Address& dst, XmmRegister src); |
| 281 | void movsd(XmmRegister dst, XmmRegister src); |
| 282 | |
Calin Juravle | 52c4896 | 2014-12-16 17:02:57 +0000 | [diff] [blame] | 283 | void psrlq(XmmRegister reg, const Immediate& shift_count); |
| 284 | void punpckldq(XmmRegister dst, XmmRegister src); |
| 285 | |
Nicolas Geoffray | 234d69d | 2015-03-09 10:28:50 +0000 | [diff] [blame] | 286 | void movhpd(XmmRegister dst, const Address& src); |
| 287 | void movhpd(const Address& dst, XmmRegister src); |
| 288 | |
| 289 | void psrldq(XmmRegister reg, const Immediate& shift_count); |
| 290 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 291 | void addsd(XmmRegister dst, XmmRegister src); |
| 292 | void addsd(XmmRegister dst, const Address& src); |
| 293 | void subsd(XmmRegister dst, XmmRegister src); |
| 294 | void subsd(XmmRegister dst, const Address& src); |
| 295 | void mulsd(XmmRegister dst, XmmRegister src); |
| 296 | void mulsd(XmmRegister dst, const Address& src); |
| 297 | void divsd(XmmRegister dst, XmmRegister src); |
| 298 | void divsd(XmmRegister dst, const Address& src); |
| 299 | |
| 300 | void cvtsi2ss(XmmRegister dst, Register src); |
| 301 | void cvtsi2sd(XmmRegister dst, Register src); |
| 302 | |
| 303 | void cvtss2si(Register dst, XmmRegister src); |
| 304 | void cvtss2sd(XmmRegister dst, XmmRegister src); |
| 305 | |
| 306 | void cvtsd2si(Register dst, XmmRegister src); |
| 307 | void cvtsd2ss(XmmRegister dst, XmmRegister src); |
| 308 | |
| 309 | void cvttss2si(Register dst, XmmRegister src); |
| 310 | void cvttsd2si(Register dst, XmmRegister src); |
| 311 | |
| 312 | void cvtdq2pd(XmmRegister dst, XmmRegister src); |
| 313 | |
| 314 | void comiss(XmmRegister a, XmmRegister b); |
| 315 | void comisd(XmmRegister a, XmmRegister b); |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 316 | void ucomiss(XmmRegister a, XmmRegister b); |
| 317 | void ucomisd(XmmRegister a, XmmRegister b); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 318 | |
Mark Mendell | fb8d279 | 2015-03-31 22:16:59 -0400 | [diff] [blame] | 319 | void roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm); |
| 320 | void roundss(XmmRegister dst, XmmRegister src, const Immediate& imm); |
| 321 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 322 | void sqrtsd(XmmRegister dst, XmmRegister src); |
| 323 | void sqrtss(XmmRegister dst, XmmRegister src); |
| 324 | |
| 325 | void xorpd(XmmRegister dst, const Address& src); |
| 326 | void xorpd(XmmRegister dst, XmmRegister src); |
| 327 | void xorps(XmmRegister dst, const Address& src); |
| 328 | void xorps(XmmRegister dst, XmmRegister src); |
| 329 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 330 | void andpd(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 331 | void andpd(XmmRegister dst, const Address& src); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 332 | void andps(XmmRegister dst, XmmRegister src); |
| 333 | void andps(XmmRegister dst, const Address& src); |
| 334 | |
| 335 | void orpd(XmmRegister dst, XmmRegister src); |
| 336 | void orps(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 337 | |
| 338 | void flds(const Address& src); |
| 339 | void fstps(const Address& dst); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 340 | void fsts(const Address& dst); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 341 | |
| 342 | void fldl(const Address& src); |
| 343 | void fstpl(const Address& dst); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 344 | void fstl(const Address& dst); |
| 345 | |
| 346 | void fstsw(); |
| 347 | |
| 348 | void fucompp(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 349 | |
| 350 | void fnstcw(const Address& dst); |
| 351 | void fldcw(const Address& src); |
| 352 | |
| 353 | void fistpl(const Address& dst); |
| 354 | void fistps(const Address& dst); |
| 355 | void fildl(const Address& src); |
Roland Levillain | 0a18601 | 2015-04-13 17:00:20 +0100 | [diff] [blame] | 356 | void filds(const Address& src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 357 | |
| 358 | void fincstp(); |
| 359 | void ffree(const Immediate& index); |
| 360 | |
| 361 | void fsin(); |
| 362 | void fcos(); |
| 363 | void fptan(); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 364 | void fprem(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 365 | |
| 366 | void xchgl(Register dst, Register src); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 367 | void xchgl(Register reg, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 368 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 369 | void cmpw(const Address& address, const Immediate& imm); |
| 370 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 371 | void cmpl(Register reg, const Immediate& imm); |
| 372 | void cmpl(Register reg0, Register reg1); |
| 373 | void cmpl(Register reg, const Address& address); |
| 374 | |
| 375 | void cmpl(const Address& address, Register reg); |
| 376 | void cmpl(const Address& address, const Immediate& imm); |
| 377 | |
| 378 | void testl(Register reg1, Register reg2); |
| 379 | void testl(Register reg, const Immediate& imm); |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 380 | void testl(Register reg1, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 381 | |
| 382 | void andl(Register dst, const Immediate& imm); |
| 383 | void andl(Register dst, Register src); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 384 | void andl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 385 | |
| 386 | void orl(Register dst, const Immediate& imm); |
| 387 | void orl(Register dst, Register src); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 388 | void orl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 389 | |
| 390 | void xorl(Register dst, Register src); |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 391 | void xorl(Register dst, const Immediate& imm); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 392 | void xorl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 393 | |
| 394 | void addl(Register dst, Register src); |
| 395 | void addl(Register reg, const Immediate& imm); |
| 396 | void addl(Register reg, const Address& address); |
| 397 | |
| 398 | void addl(const Address& address, Register reg); |
| 399 | void addl(const Address& address, const Immediate& imm); |
| 400 | |
| 401 | void adcl(Register dst, Register src); |
| 402 | void adcl(Register reg, const Immediate& imm); |
| 403 | void adcl(Register dst, const Address& address); |
| 404 | |
| 405 | void subl(Register dst, Register src); |
| 406 | void subl(Register reg, const Immediate& imm); |
| 407 | void subl(Register reg, const Address& address); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 408 | void subl(const Address& address, Register src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 409 | |
| 410 | void cdq(); |
| 411 | |
| 412 | void idivl(Register reg); |
| 413 | |
| 414 | void imull(Register dst, Register src); |
| 415 | void imull(Register reg, const Immediate& imm); |
Mark Mendell | 4a2aa4a | 2015-07-27 16:13:10 -0400 | [diff] [blame] | 416 | void imull(Register dst, Register src, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 417 | void imull(Register reg, const Address& address); |
| 418 | |
| 419 | void imull(Register reg); |
| 420 | void imull(const Address& address); |
| 421 | |
| 422 | void mull(Register reg); |
| 423 | void mull(const Address& address); |
| 424 | |
| 425 | void sbbl(Register dst, Register src); |
| 426 | void sbbl(Register reg, const Immediate& imm); |
| 427 | void sbbl(Register reg, const Address& address); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 428 | void sbbl(const Address& address, Register src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 429 | |
| 430 | void incl(Register reg); |
| 431 | void incl(const Address& address); |
| 432 | |
| 433 | void decl(Register reg); |
| 434 | void decl(const Address& address); |
| 435 | |
| 436 | void shll(Register reg, const Immediate& imm); |
| 437 | void shll(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 438 | void shll(const Address& address, const Immediate& imm); |
| 439 | void shll(const Address& address, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 440 | void shrl(Register reg, const Immediate& imm); |
| 441 | void shrl(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 442 | void shrl(const Address& address, const Immediate& imm); |
| 443 | void shrl(const Address& address, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 444 | void sarl(Register reg, const Immediate& imm); |
| 445 | void sarl(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 446 | void sarl(const Address& address, const Immediate& imm); |
| 447 | void sarl(const Address& address, Register shifter); |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 448 | void shld(Register dst, Register src, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 449 | void shld(Register dst, Register src, const Immediate& imm); |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 450 | void shrd(Register dst, Register src, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 451 | void shrd(Register dst, Register src, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 452 | |
| 453 | void negl(Register reg); |
| 454 | void notl(Register reg); |
| 455 | |
| 456 | void enter(const Immediate& imm); |
| 457 | void leave(); |
| 458 | |
| 459 | void ret(); |
| 460 | void ret(const Immediate& imm); |
| 461 | |
| 462 | void nop(); |
| 463 | void int3(); |
| 464 | void hlt(); |
| 465 | |
| 466 | void j(Condition condition, Label* label); |
| 467 | |
| 468 | void jmp(Register reg); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 469 | void jmp(const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 470 | void jmp(Label* label); |
| 471 | |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 472 | void repne_scasw(); |
agicsaki | 71311f8 | 2015-07-27 11:34:13 -0700 | [diff] [blame] | 473 | void repe_cmpsw(); |
agicsaki | 970abfb | 2015-07-31 10:31:14 -0700 | [diff] [blame] | 474 | void repe_cmpsl(); |
Mark Mendell | b9c4bbe | 2015-07-01 14:26:52 -0400 | [diff] [blame] | 475 | void rep_movsw(); |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 476 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 477 | X86Assembler* lock(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 478 | void cmpxchgl(const Address& address, Register reg); |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 479 | void cmpxchg8b(const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 480 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 481 | void mfence(); |
| 482 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 483 | X86Assembler* fs(); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 484 | X86Assembler* gs(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 485 | |
| 486 | // |
| 487 | // Macros for High-level operations. |
| 488 | // |
| 489 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 490 | void AddImmediate(Register reg, const Immediate& imm); |
| 491 | |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 492 | void LoadLongConstant(XmmRegister dst, int64_t value); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 493 | void LoadDoubleConstant(XmmRegister dst, double value); |
| 494 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 495 | void LockCmpxchgl(const Address& address, Register reg) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 496 | lock()->cmpxchgl(address, reg); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 497 | } |
| 498 | |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 499 | void LockCmpxchg8b(const Address& address) { |
| 500 | lock()->cmpxchg8b(address); |
| 501 | } |
| 502 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 503 | // |
| 504 | // Misc. functionality |
| 505 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 506 | int PreferredLoopAlignment() { return 16; } |
| 507 | void Align(int alignment, int offset); |
| 508 | void Bind(Label* label); |
| 509 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 510 | // |
| 511 | // Overridden common assembler high-level functionality |
| 512 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 513 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 514 | // Emit code that will create an activation on the stack |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 515 | void BuildFrame(size_t frame_size, ManagedRegister method_reg, |
| 516 | const std::vector<ManagedRegister>& callee_save_regs, |
| 517 | const ManagedRegisterEntrySpills& entry_spills) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 518 | |
| 519 | // Emit code that will remove an activation from the stack |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 520 | void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs) |
| 521 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 522 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 523 | void IncreaseFrameSize(size_t adjust) OVERRIDE; |
| 524 | void DecreaseFrameSize(size_t adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 525 | |
| 526 | // Store routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 527 | void Store(FrameOffset offs, ManagedRegister src, size_t size) OVERRIDE; |
| 528 | void StoreRef(FrameOffset dest, ManagedRegister src) OVERRIDE; |
| 529 | void StoreRawPtr(FrameOffset dest, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 530 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 531 | void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 532 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 533 | void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister scratch) |
| 534 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 535 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 536 | void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, |
| 537 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 538 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 539 | void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 540 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 541 | void StoreSpanning(FrameOffset dest, ManagedRegister src, FrameOffset in_off, |
| 542 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 543 | |
| 544 | // Load routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 545 | void Load(ManagedRegister dest, FrameOffset src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 546 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 547 | void LoadFromThread32(ManagedRegister dest, ThreadOffset<4> src, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 548 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 549 | void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 550 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 551 | void LoadRef(ManagedRegister dest, ManagedRegister base, MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 552 | bool unpoison_reference) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 553 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 554 | void LoadRawPtr(ManagedRegister dest, ManagedRegister base, Offset offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 555 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 556 | void LoadRawPtrFromThread32(ManagedRegister dest, ThreadOffset<4> offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 557 | |
| 558 | // Copying routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 559 | void Move(ManagedRegister dest, ManagedRegister src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 560 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 561 | void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs, |
| 562 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 563 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 564 | void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, ManagedRegister scratch) |
| 565 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 566 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 567 | void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 568 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 569 | void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 570 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 571 | void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister scratch, |
| 572 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 573 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 574 | void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, ManagedRegister scratch, |
| 575 | size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 576 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 577 | void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister scratch, |
| 578 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 579 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 580 | void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset, |
| 581 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 582 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 583 | void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 584 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 585 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 586 | void MemoryBarrier(ManagedRegister) OVERRIDE; |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 587 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 588 | // Sign extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 589 | void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 590 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 591 | // Zero extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 592 | void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 593 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 594 | // Exploit fast access in managed code to Thread::Current() |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 595 | void GetCurrentThread(ManagedRegister tr) OVERRIDE; |
| 596 | void GetCurrentThread(FrameOffset dest_offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 597 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 598 | // Set up out_reg to hold a Object** into the handle scope, or to be null if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 599 | // value is null and null_allowed. in_reg holds a possibly stale reference |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 600 | // that can be used to avoid loading the handle scope entry to see if the value is |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 601 | // null. |
| 602 | void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset, |
| 603 | ManagedRegister in_reg, bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 604 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 605 | // Set up out_off to hold a Object** into the handle scope, or to be null if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 606 | // value is null and null_allowed. |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 607 | void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset, |
| 608 | ManagedRegister scratch, bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 609 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 610 | // src holds a handle scope entry (Object**) load this into dst |
| 611 | void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 612 | |
| 613 | // Heap::VerifyObject on src. In some cases (such as a reference to this) we |
| 614 | // know that src may not be null. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 615 | void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE; |
| 616 | void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 617 | |
| 618 | // Call to address held at [base+offset] |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 619 | void Call(ManagedRegister base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 620 | void Call(FrameOffset base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 621 | void CallFromThread32(ThreadOffset<4> offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 622 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 623 | // Generate code to check if Thread::Current()->exception_ is non-null |
| 624 | // and branch to a ExceptionSlowPath if it is. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 625 | void ExceptionPoll(ManagedRegister scratch, size_t stack_adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 626 | |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 627 | // |
| 628 | // Heap poisoning. |
| 629 | // |
| 630 | |
| 631 | // Poison a heap reference contained in `reg`. |
| 632 | void PoisonHeapReference(Register reg) { negl(reg); } |
| 633 | // Unpoison a heap reference contained in `reg`. |
| 634 | void UnpoisonHeapReference(Register reg) { negl(reg); } |
| 635 | // Unpoison a heap reference contained in `reg` if heap poisoning is enabled. |
| 636 | void MaybeUnpoisonHeapReference(Register reg) { |
| 637 | if (kPoisonHeapReferences) { |
| 638 | UnpoisonHeapReference(reg); |
| 639 | } |
| 640 | } |
| 641 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 642 | private: |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 643 | inline void EmitUint8(uint8_t value); |
| 644 | inline void EmitInt32(int32_t value); |
| 645 | inline void EmitRegisterOperand(int rm, int reg); |
| 646 | inline void EmitXmmRegisterOperand(int rm, XmmRegister reg); |
| 647 | inline void EmitFixup(AssemblerFixup* fixup); |
| 648 | inline void EmitOperandSizeOverride(); |
| 649 | |
| 650 | void EmitOperand(int rm, const Operand& operand); |
| 651 | void EmitImmediate(const Immediate& imm); |
| 652 | void EmitComplex(int rm, const Operand& operand, const Immediate& immediate); |
| 653 | void EmitLabel(Label* label, int instruction_size); |
| 654 | void EmitLabelLink(Label* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 655 | |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 656 | void EmitGenericShift(int rm, const Operand& operand, const Immediate& imm); |
| 657 | void EmitGenericShift(int rm, const Operand& operand, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 658 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 659 | DISALLOW_COPY_AND_ASSIGN(X86Assembler); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 660 | }; |
| 661 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 662 | inline void X86Assembler::EmitUint8(uint8_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 663 | buffer_.Emit<uint8_t>(value); |
| 664 | } |
| 665 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 666 | inline void X86Assembler::EmitInt32(int32_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 667 | buffer_.Emit<int32_t>(value); |
| 668 | } |
| 669 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 670 | inline void X86Assembler::EmitRegisterOperand(int rm, int reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 671 | CHECK_GE(rm, 0); |
| 672 | CHECK_LT(rm, 8); |
| 673 | buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg); |
| 674 | } |
| 675 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 676 | inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 677 | EmitRegisterOperand(rm, static_cast<Register>(reg)); |
| 678 | } |
| 679 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 680 | inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 681 | buffer_.EmitFixup(fixup); |
| 682 | } |
| 683 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 684 | inline void X86Assembler::EmitOperandSizeOverride() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 685 | EmitUint8(0x66); |
| 686 | } |
| 687 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 688 | // Slowpath entered when Thread::Current()->_exception is non-null |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 689 | class X86ExceptionSlowPath FINAL : public SlowPath { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 690 | public: |
Brian Carlstrom | 93ba893 | 2013-07-17 21:31:49 -0700 | [diff] [blame] | 691 | explicit X86ExceptionSlowPath(size_t stack_adjust) : stack_adjust_(stack_adjust) {} |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 692 | virtual void Emit(Assembler *sp_asm) OVERRIDE; |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 693 | private: |
| 694 | const size_t stack_adjust_; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 695 | }; |
| 696 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 697 | } // namespace x86 |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 698 | } // namespace art |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 699 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 700 | #endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |