blob: 6f4a9657704c1a02e83ed5f2fab5ea96685810da [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070024#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000025#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010027#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "driver/compiler_driver.h"
Andreas Gampe7cd26f32014-06-18 17:01:15 -070029#include "instruction_set.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080030#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070031#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010032#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000033#include "utils/arena_allocator.h"
34#include "utils/growable_array.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010035#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070036
37namespace art {
38
buzbee0d829482013-10-11 15:24:55 -070039/*
40 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
41 * add type safety (see runtime/offsets.h).
42 */
43typedef uint32_t DexOffset; // Dex offset in code units.
44typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
45typedef uint32_t CodeOffset; // Native code offset in bytes.
46
Brian Carlstrom7940e442013-07-12 13:46:57 -070047// Set to 1 to measure cost of suspend check.
48#define NO_SUSPEND 0
49
50#define IS_BINARY_OP (1ULL << kIsBinaryOp)
51#define IS_BRANCH (1ULL << kIsBranch)
52#define IS_IT (1ULL << kIsIT)
53#define IS_LOAD (1ULL << kMemLoad)
54#define IS_QUAD_OP (1ULL << kIsQuadOp)
55#define IS_QUIN_OP (1ULL << kIsQuinOp)
56#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
57#define IS_STORE (1ULL << kMemStore)
58#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
59#define IS_UNARY_OP (1ULL << kIsUnaryOp)
60#define NEEDS_FIXUP (1ULL << kPCRelFixup)
61#define NO_OPERAND (1ULL << kNoOperand)
62#define REG_DEF0 (1ULL << kRegDef0)
63#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080064#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070065#define REG_DEFA (1ULL << kRegDefA)
66#define REG_DEFD (1ULL << kRegDefD)
67#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
68#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
69#define REG_DEF_LIST0 (1ULL << kRegDefList0)
70#define REG_DEF_LIST1 (1ULL << kRegDefList1)
71#define REG_DEF_LR (1ULL << kRegDefLR)
72#define REG_DEF_SP (1ULL << kRegDefSP)
73#define REG_USE0 (1ULL << kRegUse0)
74#define REG_USE1 (1ULL << kRegUse1)
75#define REG_USE2 (1ULL << kRegUse2)
76#define REG_USE3 (1ULL << kRegUse3)
77#define REG_USE4 (1ULL << kRegUse4)
78#define REG_USEA (1ULL << kRegUseA)
79#define REG_USEC (1ULL << kRegUseC)
80#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000081#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070082#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
83#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
84#define REG_USE_LIST0 (1ULL << kRegUseList0)
85#define REG_USE_LIST1 (1ULL << kRegUseList1)
86#define REG_USE_LR (1ULL << kRegUseLR)
87#define REG_USE_PC (1ULL << kRegUsePC)
88#define REG_USE_SP (1ULL << kRegUseSP)
89#define SETS_CCODES (1ULL << kSetsCCodes)
90#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070091#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070092#define REG_USE_LO (1ULL << kUseLo)
93#define REG_USE_HI (1ULL << kUseHi)
94#define REG_DEF_LO (1ULL << kDefLo)
95#define REG_DEF_HI (1ULL << kDefHi)
Brian Carlstrom7940e442013-07-12 13:46:57 -070096
97// Common combo register usage patterns.
98#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +010099#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
101#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
102#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
103#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000104#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700105#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
106#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
107#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
108#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
109#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
110#define REG_USE012 (REG_USE01 | REG_USE2)
111#define REG_USE014 (REG_USE01 | REG_USE4)
112#define REG_USE01 (REG_USE0 | REG_USE1)
113#define REG_USE02 (REG_USE0 | REG_USE2)
114#define REG_USE12 (REG_USE1 | REG_USE2)
115#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000116#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700117
buzbee695d13a2014-04-19 13:32:20 -0700118// TODO: #includes need a cleanup
119#ifndef INVALID_SREG
120#define INVALID_SREG (-1)
121#endif
122
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123struct BasicBlock;
124struct CallInfo;
125struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000126struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700128struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700129struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000130class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700131class MIRGraph;
132class Mir2Lir;
133
134typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
135 const MethodReference& target_method,
136 uint32_t method_idx, uintptr_t direct_code,
137 uintptr_t direct_method, InvokeType type);
138
139typedef std::vector<uint8_t> CodeBuffer;
140
buzbeeb48819d2013-09-14 16:15:25 -0700141struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100142 const ResourceMask* use_mask; // Resource mask for use.
143 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700144};
145
146struct AssemblyInfo {
147 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700148};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149
150struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700151 CodeOffset offset; // Offset of this instruction.
152 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700153 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154 LIR* next;
155 LIR* prev;
156 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700158 unsigned int alias_info:17; // For Dalvik register disambiguation.
159 bool is_nop:1; // LIR is optimized away.
160 unsigned int size:4; // Note: size of encoded instruction is in bytes.
161 bool use_def_invalid:1; // If true, masks should not be used.
162 unsigned int generation:1; // Used to track visitation state during fixup pass.
163 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700164 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700165 union {
buzbee0d829482013-10-11 15:24:55 -0700166 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000167 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700168 } u;
buzbee0d829482013-10-11 15:24:55 -0700169 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170};
171
172// Target-specific initialization.
173Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
174 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100175Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
176 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700177Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
178 ArenaAllocator* const arena);
179Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
180 ArenaAllocator* const arena);
181
182// Utility macros to traverse the LIR list.
183#define NEXT_LIR(lir) (lir->next)
184#define PREV_LIR(lir) (lir->prev)
185
186// Defines for alias_info (tracks Dalvik register references).
187#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700188#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
190#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
191
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800192#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
193#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
194 do { \
195 low_reg = both_regs & 0xff; \
196 high_reg = (both_regs >> 8) & 0xff; \
197 } while (false)
198
buzbeeb5860fb2014-06-21 15:31:01 -0700199// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
200#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700201
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700202// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
204#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
205#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
206#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
207#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208
209class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700211 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
212 static constexpr bool kReportSizeError = true && kIsDebugBuild;
213
buzbee0d829482013-10-11 15:24:55 -0700214 /*
215 * Auxiliary information describing the location of data embedded in the Dalvik
216 * byte code stream.
217 */
218 struct EmbeddedData {
219 CodeOffset offset; // Code offset of data block.
220 const uint16_t* table; // Original dex data.
221 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222 };
223
buzbee0d829482013-10-11 15:24:55 -0700224 struct FillArrayData : EmbeddedData {
225 int32_t size;
226 };
227
228 struct SwitchTable : EmbeddedData {
229 LIR* anchor; // Reference instruction for relative offsets.
230 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 };
232
233 /* Static register use counts */
234 struct RefCounts {
235 int count;
236 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700237 };
238
239 /*
buzbee091cc402014-03-31 10:14:40 -0700240 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
241 * and native register storage. The primary purpose is to reuse previuosly
242 * loaded values, if possible, and otherwise to keep the value in register
243 * storage as long as possible.
244 *
245 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
246 * this register (or pair). For example, a 64-bit register containing a 32-bit
247 * Dalvik value would have wide_value==false even though the storage container itself
248 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
249 * would have wide_value==true (and additionally would have its partner field set to the
250 * other half whose wide_value field would also be true.
251 *
252 * NOTE 2: In the case of a register pair, you can determine which of the partners
253 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
254 *
255 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
256 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
257 * value, and the s_reg of the high word is implied (s_reg + 1).
258 *
259 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
260 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
261 * If is_temp==true and live==false, no other fields have
262 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
263 * and def_end describe the relationship between the temp register/register pair and
264 * the Dalvik value[s] described by s_reg/s_reg+1.
265 *
266 * The fields used_storage, master_storage and storage_mask are used to track allocation
267 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
268 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
269 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
270 * change once initialized. The "used_storage" field tracks current allocation status.
271 * Although each record contains this field, only the field from the largest member of
272 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
273 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
274 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
275 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
276 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
277 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
278 *
279 * For an X86 vector register example, storage_mask would be:
280 * 0x00000001 for 32-bit view of xmm1
281 * 0x00000003 for 64-bit view of xmm1
282 * 0x0000000f for 128-bit view of xmm1
283 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
284 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
285 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
286 *
buzbee30adc732014-05-09 15:10:18 -0700287 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
288 * held in the widest member of an aliased set. Note, though, that for a temp register to
289 * reused as live, it must both be marked live and the associated SReg() must match the
290 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
291 * members of an aliased set will share the same liveness flags, but each will individually
292 * maintain s_reg_. In this way we can know that at least one member of an
293 * aliased set is live, but will only fully match on the appropriate alias view. For example,
294 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
295 * because it is wide), its aliases s2 and s3 will show as live, but will have
296 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
297 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
298 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
299 * report that v9 is currently not live as a single (which is what we want).
300 *
buzbee091cc402014-03-31 10:14:40 -0700301 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
302 * to treat xmm registers:
303 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
304 * o This more closely matches reality, but means you'd need to be able to get
305 * to the associated RegisterInfo struct to figure out how it's being used.
306 * o This is how 64-bit core registers will be used - always 64 bits, but the
307 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
308 * 2. View the xmm registers based on contents.
309 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
310 * be a k64BitVector.
311 * o Note that the two uses above would be considered distinct registers (but with
312 * the aliasing mechanism, we could detect interference).
313 * o This is how aliased double and single float registers will be handled on
314 * Arm and MIPS.
315 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
316 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700317 */
buzbee091cc402014-03-31 10:14:40 -0700318 class RegisterInfo {
319 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100320 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700321 ~RegisterInfo() {}
322 static void* operator new(size_t size, ArenaAllocator* arena) {
323 return arena->Alloc(size, kArenaAllocRegAlloc);
324 }
325
buzbee85089dd2014-05-25 15:10:52 -0700326 static const uint32_t k32SoloStorageMask = 0x00000001;
327 static const uint32_t kLowSingleStorageMask = 0x00000001;
328 static const uint32_t kHighSingleStorageMask = 0x00000002;
329 static const uint32_t k64SoloStorageMask = 0x00000003;
330 static const uint32_t k128SoloStorageMask = 0x0000000f;
331 static const uint32_t k256SoloStorageMask = 0x000000ff;
332 static const uint32_t k512SoloStorageMask = 0x0000ffff;
333 static const uint32_t k1024SoloStorageMask = 0xffffffff;
334
buzbee091cc402014-03-31 10:14:40 -0700335 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
336 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
337 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700338 // No part of the containing storage is live in this view.
339 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
340 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700341 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700342 void MarkLive(int s_reg) {
343 // TODO: Anything useful to assert here?
344 s_reg_ = s_reg;
345 master_->liveness_ |= storage_mask_;
346 }
buzbee30adc732014-05-09 15:10:18 -0700347 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700348 if (SReg() != INVALID_SREG) {
349 s_reg_ = INVALID_SREG;
350 master_->liveness_ &= ~storage_mask_;
351 ResetDefBody();
352 }
buzbee30adc732014-05-09 15:10:18 -0700353 }
buzbee091cc402014-03-31 10:14:40 -0700354 RegStorage GetReg() { return reg_; }
355 void SetReg(RegStorage reg) { reg_ = reg; }
356 bool IsTemp() { return is_temp_; }
357 void SetIsTemp(bool val) { is_temp_ = val; }
358 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700359 void SetIsWide(bool val) {
360 wide_value_ = val;
361 if (!val) {
362 // If not wide, reset partner to self.
363 SetPartner(GetReg());
364 }
365 }
buzbee091cc402014-03-31 10:14:40 -0700366 bool IsDirty() { return dirty_; }
367 void SetIsDirty(bool val) { dirty_ = val; }
368 RegStorage Partner() { return partner_; }
369 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700370 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100371 const ResourceMask& DefUseMask() { return def_use_mask_; }
372 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700373 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700374 void SetMaster(RegisterInfo* master) {
375 master_ = master;
376 if (master != this) {
377 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700378 DCHECK(alias_chain_ == nullptr);
379 alias_chain_ = master_->alias_chain_;
380 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700381 }
382 }
383 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700384 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700385 uint32_t StorageMask() { return storage_mask_; }
386 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
387 LIR* DefStart() { return def_start_; }
388 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
389 LIR* DefEnd() { return def_end_; }
390 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
391 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700392 // Find member of aliased set matching storage_used; return nullptr if none.
393 RegisterInfo* FindMatchingView(uint32_t storage_used) {
394 RegisterInfo* res = Master();
395 for (; res != nullptr; res = res->GetAliasChain()) {
396 if (res->StorageMask() == storage_used)
397 break;
398 }
399 return res;
400 }
buzbee091cc402014-03-31 10:14:40 -0700401
402 private:
403 RegStorage reg_;
404 bool is_temp_; // Can allocate as temp?
405 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700406 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700407 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700408 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
409 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100410 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700411 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700412 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700413 RegisterInfo* master_; // Pointer to controlling storage mask.
414 uint32_t storage_mask_; // Track allocation of sub-units.
415 LIR *def_start_; // Starting inst in last def sequence.
416 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700417 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700418 };
419
buzbee091cc402014-03-31 10:14:40 -0700420 class RegisterPool {
421 public:
buzbeeb01bf152014-05-13 15:59:07 -0700422 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100423 const ArrayRef<const RegStorage>& core_regs,
424 const ArrayRef<const RegStorage>& core64_regs,
425 const ArrayRef<const RegStorage>& sp_regs,
426 const ArrayRef<const RegStorage>& dp_regs,
427 const ArrayRef<const RegStorage>& reserved_regs,
428 const ArrayRef<const RegStorage>& reserved64_regs,
429 const ArrayRef<const RegStorage>& core_temps,
430 const ArrayRef<const RegStorage>& core64_temps,
431 const ArrayRef<const RegStorage>& sp_temps,
432 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700433 ~RegisterPool() {}
434 static void* operator new(size_t size, ArenaAllocator* arena) {
435 return arena->Alloc(size, kArenaAllocRegAlloc);
436 }
437 void ResetNextTemp() {
438 next_core_reg_ = 0;
439 next_sp_reg_ = 0;
440 next_dp_reg_ = 0;
441 }
442 GrowableArray<RegisterInfo*> core_regs_;
443 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700444 GrowableArray<RegisterInfo*> core64_regs_;
445 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700446 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
447 int next_sp_reg_;
448 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
449 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700450 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
451 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700452
453 private:
454 Mir2Lir* const m2l_;
455 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456
457 struct PromotionMap {
458 RegLocationType core_location:3;
459 uint8_t core_reg;
460 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700461 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700462 bool first_in_pair;
463 };
464
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800465 //
466 // Slow paths. This object is used generate a sequence of code that is executed in the
467 // slow path. For example, resolving a string or class is slow as it will only be executed
468 // once (after that it is resolved and doesn't need to be done again). We want slow paths
469 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
470 // branch over them.
471 //
472 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
473 // the Compile() function that will be called near the end of the code generated by the
474 // method.
475 //
476 // The basic flow for a slow path is:
477 //
478 // CMP reg, #value
479 // BEQ fromfast
480 // cont:
481 // ...
482 // fast path code
483 // ...
484 // more code
485 // ...
486 // RETURN
487 ///
488 // fromfast:
489 // ...
490 // slow path code
491 // ...
492 // B cont
493 //
494 // So you see we need two labels and two branches. The first branch (called fromfast) is
495 // the conditional branch to the slow path code. The second label (called cont) is used
496 // as an unconditional branch target for getting back to the code after the slow path
497 // has completed.
498 //
499
500 class LIRSlowPath {
501 public:
502 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
503 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700504 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle9f3e712014-07-03 21:34:41 -0400505 m2l->StartSlowPath(this);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800506 }
507 virtual ~LIRSlowPath() {}
508 virtual void Compile() = 0;
509
510 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000511 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800512 }
513
Mark Mendelle87f9b52014-04-30 14:13:18 -0400514 LIR *GetContinuationLabel() {
515 return cont_;
516 }
517
518 LIR *GetFromFast() {
519 return fromfast_;
520 }
521
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800522 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700523 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800524
525 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700526 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800527 const DexOffset current_dex_pc_;
528 LIR* const fromfast_;
529 LIR* const cont_;
530 };
531
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100532 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
533 class ScopedMemRefType {
534 public:
535 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
536 : m2l_(m2l),
537 old_mem_ref_type_(m2l->mem_ref_type_) {
538 m2l_->mem_ref_type_ = new_mem_ref_type;
539 }
540
541 ~ScopedMemRefType() {
542 m2l_->mem_ref_type_ = old_mem_ref_type_;
543 }
544
545 private:
546 Mir2Lir* const m2l_;
547 ResourceMask::ResourceBit old_mem_ref_type_;
548
549 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
550 };
551
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700552 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700553
554 int32_t s4FromSwitchData(const void* switch_data) {
555 return *reinterpret_cast<const int32_t*>(switch_data);
556 }
557
buzbee091cc402014-03-31 10:14:40 -0700558 /*
559 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
560 * it was introduced, it was intended to be a quick best guess of type without having to
561 * take the time to do type analysis. Currently, though, we have a much better idea of
562 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
563 * just use our knowledge of type to select the most appropriate register class?
564 */
565 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700566 if (size == kReference) {
567 return kRefReg;
568 } else {
569 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
570 size == kSignedByte) ? kCoreReg : kAnyReg;
571 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700572 }
573
574 size_t CodeBufferSizeInBytes() {
575 return code_buffer_.size() / sizeof(code_buffer_[0]);
576 }
577
Vladimir Marko306f0172014-01-07 18:21:20 +0000578 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700579 return (opcode < 0);
580 }
581
buzbee0d829482013-10-11 15:24:55 -0700582 /*
583 * LIR operands are 32-bit integers. Sometimes, (especially for managing
584 * instructions which require PC-relative fixups), we need the operands to carry
585 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
586 * hold that index in the operand array.
587 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
588 * may be worth conditionally-compiling a set of identity functions here.
589 */
590 uint32_t WrapPointer(void* pointer) {
591 uint32_t res = pointer_storage_.Size();
592 pointer_storage_.Insert(pointer);
593 return res;
594 }
595
596 void* UnwrapPointer(size_t index) {
597 return pointer_storage_.Get(index);
598 }
599
600 // strdup(), but allocates from the arena.
601 char* ArenaStrdup(const char* str) {
602 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000603 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700604 if (res != NULL) {
605 strncpy(res, str, len);
606 }
607 return res;
608 }
609
Brian Carlstrom7940e442013-07-12 13:46:57 -0700610 // Shared by all targets - implemented in codegen_util.cc
611 void AppendLIR(LIR* lir);
612 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
613 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
614
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800615 /**
616 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
617 * to place in a frame.
618 * @return Returns the maximum number of compiler temporaries.
619 */
620 size_t GetMaxPossibleCompilerTemps() const;
621
622 /**
623 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
624 * @return Returns the size in bytes for space needed for compiler temporary spill region.
625 */
626 size_t GetNumBytesForCompilerTempSpillRegion();
627
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800628 DexOffset GetCurrentDexPc() const {
629 return current_dalvik_offset_;
630 }
631
buzbeea0cd2d72014-06-01 09:33:49 -0700632 RegisterClass ShortyToRegClass(char shorty_type);
633 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700634 int ComputeFrameSize();
635 virtual void Materialize();
636 virtual CompiledMethod* GetCompiledMethod();
637 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000638 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100639 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700640 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
641 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100642 void SetupRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
644 void DumpPromotionMap();
645 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700646 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700647 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
648 LIR* NewLIR0(int opcode);
649 LIR* NewLIR1(int opcode, int dest);
650 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800651 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
653 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
654 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
655 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
656 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100657 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700658 LIR* AddWordData(LIR* *constant_list_p, int value);
659 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
660 void ProcessSwitchTables();
661 void DumpSparseSwitchTable(const uint16_t* table);
662 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700663 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700665 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
667 bool IsInexpensiveConstant(RegLocation rl_src);
668 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000669 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800670 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 void InstallSwitchTables();
672 void InstallFillArrayData();
673 bool VerifyCatchEntries();
674 void CreateMappingTables();
675 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700676 int AssignLiteralOffset(CodeOffset offset);
677 int AssignSwitchTablesOffset(CodeOffset offset);
678 int AssignFillArrayDataOffset(CodeOffset offset);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400679 virtual LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
buzbee0d829482013-10-11 15:24:55 -0700680 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
681 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400682
Mark Mendelle9f3e712014-07-03 21:34:41 -0400683 virtual void StartSlowPath(LIRSlowPath* slowpath) {}
Mark Mendelle87f9b52014-04-30 14:13:18 -0400684 virtual void BeginInvoke(CallInfo* info) {}
685 virtual void EndInvoke(CallInfo* info) {}
686
687
buzbee85089dd2014-05-25 15:10:52 -0700688 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400689 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690
691 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800692 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
694 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400695 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696
697 // Shared by all targets - implemented in ralloc_util.cc
698 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700699 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 void SimpleRegAlloc();
701 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700702 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
703 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 void DumpCoreRegPool();
705 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700706 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800708 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700710 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700711 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800712 void RecordCorePromotion(RegStorage reg, int s_reg);
713 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700714 void RecordFpPromotion(RegStorage reg, int s_reg);
715 RegStorage AllocPreservedFpReg(int s_reg);
716 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700717 virtual RegStorage AllocPreservedDouble(int s_reg);
718 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400719 virtual RegStorage AllocFreeTemp();
720 virtual RegStorage AllocTemp();
buzbeeb01bf152014-05-13 15:59:07 -0700721 virtual RegStorage AllocTempWide();
buzbeea0cd2d72014-06-01 09:33:49 -0700722 virtual RegStorage AllocTempRef();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400723 virtual RegStorage AllocTempSingle();
724 virtual RegStorage AllocTempDouble();
buzbeeb01bf152014-05-13 15:59:07 -0700725 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
726 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
buzbee091cc402014-03-31 10:14:40 -0700727 void FlushReg(RegStorage reg);
728 void FlushRegWide(RegStorage reg);
729 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
730 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400731 virtual void FreeTemp(RegStorage reg);
732 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
733 virtual bool IsLive(RegStorage reg);
734 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700735 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800736 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400737 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800738 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700739 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
741 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700742 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700743 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700745 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800746 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700747 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800748 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700749 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800750 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800751 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700752 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700753 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 void MarkClean(RegLocation loc);
755 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800756 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400758 virtual RegLocation UpdateLoc(RegLocation loc);
759 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700760 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800761
762 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100763 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800764 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100765 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800766 * @param reg_class Type of register needed.
767 * @param update Whether the liveness information should be updated.
768 * @return Returns the properly typed temporary in physical register pairs.
769 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400770 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800771
772 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100773 * @brief Used to prepare a register location to receive a value.
774 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800775 * @param reg_class Type of register needed.
776 * @param update Whether the liveness information should be updated.
777 * @return Returns the properly typed temporary in physical register.
778 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400779 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800780
buzbeec729a6b2013-09-14 16:04:31 -0700781 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 void DumpCounts(const RefCounts* arr, int size, const char* msg);
783 void DoPromotion();
784 int VRegOffset(int v_reg);
785 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700786 RegLocation GetReturnWide(RegisterClass reg_class);
787 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700788 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789
790 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700791 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100792 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
793 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400795 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700797 void GenDivZeroException();
798 // c_code holds condition code that's generated from testing divisor against 0.
799 void GenDivZeroCheck(ConditionCode c_code);
800 // reg holds divisor.
801 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700802 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
803 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700804 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800805 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000806 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800807 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800808 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
809 LIR* GenImmedCheck(ConditionCode c_code, RegStorage reg, int imm_val, ThrowKind kind);
810 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700811 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000812 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700813 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
814 RegLocation rl_src2, LIR* taken, LIR* fall_through);
815 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
816 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100817 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700818 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
819 RegLocation rl_src);
820 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
821 RegLocation rl_src);
822 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000823 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000825 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700826 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000827 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000829 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700830 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700831 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
832 RegLocation rl_src);
833
Brian Carlstrom7940e442013-07-12 13:46:57 -0700834 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
835 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
836 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
837 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800838 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
839 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700840 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
841 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100842 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700843 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
845 RegLocation rl_src, int lit);
846 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
847 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700848 template <size_t pointer_size>
849 void GenConversionCall(ThreadOffset<pointer_size> func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400851 virtual void GenSuspendTest(int opt_flags);
852 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800853
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000854 // This will be overridden by x86 implementation.
855 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800856 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
857 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858
859 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe2f244e92014-05-08 03:35:25 -0700860 template <size_t pointer_size>
861 LIR* CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000862 bool use_link = true);
863 RegStorage CallHelperSetup(ThreadOffset<4> helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700864 RegStorage CallHelperSetup(ThreadOffset<8> helper_offset);
865 template <size_t pointer_size>
866 void CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc);
867 template <size_t pointer_size>
868 void CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc);
869 template <size_t pointer_size>
870 void CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, bool safepoint_pc);
871 template <size_t pointer_size>
872 void CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700873 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700874 template <size_t pointer_size>
875 void CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700876 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700877 template <size_t pointer_size>
878 void CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700879 RegLocation arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700880 template <size_t pointer_size>
881 void CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700882 int arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700883 template <size_t pointer_size>
884 void CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700886 template <size_t pointer_size>
887 void CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700888 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700889 template <size_t pointer_size>
890 void CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700891 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700892 template <size_t pointer_size>
893 void CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700894 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700895 template <size_t pointer_size>
896 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
897 RegStorage arg0, RegLocation arg2, bool safepoint_pc);
898 template <size_t pointer_size>
899 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700900 RegLocation arg0, RegLocation arg1,
901 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700902 template <size_t pointer_size>
903 void CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
904 RegStorage arg1, bool safepoint_pc);
905 template <size_t pointer_size>
906 void CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
907 RegStorage arg1, int arg2, bool safepoint_pc);
908 template <size_t pointer_size>
909 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700910 RegLocation arg2, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700911 template <size_t pointer_size>
912 void CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700913 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700914 template <size_t pointer_size>
915 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700916 int arg0, RegLocation arg1, RegLocation arg2,
917 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700918 template <size_t pointer_size>
919 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700920 RegLocation arg0, RegLocation arg1,
921 RegLocation arg2,
922 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700923 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000924 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100925 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700926 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700927 NextCallInsn next_call_insn,
928 const MethodReference& target_method,
929 uint32_t vtable_idx,
930 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
931 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700932 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 NextCallInsn next_call_insn,
934 const MethodReference& target_method,
935 uint32_t vtable_idx,
936 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
937 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800938
939 /**
940 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700941 * @details This is needed during generation of inline intrinsics because it finds destination
942 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800943 * either the physical register or the target of move-result.
944 * @param info Information about the invoke.
945 * @return Returns the destination location.
946 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700947 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800948
949 /**
950 * @brief Used to determine the wide register location of destination.
951 * @see InlineTarget
952 * @param info Information about the invoke.
953 * @return Returns the destination location.
954 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 RegLocation InlineTargetWide(CallInfo* info);
956
Fred Shih4ee7a662014-07-11 09:59:27 -0700957 bool GenInlinedGet(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700958 bool GenInlinedCharAt(CallInfo* info);
959 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100960 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000961 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700962 bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100963 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100964 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
965 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 bool GenInlinedFloatCvt(CallInfo* info);
967 bool GenInlinedDoubleCvt(CallInfo* info);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700968 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800969 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700970 bool GenInlinedStringCompareTo(CallInfo* info);
971 bool GenInlinedCurrentThread(CallInfo* info);
972 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
973 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
974 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100975 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700976 NextCallInsn next_call_insn,
977 const MethodReference& target_method,
978 uint32_t vtable_idx,
979 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
980 bool skip_this);
981
982 // Shared by all targets - implemented in gen_loadstore.cc.
983 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800984 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400985 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700986 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400987 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000988 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700989 }
990 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400991 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000992 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700993 }
994 // Load a reference at base + displacement and decompress into register.
Andreas Gampe3c12c512014-06-24 18:46:29 +0000995 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
996 VolatileKind is_volatile) {
997 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
998 }
999 // Load a reference at base + index and decompress into register.
Matteo Franchin255e0142014-07-04 13:50:41 +01001000 virtual LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1001 int scale) {
1002 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001003 }
1004 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001005 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -07001006 // Same as above, but derive the target register class from the location record.
1007 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -07001008 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001009 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -07001010 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001011 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001012 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001013 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001014 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001015 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001016 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001017 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001018 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001019 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001020 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001021 }
1022 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampe3c12c512014-06-24 18:46:29 +00001023 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
1024 VolatileKind is_volatile) {
1025 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1026 }
1027 // Store an uncompressed reference into a compressed 32-bit container by index.
Matteo Franchin255e0142014-07-04 13:50:41 +01001028 virtual LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1029 int scale) {
1030 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001031 }
1032 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001033 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001034 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001035 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001036
1037 /**
1038 * @brief Used to do the final store in the destination as per bytecode semantics.
1039 * @param rl_dest The destination dalvik register location.
1040 * @param rl_src The source register location. Can be either physical register or dalvik register.
1041 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001042 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001043
1044 /**
1045 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1046 * @see StoreValue
1047 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001048 * @param rl_src The source register location. Can be either physical register or dalvik
1049 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001050 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001051 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001052
Mark Mendelle02d48f2014-01-15 11:19:23 -08001053 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001054 * @brief Used to do the final store to a destination as per bytecode semantics.
1055 * @see StoreValue
1056 * @param rl_dest The destination dalvik register location.
1057 * @param rl_src The source register location. It must be kLocPhysReg
1058 *
1059 * This is used for x86 two operand computations, where we have computed the correct
1060 * register value that now needs to be properly registered. This is used to avoid an
1061 * extra register copy that would result if StoreValue was called.
1062 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001063 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001064
1065 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001066 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1067 * @see StoreValueWide
1068 * @param rl_dest The destination dalvik register location.
1069 * @param rl_src The source register location. It must be kLocPhysReg
1070 *
1071 * This is used for x86 two operand computations, where we have computed the correct
1072 * register values that now need to be properly registered. This is used to avoid an
1073 * extra pair of register copies that would result if StoreValueWide was called.
1074 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001075 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001076
Brian Carlstrom7940e442013-07-12 13:46:57 -07001077 // Shared by all targets - implemented in mir_to_lir.cc.
1078 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001079 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001080 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001081 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001082 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001083 // Update LIR for verbose listings.
1084 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001085
Mark Mendell55d0eac2014-02-06 11:02:52 -08001086 /*
1087 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001088 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001089 * @param type How the method will be invoked.
1090 * @param register that will contain the code address.
1091 * @note register will be passed to TargetReg to get physical register.
1092 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001093 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001094 SpecialTargetRegister symbolic_reg);
1095
1096 /*
1097 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001098 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001099 * @param type How the method will be invoked.
1100 * @param register that will contain the code address.
1101 * @note register will be passed to TargetReg to get physical register.
1102 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001103 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001104 SpecialTargetRegister symbolic_reg);
1105
1106 /*
1107 * @brief Load the Class* of a Dex Class type into the register.
1108 * @param type How the method will be invoked.
1109 * @param register that will contain the code address.
1110 * @note register will be passed to TargetReg to get physical register.
1111 */
1112 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
1113
Mark Mendell766e9292014-01-27 07:55:47 -08001114 // Routines that work for the generic case, but may be overriden by target.
1115 /*
1116 * @brief Compare memory to immediate, and branch if condition true.
1117 * @param cond The condition code that when true will branch to the target.
1118 * @param temp_reg A temporary register that can be used if compare to memory is not
1119 * supported by the architecture.
1120 * @param base_reg The register holding the base address.
1121 * @param offset The offset from the base.
1122 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001123 * @param target branch target (or nullptr)
1124 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001125 * @returns The branch instruction that was generated.
1126 */
buzbee2700f7e2014-03-07 09:46:20 -08001127 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001128 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001129
1130 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001131 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001132 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001133 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001134 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001135
Ian Rogersdd7624d2014-03-14 17:43:00 -07001136 virtual RegStorage LoadHelper(ThreadOffset<4> offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001137 virtual RegStorage LoadHelper(ThreadOffset<8> offset) = 0;
1138
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001139 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001140 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001141 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1142 int scale, OpSize size) = 0;
1143 virtual LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001144 int displacement, RegStorage r_dest, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001145 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1146 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1147 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001148 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001149 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1150 int scale, OpSize size) = 0;
1151 virtual LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001152 int displacement, RegStorage r_src, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001153 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001154
1155 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001156
buzbeeb5860fb2014-06-21 15:31:01 -07001157 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1158 RegisterInfo* info1 = GetRegInfo(reg1);
1159 RegisterInfo* info2 = GetRegInfo(reg2);
1160 return (info1->Master() == info2->Master() &&
1161 (info1->StorageMask() & info2->StorageMask()) != 0);
1162 }
1163
Andreas Gampe4b537a82014-06-30 22:24:53 -07001164 /**
1165 * @brief Portable way of getting special registers from the backend.
1166 * @param reg Enumeration describing the purpose of the register.
1167 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1168 * @note This function is currently allowed to return any suitable view of the registers
1169 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1170 */
buzbee2700f7e2014-03-07 09:46:20 -08001171 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001172
1173 /**
1174 * @brief Portable way of getting special registers from the backend.
1175 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001176 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001177 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001178 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001179 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001180 * return. In that case, this function should return a pair where the first component of
1181 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001182 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001183 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1184 if (wide_kind == kWide) {
1185 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg7) || (kRet0 == reg));
1186 COMPILE_ASSERT((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1187 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1188 (kArg7 == kArg6 + 1), kargs_range_unexpected);
1189 COMPILE_ASSERT((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1190 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1191 (kFArg7 == kFArg6 + 1), kfargs_range_unexpected);
1192 COMPILE_ASSERT(kRet1 == kRet0 + 1, kret_range_unexpected);
1193 return RegStorage::MakeRegPair(TargetReg(reg),
1194 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1195 } else {
1196 return TargetReg(reg);
1197 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001198 }
1199
Chao-ying Fua77ee512014-07-01 17:43:41 -07001200 /**
1201 * @brief Portable way of getting a special register for storing a pointer.
1202 * @see TargetReg()
1203 */
1204 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1205 return TargetReg(reg);
1206 }
1207
Andreas Gampe4b537a82014-06-30 22:24:53 -07001208 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1209 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1210 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001211 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001212 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001213 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001214 }
1215 }
1216
buzbee2700f7e2014-03-07 09:46:20 -08001217 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001218 virtual RegLocation GetReturnAlt() = 0;
1219 virtual RegLocation GetReturnWideAlt() = 0;
1220 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001221 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001222 virtual RegLocation LocCReturnDouble() = 0;
1223 virtual RegLocation LocCReturnFloat() = 0;
1224 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001225 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001226 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001227 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001228 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001230 virtual void CompilerInitializeRegAlloc() = 0;
1231
1232 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001233 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001234 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1235 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1236 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001237 virtual const char* GetTargetInstFmt(int opcode) = 0;
1238 virtual const char* GetTargetInstName(int opcode) = 0;
1239 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001240
1241 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1242 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001243 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001245 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1247
Vladimir Marko674744e2014-04-24 15:18:26 +01001248 // Get the register class for load/store of a field.
1249 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1250
Brian Carlstrom7940e442013-07-12 13:46:57 -07001251 // Required for target - Dalvik-level generators.
1252 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1253 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001254 virtual void GenMulLong(Instruction::Code,
1255 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001256 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001257 virtual void GenAddLong(Instruction::Code,
1258 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001259 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001260 virtual void GenAndLong(Instruction::Code,
1261 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001262 RegLocation rl_src2) = 0;
1263 virtual void GenArithOpDouble(Instruction::Code opcode,
1264 RegLocation rl_dest, RegLocation rl_src1,
1265 RegLocation rl_src2) = 0;
1266 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1267 RegLocation rl_src1, RegLocation rl_src2) = 0;
1268 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1269 RegLocation rl_src1, RegLocation rl_src2) = 0;
1270 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1271 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001272 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001273
1274 /**
1275 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1276 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1277 * that applies on integers. The generated code will write the smallest or largest value
1278 * directly into the destination register as specified by the invoke information.
1279 * @param info Information about the invoke.
1280 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001281 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001282 * @return Returns true if successfully generated
1283 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001284 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1285 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001286
Brian Carlstrom7940e442013-07-12 13:46:57 -07001287 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001288 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1289 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001290 virtual void GenNotLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001291 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001292 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001293 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001294 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001295 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001296 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001297 RegLocation rl_src2) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001298 virtual void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1299 RegLocation rl_src2, bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001300 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001301 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001302 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001303 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001304 /*
1305 * @brief Generate an integer div or rem operation by a literal.
1306 * @param rl_dest Destination Location.
1307 * @param rl_src1 Numerator Location.
1308 * @param rl_src2 Divisor Location.
1309 * @param is_div 'true' if this is a division, 'false' for a remainder.
1310 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1311 */
1312 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1313 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1314 /*
1315 * @brief Generate an integer div or rem operation by a literal.
1316 * @param rl_dest Destination Location.
1317 * @param rl_src Numerator Location.
1318 * @param lit Divisor.
1319 * @param is_div 'true' if this is a division, 'false' for a remainder.
1320 */
buzbee2700f7e2014-03-07 09:46:20 -08001321 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1322 bool is_div) = 0;
1323 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001324
1325 /**
1326 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001327 * @details This is used for generating DivideByZero checks when divisor is held in two
1328 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001329 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001330 */
Mingyao Yange643a172014-04-08 11:02:52 -07001331 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001332
buzbee2700f7e2014-03-07 09:46:20 -08001333 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001334 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001335 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1336 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001337 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001338
Mark Mendelld65c51a2014-04-29 16:55:20 -04001339 /*
1340 * @brief Handle Machine Specific MIR Extended opcodes.
1341 * @param bb The basic block in which the MIR is from.
1342 * @param mir The MIR whose opcode is not standard extended MIR.
1343 * @note Base class implementation will abort for unknown opcodes.
1344 */
1345 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1346
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001347 /**
1348 * @brief Lowers the kMirOpSelect MIR into LIR.
1349 * @param bb The basic block in which the MIR is from.
1350 * @param mir The MIR whose opcode is kMirOpSelect.
1351 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001352 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001353
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001354 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001355 * @brief Generates code to select one of the given constants depending on the given opcode.
1356 * @note Will neither call EvalLoc nor StoreValue for rl_dest.
1357 */
1358 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1359 int32_t true_val, int32_t false_val, RegStorage rs_dest,
1360 int dest_reg_class) = 0;
1361
1362 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001363 * @brief Used to generate a memory barrier in an architecture specific way.
1364 * @details The last generated LIR will be considered for use as barrier. Namely,
1365 * if the last LIR can be updated in a way where it will serve the semantics of
1366 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1367 * that can keep the semantics.
1368 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001369 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001370 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001371 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001372
Brian Carlstrom7940e442013-07-12 13:46:57 -07001373 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001374 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1375 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1377 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001378 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1379 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001380 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1381 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1382 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001383 RegLocation rl_index, RegLocation rl_src, int scale,
1384 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001385 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1386 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001387
1388 // Required for target - single operation generators.
1389 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001390 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1391 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1392 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001393 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001394 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1395 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001396 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001397 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001398 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1399 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1400 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001401 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001402 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1403 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
1404 virtual LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) = 0;
1405 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001406
1407 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001408 * @brief Used to generate an LIR that does a load from mem to reg.
1409 * @param r_dest The destination physical register.
1410 * @param r_base The base physical register for memory operand.
1411 * @param offset The displacement for memory operand.
1412 * @param move_type Specification on the move desired (size, alignment, register kind).
1413 * @return Returns the generate move LIR.
1414 */
buzbee2700f7e2014-03-07 09:46:20 -08001415 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1416 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001417
1418 /**
1419 * @brief Used to generate an LIR that does a store from reg to mem.
1420 * @param r_base The base physical register for memory operand.
1421 * @param offset The displacement for memory operand.
1422 * @param r_src The destination physical register.
1423 * @param bytes_to_move The number of bytes to move.
1424 * @param is_aligned Whether the memory location is known to be aligned.
1425 * @return Returns the generate move LIR.
1426 */
buzbee2700f7e2014-03-07 09:46:20 -08001427 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1428 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001429
1430 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001431 * @brief Used for generating a conditional register to register operation.
1432 * @param op The opcode kind.
1433 * @param cc The condition code that when true will perform the opcode.
1434 * @param r_dest The destination physical register.
1435 * @param r_src The source physical register.
1436 * @return Returns the newly created LIR or null in case of creation failure.
1437 */
buzbee2700f7e2014-03-07 09:46:20 -08001438 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001439
buzbee2700f7e2014-03-07 09:46:20 -08001440 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1441 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1442 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001443 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001444 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001445 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001446 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1447 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
1448 virtual void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale,
1449 int offset) = 0;
1450 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001451 virtual void OpTlsCmp(ThreadOffset<4> offset, int val) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001452 virtual void OpTlsCmp(ThreadOffset<8> offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001453 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1454 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1455 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1456 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1457
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001458 // May be optimized by targets.
1459 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1460 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1461
Brian Carlstrom7940e442013-07-12 13:46:57 -07001462 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001463 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001464
1465 protected:
1466 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1467
1468 CompilationUnit* GetCompilationUnit() {
1469 return cu_;
1470 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001471 /*
1472 * @brief Returns the index of the lowest set bit in 'x'.
1473 * @param x Value to be examined.
1474 * @returns The bit number of the lowest bit set in the value.
1475 */
1476 int32_t LowestSetBit(uint64_t x);
1477 /*
1478 * @brief Is this value a power of two?
1479 * @param x Value to be examined.
1480 * @returns 'true' if only 1 bit is set in the value.
1481 */
1482 bool IsPowerOfTwo(uint64_t x);
1483 /*
1484 * @brief Do these SRs overlap?
1485 * @param rl_op1 One RegLocation
1486 * @param rl_op2 The other RegLocation
1487 * @return 'true' if the VR pairs overlap
1488 *
1489 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1490 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1491 * dex, we'll want to make this case illegal.
1492 */
1493 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001494
Mark Mendelle02d48f2014-01-15 11:19:23 -08001495 /*
1496 * @brief Force a location (in a register) into a temporary register
1497 * @param loc location of result
1498 * @returns update location
1499 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001500 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001501
1502 /*
1503 * @brief Force a wide location (in registers) into temporary registers
1504 * @param loc location of result
1505 * @returns update location
1506 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001507 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001508
Vladimir Marko455759b2014-05-06 20:49:36 +01001509 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1510 return wide ? k64 : ref ? kReference : k32;
1511 }
1512
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001513 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1514 RegLocation rl_dest, RegLocation rl_src);
1515
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001516 void AddSlowPath(LIRSlowPath* slowpath);
1517
Mark Mendell6607d972014-02-10 06:54:18 -08001518 virtual void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1519 bool type_known_abstract, bool use_declaring_class,
1520 bool can_assume_type_is_in_dex_cache,
1521 uint32_t type_idx, RegLocation rl_dest,
1522 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001523 /*
1524 * @brief Generate the debug_frame FDE information if possible.
1525 * @returns pointer to vector containg CFE information, or NULL.
1526 */
1527 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001528
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001529 /**
1530 * @brief Used to insert marker that can be used to associate MIR with LIR.
1531 * @details Only inserts marker if verbosity is enabled.
1532 * @param mir The mir that is currently being generated.
1533 */
1534 void GenPrintLabel(MIR* mir);
1535
1536 /**
1537 * @brief Used to generate return sequence when there is no frame.
1538 * @details Assumes that the return registers have already been populated.
1539 */
1540 virtual void GenSpecialExitSequence() = 0;
1541
1542 /**
1543 * @brief Used to generate code for special methods that are known to be
1544 * small enough to work in frameless mode.
1545 * @param bb The basic block of the first MIR.
1546 * @param mir The first MIR of the special method.
1547 * @param special Information about the special method.
1548 * @return Returns whether or not this was handled successfully. Returns false
1549 * if caller should punt to normal MIR2LIR conversion.
1550 */
1551 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1552
Mark Mendelle87f9b52014-04-30 14:13:18 -04001553 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001554 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001555 void SetCurrentDexPc(DexOffset dexpc) {
1556 current_dalvik_offset_ = dexpc;
1557 }
1558
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001559 /**
1560 * @brief Used to lock register if argument at in_position was passed that way.
1561 * @details Does nothing if the argument is passed via stack.
1562 * @param in_position The argument number whose register to lock.
1563 * @param wide Whether the argument is wide.
1564 */
1565 void LockArg(int in_position, bool wide = false);
1566
1567 /**
1568 * @brief Used to load VR argument to a physical register.
1569 * @details The load is only done if the argument is not already in physical register.
1570 * LockArg must have been previously called.
1571 * @param in_position The argument number to load.
1572 * @param wide Whether the argument is 64-bit or not.
1573 * @return Returns the register (or register pair) for the loaded argument.
1574 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001575 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001576
1577 /**
1578 * @brief Used to load a VR argument directly to a specified register location.
1579 * @param in_position The argument number to place in register.
1580 * @param rl_dest The register location where to place argument.
1581 */
1582 void LoadArgDirect(int in_position, RegLocation rl_dest);
1583
1584 /**
1585 * @brief Used to generate LIR for special getter method.
1586 * @param mir The mir that represents the iget.
1587 * @param special Information about the special getter method.
1588 * @return Returns whether LIR was successfully generated.
1589 */
1590 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1591
1592 /**
1593 * @brief Used to generate LIR for special setter method.
1594 * @param mir The mir that represents the iput.
1595 * @param special Information about the special setter method.
1596 * @return Returns whether LIR was successfully generated.
1597 */
1598 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1599
1600 /**
1601 * @brief Used to generate LIR for special return-args method.
1602 * @param mir The mir that represents the return of argument.
1603 * @param special Information about the special return-args method.
1604 * @return Returns whether LIR was successfully generated.
1605 */
1606 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1607
Mingyao Yang42894562014-04-07 12:42:16 -07001608 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001609
Mingyao Yang80365d92014-04-18 12:10:58 -07001610 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1611 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001612 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1613
1614 /**
1615 * @brief Load Constant into RegLocation
1616 * @param rl_dest Destination RegLocation
1617 * @param value Constant value
1618 */
1619 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001620
Serguei Katkov59a42af2014-07-05 00:55:46 +07001621 /**
1622 * Returns true iff wide GPRs are just different views on the same physical register.
1623 */
1624 virtual bool WideGPRsAreAliases() = 0;
1625
1626 /**
1627 * Returns true iff wide FPRs are just different views on the same physical register.
1628 */
1629 virtual bool WideFPRsAreAliases() = 0;
1630
1631
Andreas Gampe4b537a82014-06-30 22:24:53 -07001632 enum class WidenessCheck { // private
1633 kIgnoreWide,
1634 kCheckWide,
1635 kCheckNotWide
1636 };
1637
1638 enum class RefCheck { // private
1639 kIgnoreRef,
1640 kCheckRef,
1641 kCheckNotRef
1642 };
1643
1644 enum class FPCheck { // private
1645 kIgnoreFP,
1646 kCheckFP,
1647 kCheckNotFP
1648 };
1649
1650 /**
1651 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1652 * that it has the expected form for the flags.
1653 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1654 */
1655 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1656 bool report)
1657 const;
1658
1659 /**
1660 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1661 * that it has the expected size.
1662 */
1663 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1664
1665 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1666 // kReportSizeError.
1667 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1668 // See CheckRegLocationImpl.
1669 void CheckRegLocation(RegLocation rl) const;
1670
Brian Carlstrom7940e442013-07-12 13:46:57 -07001671 public:
1672 // TODO: add accessors for these.
1673 LIR* literal_list_; // Constants.
1674 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001675 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001676 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001677 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001678
1679 protected:
1680 CompilationUnit* const cu_;
1681 MIRGraph* const mir_graph_;
1682 GrowableArray<SwitchTable*> switch_tables_;
1683 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001684 GrowableArray<RegisterInfo*> tempreg_info_;
1685 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001686 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001687 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1688 CodeOffset data_offset_; // starting offset of literal pool.
1689 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001690 LIR* block_label_list_;
1691 PromotionMap* promotion_map_;
1692 /*
1693 * TODO: The code generation utilities don't have a built-in
1694 * mechanism to propagate the original Dalvik opcode address to the
1695 * associated generated instructions. For the trace compiler, this wasn't
1696 * necessary because the interpreter handled all throws and debugging
1697 * requests. For now we'll handle this by placing the Dalvik offset
1698 * in the CompilationUnit struct before codegen for each instruction.
1699 * The low-level LIR creation utilites will pull it from here. Rework this.
1700 */
buzbee0d829482013-10-11 15:24:55 -07001701 DexOffset current_dalvik_offset_;
1702 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001703 RegisterPool* reg_pool_;
1704 /*
1705 * Sanity checking for the register temp tracking. The same ssa
1706 * name should never be associated with one temp register per
1707 * instruction compilation.
1708 */
1709 int live_sreg_;
1710 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001711 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001712 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001713 std::vector<uint32_t> core_vmap_table_;
1714 std::vector<uint32_t> fp_vmap_table_;
1715 std::vector<uint8_t> native_gc_map_;
1716 int num_core_spills_;
1717 int num_fp_spills_;
1718 int frame_size_;
1719 unsigned int core_spill_mask_;
1720 unsigned int fp_spill_mask_;
1721 LIR* first_lir_insn_;
1722 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001723
1724 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001725
1726 // The memory reference type for new LIRs.
1727 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1728 // invoke RawLIR() would clutter the code and reduce the readability.
1729 ResourceMask::ResourceBit mem_ref_type_;
1730
1731 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1732 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1733 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1734 // to deduplicate the masks.
1735 ResourceMaskCache mask_cache_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001736}; // Class Mir2Lir
1737
1738} // namespace art
1739
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001740#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_