blob: 42d7f59b03e4c2bfc8c47480a568d846abedfad9 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000024#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025#include "dex/backend.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "driver/compiler_driver.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080027#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "safe_map.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000029#include "utils/arena_allocator.h"
30#include "utils/growable_array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070031
32namespace art {
33
buzbee0d829482013-10-11 15:24:55 -070034/*
35 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
36 * add type safety (see runtime/offsets.h).
37 */
38typedef uint32_t DexOffset; // Dex offset in code units.
39typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
40typedef uint32_t CodeOffset; // Native code offset in bytes.
41
Brian Carlstrom7940e442013-07-12 13:46:57 -070042// Set to 1 to measure cost of suspend check.
43#define NO_SUSPEND 0
44
45#define IS_BINARY_OP (1ULL << kIsBinaryOp)
46#define IS_BRANCH (1ULL << kIsBranch)
47#define IS_IT (1ULL << kIsIT)
48#define IS_LOAD (1ULL << kMemLoad)
49#define IS_QUAD_OP (1ULL << kIsQuadOp)
50#define IS_QUIN_OP (1ULL << kIsQuinOp)
51#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
52#define IS_STORE (1ULL << kMemStore)
53#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
54#define IS_UNARY_OP (1ULL << kIsUnaryOp)
55#define NEEDS_FIXUP (1ULL << kPCRelFixup)
56#define NO_OPERAND (1ULL << kNoOperand)
57#define REG_DEF0 (1ULL << kRegDef0)
58#define REG_DEF1 (1ULL << kRegDef1)
59#define REG_DEFA (1ULL << kRegDefA)
60#define REG_DEFD (1ULL << kRegDefD)
61#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
62#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
63#define REG_DEF_LIST0 (1ULL << kRegDefList0)
64#define REG_DEF_LIST1 (1ULL << kRegDefList1)
65#define REG_DEF_LR (1ULL << kRegDefLR)
66#define REG_DEF_SP (1ULL << kRegDefSP)
67#define REG_USE0 (1ULL << kRegUse0)
68#define REG_USE1 (1ULL << kRegUse1)
69#define REG_USE2 (1ULL << kRegUse2)
70#define REG_USE3 (1ULL << kRegUse3)
71#define REG_USE4 (1ULL << kRegUse4)
72#define REG_USEA (1ULL << kRegUseA)
73#define REG_USEC (1ULL << kRegUseC)
74#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000075#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070076#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
77#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
78#define REG_USE_LIST0 (1ULL << kRegUseList0)
79#define REG_USE_LIST1 (1ULL << kRegUseList1)
80#define REG_USE_LR (1ULL << kRegUseLR)
81#define REG_USE_PC (1ULL << kRegUsePC)
82#define REG_USE_SP (1ULL << kRegUseSP)
83#define SETS_CCODES (1ULL << kSetsCCodes)
84#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070085#define USE_FP_STACK (1ULL << kUseFpStack)
Brian Carlstrom7940e442013-07-12 13:46:57 -070086
87// Common combo register usage patterns.
88#define REG_DEF01 (REG_DEF0 | REG_DEF1)
89#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
90#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
91#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
92#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +000093#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -070094#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
95#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
96#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
97#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
98#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
99#define REG_USE012 (REG_USE01 | REG_USE2)
100#define REG_USE014 (REG_USE01 | REG_USE4)
101#define REG_USE01 (REG_USE0 | REG_USE1)
102#define REG_USE02 (REG_USE0 | REG_USE2)
103#define REG_USE12 (REG_USE1 | REG_USE2)
104#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000105#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106
107struct BasicBlock;
108struct CallInfo;
109struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000110struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700112struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700113struct RegLocation;
114struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000115class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116class MIRGraph;
117class Mir2Lir;
118
119typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
120 const MethodReference& target_method,
121 uint32_t method_idx, uintptr_t direct_code,
122 uintptr_t direct_method, InvokeType type);
123
124typedef std::vector<uint8_t> CodeBuffer;
125
buzbeeb48819d2013-09-14 16:15:25 -0700126struct UseDefMasks {
127 uint64_t use_mask; // Resource mask for use.
128 uint64_t def_mask; // Resource mask for def.
129};
130
131struct AssemblyInfo {
132 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
133 uint8_t bytes[16]; // Encoded instruction bytes.
134};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135
136struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700137 CodeOffset offset; // Offset of this instruction.
138 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700139 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140 LIR* next;
141 LIR* prev;
142 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700144 unsigned int alias_info:17; // For Dalvik register disambiguation.
145 bool is_nop:1; // LIR is optimized away.
146 unsigned int size:4; // Note: size of encoded instruction is in bytes.
147 bool use_def_invalid:1; // If true, masks should not be used.
148 unsigned int generation:1; // Used to track visitation state during fixup pass.
149 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700151 union {
buzbee0d829482013-10-11 15:24:55 -0700152 UseDefMasks m; // Use & Def masks used during optimization.
153 AssemblyInfo a; // Instruction encoding used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700154 } u;
buzbee0d829482013-10-11 15:24:55 -0700155 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156};
157
158// Target-specific initialization.
159Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
160 ArenaAllocator* const arena);
161Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
162 ArenaAllocator* const arena);
163Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
164 ArenaAllocator* const arena);
165
166// Utility macros to traverse the LIR list.
167#define NEXT_LIR(lir) (lir->next)
168#define PREV_LIR(lir) (lir->prev)
169
170// Defines for alias_info (tracks Dalvik register references).
171#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700172#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
174#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
175
176// Common resource macros.
177#define ENCODE_CCODE (1ULL << kCCode)
178#define ENCODE_FP_STATUS (1ULL << kFPStatus)
179
180// Abstract memory locations.
181#define ENCODE_DALVIK_REG (1ULL << kDalvikReg)
182#define ENCODE_LITERAL (1ULL << kLiteral)
183#define ENCODE_HEAP_REF (1ULL << kHeapRef)
184#define ENCODE_MUST_NOT_ALIAS (1ULL << kMustNotAlias)
185
186#define ENCODE_ALL (~0ULL)
187#define ENCODE_MEM (ENCODE_DALVIK_REG | ENCODE_LITERAL | \
188 ENCODE_HEAP_REF | ENCODE_MUST_NOT_ALIAS)
buzbeec729a6b2013-09-14 16:04:31 -0700189
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800190#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
191#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
192 do { \
193 low_reg = both_regs & 0xff; \
194 high_reg = (both_regs >> 8) & 0xff; \
195 } while (false)
196
buzbeec729a6b2013-09-14 16:04:31 -0700197// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
198#define STARTING_DOUBLE_SREG 0x10000
199
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700200// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700201#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
202#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
203#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
204#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
205#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700206
207class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208 public:
buzbee0d829482013-10-11 15:24:55 -0700209 /*
210 * Auxiliary information describing the location of data embedded in the Dalvik
211 * byte code stream.
212 */
213 struct EmbeddedData {
214 CodeOffset offset; // Code offset of data block.
215 const uint16_t* table; // Original dex data.
216 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700217 };
218
buzbee0d829482013-10-11 15:24:55 -0700219 struct FillArrayData : EmbeddedData {
220 int32_t size;
221 };
222
223 struct SwitchTable : EmbeddedData {
224 LIR* anchor; // Reference instruction for relative offsets.
225 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226 };
227
228 /* Static register use counts */
229 struct RefCounts {
230 int count;
231 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232 };
233
234 /*
235 * Data structure tracking the mapping between a Dalvik register (pair) and a
236 * native register (pair). The idea is to reuse the previously loaded value
237 * if possible, otherwise to keep the value in a native register as long as
238 * possible.
239 */
240 struct RegisterInfo {
241 int reg; // Reg number
242 bool in_use; // Has it been allocated?
243 bool is_temp; // Can allocate as temp?
244 bool pair; // Part of a register pair?
245 int partner; // If pair, other reg of pair.
246 bool live; // Is there an associated SSA name?
247 bool dirty; // If live, is it dirty?
248 int s_reg; // Name of live value.
249 LIR *def_start; // Starting inst in last def sequence.
250 LIR *def_end; // Ending inst in last def sequence.
251 };
252
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700253 struct RegisterPool {
254 int num_core_regs;
255 RegisterInfo *core_regs;
256 int next_core_reg;
257 int num_fp_regs;
258 RegisterInfo *FPRegs;
259 int next_fp_reg;
260 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700261
262 struct PromotionMap {
263 RegLocationType core_location:3;
264 uint8_t core_reg;
265 RegLocationType fp_location:3;
266 uint8_t FpReg;
267 bool first_in_pair;
268 };
269
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800270 //
271 // Slow paths. This object is used generate a sequence of code that is executed in the
272 // slow path. For example, resolving a string or class is slow as it will only be executed
273 // once (after that it is resolved and doesn't need to be done again). We want slow paths
274 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
275 // branch over them.
276 //
277 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
278 // the Compile() function that will be called near the end of the code generated by the
279 // method.
280 //
281 // The basic flow for a slow path is:
282 //
283 // CMP reg, #value
284 // BEQ fromfast
285 // cont:
286 // ...
287 // fast path code
288 // ...
289 // more code
290 // ...
291 // RETURN
292 ///
293 // fromfast:
294 // ...
295 // slow path code
296 // ...
297 // B cont
298 //
299 // So you see we need two labels and two branches. The first branch (called fromfast) is
300 // the conditional branch to the slow path code. The second label (called cont) is used
301 // as an unconditional branch target for getting back to the code after the slow path
302 // has completed.
303 //
304
305 class LIRSlowPath {
306 public:
307 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
308 LIR* cont = nullptr) :
309 m2l_(m2l), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
310 }
311 virtual ~LIRSlowPath() {}
312 virtual void Compile() = 0;
313
314 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000315 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800316 }
317
318 protected:
319 LIR* GenerateTargetLabel();
320
321 Mir2Lir* const m2l_;
322 const DexOffset current_dex_pc_;
323 LIR* const fromfast_;
324 LIR* const cont_;
325 };
326
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700327 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700328
329 int32_t s4FromSwitchData(const void* switch_data) {
330 return *reinterpret_cast<const int32_t*>(switch_data);
331 }
332
333 RegisterClass oat_reg_class_by_size(OpSize size) {
334 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
Brian Carlstromdf629502013-07-17 22:39:56 -0700335 size == kSignedByte) ? kCoreReg : kAnyReg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 }
337
338 size_t CodeBufferSizeInBytes() {
339 return code_buffer_.size() / sizeof(code_buffer_[0]);
340 }
341
buzbee409fe942013-10-11 10:49:56 -0700342 bool IsPseudoLirOp(int opcode) {
343 return (opcode < 0);
344 }
345
buzbee0d829482013-10-11 15:24:55 -0700346 /*
347 * LIR operands are 32-bit integers. Sometimes, (especially for managing
348 * instructions which require PC-relative fixups), we need the operands to carry
349 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
350 * hold that index in the operand array.
351 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
352 * may be worth conditionally-compiling a set of identity functions here.
353 */
354 uint32_t WrapPointer(void* pointer) {
355 uint32_t res = pointer_storage_.Size();
356 pointer_storage_.Insert(pointer);
357 return res;
358 }
359
360 void* UnwrapPointer(size_t index) {
361 return pointer_storage_.Get(index);
362 }
363
364 // strdup(), but allocates from the arena.
365 char* ArenaStrdup(const char* str) {
366 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000367 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700368 if (res != NULL) {
369 strncpy(res, str, len);
370 }
371 return res;
372 }
373
Brian Carlstrom7940e442013-07-12 13:46:57 -0700374 // Shared by all targets - implemented in codegen_util.cc
375 void AppendLIR(LIR* lir);
376 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
377 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
378
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800379 /**
380 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
381 * to place in a frame.
382 * @return Returns the maximum number of compiler temporaries.
383 */
384 size_t GetMaxPossibleCompilerTemps() const;
385
386 /**
387 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
388 * @return Returns the size in bytes for space needed for compiler temporary spill region.
389 */
390 size_t GetNumBytesForCompilerTempSpillRegion();
391
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800392 DexOffset GetCurrentDexPc() const {
393 return current_dalvik_offset_;
394 }
395
Brian Carlstrom7940e442013-07-12 13:46:57 -0700396 int ComputeFrameSize();
397 virtual void Materialize();
398 virtual CompiledMethod* GetCompiledMethod();
399 void MarkSafepointPC(LIR* inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700400 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700401 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
402 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
403 void SetupRegMask(uint64_t* mask, int reg);
404 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
405 void DumpPromotionMap();
406 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700407 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700408 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
409 LIR* NewLIR0(int opcode);
410 LIR* NewLIR1(int opcode, int dest);
411 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800412 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700413 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
414 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
415 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
416 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
417 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
418 LIR* AddWordData(LIR* *constant_list_p, int value);
419 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
420 void ProcessSwitchTables();
421 void DumpSparseSwitchTable(const uint16_t* table);
422 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700423 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700424 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700425 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700426 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
427 bool IsInexpensiveConstant(RegLocation rl_src);
428 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000429 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800430 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700431 void InstallSwitchTables();
432 void InstallFillArrayData();
433 bool VerifyCatchEntries();
434 void CreateMappingTables();
435 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700436 int AssignLiteralOffset(CodeOffset offset);
437 int AssignSwitchTablesOffset(CodeOffset offset);
438 int AssignFillArrayDataOffset(CodeOffset offset);
439 LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
440 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
441 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700442
443 // Shared by all targets - implemented in local_optimizations.cc
444 void ConvertMemOpIntoMove(LIR* orig_lir, int dest, int src);
445 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
446 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
447 void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700448
449 // Shared by all targets - implemented in ralloc_util.cc
450 int GetSRegHi(int lowSreg);
451 bool oat_live_out(int s_reg);
452 int oatSSASrc(MIR* mir, int num);
453 void SimpleRegAlloc();
454 void ResetRegPool();
455 void CompilerInitPool(RegisterInfo* regs, int* reg_nums, int num);
456 void DumpRegPool(RegisterInfo* p, int num_regs);
457 void DumpCoreRegPool();
458 void DumpFpRegPool();
459 /* Mark a temp register as dead. Does not affect allocation state. */
460 void Clobber(int reg) {
461 ClobberBody(GetRegInfo(reg));
462 }
463 void ClobberSRegBody(RegisterInfo* p, int num_regs, int s_reg);
464 void ClobberSReg(int s_reg);
465 int SRegToPMap(int s_reg);
466 void RecordCorePromotion(int reg, int s_reg);
467 int AllocPreservedCoreReg(int s_reg);
468 void RecordFpPromotion(int reg, int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700469 int AllocPreservedSingle(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700470 int AllocPreservedDouble(int s_reg);
buzbeec729a6b2013-09-14 16:04:31 -0700471 int AllocTempBody(RegisterInfo* p, int num_regs, int* next_temp, bool required);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000472 virtual int AllocTempDouble();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700473 int AllocFreeTemp();
474 int AllocTemp();
475 int AllocTempFloat();
476 RegisterInfo* AllocLiveBody(RegisterInfo* p, int num_regs, int s_reg);
477 RegisterInfo* AllocLive(int s_reg, int reg_class);
478 void FreeTemp(int reg);
479 RegisterInfo* IsLive(int reg);
480 RegisterInfo* IsTemp(int reg);
481 RegisterInfo* IsPromoted(int reg);
482 bool IsDirty(int reg);
483 void LockTemp(int reg);
484 void ResetDef(int reg);
485 void NullifyRange(LIR *start, LIR *finish, int s_reg1, int s_reg2);
486 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
487 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
488 RegLocation WideToNarrow(RegLocation rl);
489 void ResetDefLoc(RegLocation rl);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000490 virtual void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 void ResetDefTracking();
492 void ClobberAllRegs();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800493 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700494 void FlushAllRegsBody(RegisterInfo* info, int num_regs);
495 void FlushAllRegs();
496 bool RegClassMatches(int reg_class, int reg);
497 void MarkLive(int reg, int s_reg);
498 void MarkTemp(int reg);
499 void UnmarkTemp(int reg);
500 void MarkPair(int low_reg, int high_reg);
501 void MarkClean(RegLocation loc);
502 void MarkDirty(RegLocation loc);
503 void MarkInUse(int reg);
504 void CopyRegInfo(int new_reg, int old_reg);
505 bool CheckCorePoolSanity();
506 RegLocation UpdateLoc(RegLocation loc);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000507 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700508 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800509
510 /**
511 * @brief Used to load register location into a typed temporary or pair of temporaries.
512 * @see EvalLoc
513 * @param loc The register location to load from.
514 * @param reg_class Type of register needed.
515 * @param update Whether the liveness information should be updated.
516 * @return Returns the properly typed temporary in physical register pairs.
517 */
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000518 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800519
520 /**
521 * @brief Used to load register location into a typed temporary.
522 * @param loc The register location to load from.
523 * @param reg_class Type of register needed.
524 * @param update Whether the liveness information should be updated.
525 * @return Returns the properly typed temporary in physical register.
526 */
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000527 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800528
buzbeec729a6b2013-09-14 16:04:31 -0700529 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700530 void DumpCounts(const RefCounts* arr, int size, const char* msg);
531 void DoPromotion();
532 int VRegOffset(int v_reg);
533 int SRegOffset(int s_reg);
534 RegLocation GetReturnWide(bool is_double);
535 RegLocation GetReturn(bool is_float);
buzbeebd663de2013-09-10 15:41:31 -0700536 RegisterInfo* GetRegInfo(int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700537
538 // Shared by all targets - implemented in gen_common.cc.
Vladimir Marko3bc86152014-03-13 14:11:28 +0000539 void AddIntrinsicLaunchpad(CallInfo* info, LIR* branch, LIR* resume = nullptr);
buzbee11b63d12013-08-27 07:34:17 -0700540 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700541 RegLocation rl_src, RegLocation rl_dest, int lit);
542 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
543 void HandleSuspendLaunchPads();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 void HandleThrowLaunchPads();
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800545 void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700546 void GenBarrier();
547 LIR* GenCheck(ConditionCode c_code, ThrowKind kind);
548 LIR* GenImmedCheck(ConditionCode c_code, int reg, int imm_val,
549 ThrowKind kind);
Dave Allisonb373e092014-02-20 16:06:36 -0800550 LIR* GenNullCheck(int m_reg, int opt_flags);
551 void MarkPossibleNullPointerException(int opt_flags);
552 void MarkPossibleStackOverflowException();
553 void ForceImplicitNullCheck(int reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554 LIR* GenRegRegCheck(ConditionCode c_code, int reg1, int reg2,
555 ThrowKind kind);
556 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
557 RegLocation rl_src2, LIR* taken, LIR* fall_through);
558 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
559 LIR* taken, LIR* fall_through);
560 void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
561 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
562 RegLocation rl_src);
563 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
564 RegLocation rl_src);
565 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000566 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700567 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000568 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700569 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000570 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000572 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700573 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700574 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
575 RegLocation rl_src);
576
Brian Carlstrom7940e442013-07-12 13:46:57 -0700577 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
578 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
579 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
580 void GenThrow(RegLocation rl_src);
581 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest,
582 RegLocation rl_src);
583 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx,
584 RegLocation rl_src);
585 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
586 RegLocation rl_src1, RegLocation rl_src2);
587 void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
588 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700589 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
590 RegLocation rl_src, int lit);
591 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
592 RegLocation rl_src1, RegLocation rl_src2);
Ian Rogers468532e2013-08-05 10:56:33 -0700593 void GenConversionCall(ThreadOffset func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700594 RegLocation rl_src);
595 void GenSuspendTest(int opt_flags);
596 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800597
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000598 // This will be overridden by x86 implementation.
599 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800600 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
601 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602
603 // Shared by all targets - implemented in gen_invoke.cc.
Ian Rogers468532e2013-08-05 10:56:33 -0700604 int CallHelperSetup(ThreadOffset helper_offset);
605 LIR* CallHelper(int r_tgt, ThreadOffset helper_offset, bool safepoint_pc);
606 void CallRuntimeHelperImm(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
607 void CallRuntimeHelperReg(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
608 void CallRuntimeHelperRegLocation(ThreadOffset helper_offset, RegLocation arg0,
609 bool safepoint_pc);
610 void CallRuntimeHelperImmImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700611 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700612 void CallRuntimeHelperImmRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700613 RegLocation arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700614 void CallRuntimeHelperRegLocationImm(ThreadOffset helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700615 int arg1, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700616 void CallRuntimeHelperImmReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700617 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700618 void CallRuntimeHelperRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700619 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700620 void CallRuntimeHelperImmMethod(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700621 bool safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800622 void CallRuntimeHelperRegMethod(ThreadOffset helper_offset, int arg0, bool safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800623 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset helper_offset, int arg0,
624 RegLocation arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700625 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700626 RegLocation arg0, RegLocation arg1,
627 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700628 void CallRuntimeHelperRegReg(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700629 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700630 void CallRuntimeHelperRegRegImm(ThreadOffset helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700631 int arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700632 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700633 RegLocation arg2, bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700634 void CallRuntimeHelperImmMethodImm(ThreadOffset helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 bool safepoint_pc);
Ian Rogers468532e2013-08-05 10:56:33 -0700636 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700637 int arg0, RegLocation arg1, RegLocation arg2,
638 bool safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700639 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset helper_offset,
640 RegLocation arg0, RegLocation arg1,
641 RegLocation arg2,
642 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700643 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000644 void GenInvokeNoInline(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700645 void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
646 int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
647 NextCallInsn next_call_insn,
648 const MethodReference& target_method,
649 uint32_t vtable_idx,
650 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
651 bool skip_this);
652 int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
653 NextCallInsn next_call_insn,
654 const MethodReference& target_method,
655 uint32_t vtable_idx,
656 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
657 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800658
659 /**
660 * @brief Used to determine the register location of destination.
661 * @details This is needed during generation of inline intrinsics because it finds destination of return,
662 * either the physical register or the target of move-result.
663 * @param info Information about the invoke.
664 * @return Returns the destination location.
665 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800667
668 /**
669 * @brief Used to determine the wide register location of destination.
670 * @see InlineTarget
671 * @param info Information about the invoke.
672 * @return Returns the destination location.
673 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700674 RegLocation InlineTargetWide(CallInfo* info);
675
676 bool GenInlinedCharAt(CallInfo* info);
677 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000678 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 bool GenInlinedAbsInt(CallInfo* info);
680 bool GenInlinedAbsLong(CallInfo* info);
Yixin Shoudbb17e32014-02-07 05:09:30 -0800681 bool GenInlinedAbsFloat(CallInfo* info);
682 bool GenInlinedAbsDouble(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700683 bool GenInlinedFloatCvt(CallInfo* info);
684 bool GenInlinedDoubleCvt(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800685 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700686 bool GenInlinedStringCompareTo(CallInfo* info);
687 bool GenInlinedCurrentThread(CallInfo* info);
688 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
689 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
690 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 int LoadArgRegs(CallInfo* info, int call_state,
692 NextCallInsn next_call_insn,
693 const MethodReference& target_method,
694 uint32_t vtable_idx,
695 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
696 bool skip_this);
697
698 // Shared by all targets - implemented in gen_loadstore.cc.
699 RegLocation LoadCurrMethod();
700 void LoadCurrMethodDirect(int r_tgt);
701 LIR* LoadConstant(int r_dest, int value);
702 LIR* LoadWordDisp(int rBase, int displacement, int r_dest);
703 RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
704 RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
705 void LoadValueDirect(RegLocation rl_src, int r_dest);
706 void LoadValueDirectFixed(RegLocation rl_src, int r_dest);
707 void LoadValueDirectWide(RegLocation rl_src, int reg_lo, int reg_hi);
708 void LoadValueDirectWideFixed(RegLocation rl_src, int reg_lo, int reg_hi);
709 LIR* StoreWordDisp(int rBase, int displacement, int r_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800710
711 /**
712 * @brief Used to do the final store in the destination as per bytecode semantics.
713 * @param rl_dest The destination dalvik register location.
714 * @param rl_src The source register location. Can be either physical register or dalvik register.
715 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700716 void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800717
718 /**
719 * @brief Used to do the final store in a wide destination as per bytecode semantics.
720 * @see StoreValue
721 * @param rl_dest The destination dalvik register location.
722 * @param rl_src The source register location. Can be either physical register or dalvik register.
723 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
725
Mark Mendelle02d48f2014-01-15 11:19:23 -0800726 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800727 * @brief Used to do the final store to a destination as per bytecode semantics.
728 * @see StoreValue
729 * @param rl_dest The destination dalvik register location.
730 * @param rl_src The source register location. It must be kLocPhysReg
731 *
732 * This is used for x86 two operand computations, where we have computed the correct
733 * register value that now needs to be properly registered. This is used to avoid an
734 * extra register copy that would result if StoreValue was called.
735 */
736 void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
737
738 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -0800739 * @brief Used to do the final store in a wide destination as per bytecode semantics.
740 * @see StoreValueWide
741 * @param rl_dest The destination dalvik register location.
742 * @param rl_src The source register location. It must be kLocPhysReg
743 *
744 * This is used for x86 two operand computations, where we have computed the correct
745 * register values that now need to be properly registered. This is used to avoid an
746 * extra pair of register copies that would result if StoreValueWide was called.
747 */
748 void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
749
Brian Carlstrom7940e442013-07-12 13:46:57 -0700750 // Shared by all targets - implemented in mir_to_lir.cc.
751 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
752 void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
753 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800754 bool SpecialMIR2LIR(const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700755 void MethodMIR2LIR();
756
Mark Mendell55d0eac2014-02-06 11:02:52 -0800757 /*
758 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700759 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800760 * @param type How the method will be invoked.
761 * @param register that will contain the code address.
762 * @note register will be passed to TargetReg to get physical register.
763 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700764 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800765 SpecialTargetRegister symbolic_reg);
766
767 /*
768 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -0700769 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -0800770 * @param type How the method will be invoked.
771 * @param register that will contain the code address.
772 * @note register will be passed to TargetReg to get physical register.
773 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700774 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800775 SpecialTargetRegister symbolic_reg);
776
777 /*
778 * @brief Load the Class* of a Dex Class type into the register.
779 * @param type How the method will be invoked.
780 * @param register that will contain the code address.
781 * @note register will be passed to TargetReg to get physical register.
782 */
783 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
784
Mark Mendell766e9292014-01-27 07:55:47 -0800785 // Routines that work for the generic case, but may be overriden by target.
786 /*
787 * @brief Compare memory to immediate, and branch if condition true.
788 * @param cond The condition code that when true will branch to the target.
789 * @param temp_reg A temporary register that can be used if compare to memory is not
790 * supported by the architecture.
791 * @param base_reg The register holding the base address.
792 * @param offset The offset from the base.
793 * @param check_value The immediate to compare to.
794 * @returns The branch instruction that was generated.
795 */
796 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, int temp_reg, int base_reg,
797 int offset, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700798
799 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -0700800 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700801 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -0700802 virtual int LoadHelper(ThreadOffset offset) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -0800803 virtual LIR* CheckSuspendUsingLoad() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700804 virtual LIR* LoadBaseDisp(int rBase, int displacement, int r_dest, OpSize size, int s_reg) = 0;
805 virtual LIR* LoadBaseDispWide(int rBase, int displacement, int r_dest_lo, int r_dest_hi,
806 int s_reg) = 0;
807 virtual LIR* LoadBaseIndexed(int rBase, int r_index, int r_dest, int scale, OpSize size) = 0;
808 virtual LIR* LoadBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
809 int r_dest, int r_dest_hi, OpSize size, int s_reg) = 0;
810 virtual LIR* LoadConstantNoClobber(int r_dest, int value) = 0;
811 virtual LIR* LoadConstantWide(int r_dest_lo, int r_dest_hi, int64_t value) = 0;
812 virtual LIR* StoreBaseDisp(int rBase, int displacement, int r_src, OpSize size) = 0;
813 virtual LIR* StoreBaseDispWide(int rBase, int displacement, int r_src_lo, int r_src_hi) = 0;
814 virtual LIR* StoreBaseIndexed(int rBase, int r_index, int r_src, int scale, OpSize size) = 0;
815 virtual LIR* StoreBaseIndexedDisp(int rBase, int r_index, int scale, int displacement,
816 int r_src, int r_src_hi, OpSize size, int s_reg) = 0;
817 virtual void MarkGCCard(int val_reg, int tgt_addr_reg) = 0;
818
819 // Required for target - register utilities.
820 virtual bool IsFpReg(int reg) = 0;
821 virtual bool SameRegType(int reg1, int reg2) = 0;
822 virtual int AllocTypedTemp(bool fp_hint, int reg_class) = 0;
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000823 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700824 virtual int S2d(int low_reg, int high_reg) = 0;
825 virtual int TargetReg(SpecialTargetRegister reg) = 0;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800826 virtual int GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700827 virtual RegLocation GetReturnAlt() = 0;
828 virtual RegLocation GetReturnWideAlt() = 0;
829 virtual RegLocation LocCReturn() = 0;
830 virtual RegLocation LocCReturnDouble() = 0;
831 virtual RegLocation LocCReturnFloat() = 0;
832 virtual RegLocation LocCReturnWide() = 0;
833 virtual uint32_t FpRegMask() = 0;
834 virtual uint64_t GetRegMaskCommon(int reg) = 0;
835 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000836 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700837 virtual void FlushReg(int reg) = 0;
838 virtual void FlushRegWide(int reg1, int reg2) = 0;
839 virtual void FreeCallTemps() = 0;
840 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free) = 0;
841 virtual void LockCallTemps() = 0;
842 virtual void MarkPreservedSingle(int v_reg, int reg) = 0;
843 virtual void CompilerInitializeRegAlloc() = 0;
844
845 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -0700846 virtual void AssembleLIR() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700847 virtual void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix) = 0;
buzbeeb48819d2013-09-14 16:15:25 -0700848 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849 virtual const char* GetTargetInstFmt(int opcode) = 0;
850 virtual const char* GetTargetInstName(int opcode) = 0;
851 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
852 virtual uint64_t GetPCUseDefEncoding() = 0;
853 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
854 virtual int GetInsnSize(LIR* lir) = 0;
855 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
856
857 // Required for target - Dalvik-level generators.
858 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
859 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800860 virtual void GenMulLong(Instruction::Code,
861 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700862 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800863 virtual void GenAddLong(Instruction::Code,
864 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700865 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800866 virtual void GenAndLong(Instruction::Code,
867 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868 RegLocation rl_src2) = 0;
869 virtual void GenArithOpDouble(Instruction::Code opcode,
870 RegLocation rl_dest, RegLocation rl_src1,
871 RegLocation rl_src2) = 0;
872 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
873 RegLocation rl_src1, RegLocation rl_src2) = 0;
874 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
875 RegLocation rl_src1, RegLocation rl_src2) = 0;
876 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
877 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +0000878 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800879
880 /**
881 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
882 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
883 * that applies on integers. The generated code will write the smallest or largest value
884 * directly into the destination register as specified by the invoke information.
885 * @param info Information about the invoke.
886 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
887 * @return Returns true if successfully generated
888 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800890
Brian Carlstrom7940e442013-07-12 13:46:57 -0700891 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +0000892 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
893 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700894 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800895 virtual void GenOrLong(Instruction::Code,
896 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700897 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800898 virtual void GenSubLong(Instruction::Code,
899 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700900 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -0800901 virtual void GenXorLong(Instruction::Code,
902 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700903 RegLocation rl_src2) = 0;
904 virtual LIR* GenRegMemCheck(ConditionCode c_code, int reg1, int base,
905 int offset, ThrowKind kind) = 0;
906 virtual RegLocation GenDivRem(RegLocation rl_dest, int reg_lo, int reg_hi,
907 bool is_div) = 0;
908 virtual RegLocation GenDivRemLit(RegLocation rl_dest, int reg_lo, int lit,
909 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -0800910 /*
911 * @brief Generate an integer div or rem operation by a literal.
912 * @param rl_dest Destination Location.
913 * @param rl_src1 Numerator Location.
914 * @param rl_src2 Divisor Location.
915 * @param is_div 'true' if this is a division, 'false' for a remainder.
916 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
917 */
918 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
919 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
920 /*
921 * @brief Generate an integer div or rem operation by a literal.
922 * @param rl_dest Destination Location.
923 * @param rl_src Numerator Location.
924 * @param lit Divisor.
925 * @param is_div 'true' if this is a division, 'false' for a remainder.
926 */
927 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1,
928 int lit, bool is_div) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700929 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1,
930 RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800931
932 /**
933 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
934 * @details This is used for generating DivideByZero checks when divisor is held in two separate registers.
935 * @param reg_lo The register holding the lower 32-bits.
936 * @param reg_hi The register holding the upper 32-bits.
937 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700938 virtual void GenDivZeroCheck(int reg_lo, int reg_hi) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -0800939
Brian Carlstrom7940e442013-07-12 13:46:57 -0700940 virtual void GenEntrySequence(RegLocation* ArgLocs,
941 RegLocation rl_method) = 0;
942 virtual void GenExitSequence() = 0;
buzbee0d829482013-10-11 15:24:55 -0700943 virtual void GenFillArrayData(DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700944 RegLocation rl_src) = 0;
945 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias,
946 bool is_double) = 0;
947 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800948
949 /**
950 * @brief Lowers the kMirOpSelect MIR into LIR.
951 * @param bb The basic block in which the MIR is from.
952 * @param mir The MIR whose opcode is kMirOpSelect.
953 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700954 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -0800955
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956 virtual void GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957 virtual void GenMoveException(RegLocation rl_dest) = 0;
958 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src,
959 RegLocation rl_result, int lit, int first_bit,
960 int second_bit) = 0;
961 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
962 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee0d829482013-10-11 15:24:55 -0700963 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700964 RegLocation rl_src) = 0;
buzbee0d829482013-10-11 15:24:55 -0700965 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700966 RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700967 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
968 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
969 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700970 RegLocation rl_index, RegLocation rl_src, int scale,
971 bool card_mark) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700972 virtual void GenShiftImmOpLong(Instruction::Code opcode,
973 RegLocation rl_dest, RegLocation rl_src1,
974 RegLocation rl_shift) = 0;
975
976 // Required for target - single operation generators.
977 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee0d829482013-10-11 15:24:55 -0700978 virtual LIR* OpCmpBranch(ConditionCode cond, int src1, int src2, LIR* target) = 0;
979 virtual LIR* OpCmpImmBranch(ConditionCode cond, int reg, int check_value, LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee0d829482013-10-11 15:24:55 -0700981 virtual LIR* OpDecAndBranch(ConditionCode c_code, int reg, LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700982 virtual LIR* OpFpRegCopy(int r_dest, int r_src) = 0;
983 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
984 virtual LIR* OpMem(OpKind op, int rBase, int disp) = 0;
985 virtual LIR* OpPcRelLoad(int reg, LIR* target) = 0;
986 virtual LIR* OpReg(OpKind op, int r_dest_src) = 0;
987 virtual LIR* OpRegCopy(int r_dest, int r_src) = 0;
988 virtual LIR* OpRegCopyNoInsert(int r_dest, int r_src) = 0;
989 virtual LIR* OpRegImm(OpKind op, int r_dest_src1, int value) = 0;
990 virtual LIR* OpRegMem(OpKind op, int r_dest, int rBase, int offset) = 0;
991 virtual LIR* OpRegReg(OpKind op, int r_dest_src1, int r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800992
993 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800994 * @brief Used to generate an LIR that does a load from mem to reg.
995 * @param r_dest The destination physical register.
996 * @param r_base The base physical register for memory operand.
997 * @param offset The displacement for memory operand.
998 * @param move_type Specification on the move desired (size, alignment, register kind).
999 * @return Returns the generate move LIR.
1000 */
1001 virtual LIR* OpMovRegMem(int r_dest, int r_base, int offset, MoveType move_type) = 0;
1002
1003 /**
1004 * @brief Used to generate an LIR that does a store from reg to mem.
1005 * @param r_base The base physical register for memory operand.
1006 * @param offset The displacement for memory operand.
1007 * @param r_src The destination physical register.
1008 * @param bytes_to_move The number of bytes to move.
1009 * @param is_aligned Whether the memory location is known to be aligned.
1010 * @return Returns the generate move LIR.
1011 */
1012 virtual LIR* OpMovMemReg(int r_base, int offset, int r_src, MoveType move_type) = 0;
1013
1014 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001015 * @brief Used for generating a conditional register to register operation.
1016 * @param op The opcode kind.
1017 * @param cc The condition code that when true will perform the opcode.
1018 * @param r_dest The destination physical register.
1019 * @param r_src The source physical register.
1020 * @return Returns the newly created LIR or null in case of creation failure.
1021 */
1022 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, int r_dest, int r_src) = 0;
1023
Brian Carlstrom7940e442013-07-12 13:46:57 -07001024 virtual LIR* OpRegRegImm(OpKind op, int r_dest, int r_src1, int value) = 0;
buzbee0d829482013-10-11 15:24:55 -07001025 virtual LIR* OpRegRegReg(OpKind op, int r_dest, int r_src1, int r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001026 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -07001027 virtual LIR* OpThreadMem(OpKind op, ThreadOffset thread_offset) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001028 virtual LIR* OpVldm(int rBase, int count) = 0;
1029 virtual LIR* OpVstm(int rBase, int count) = 0;
buzbee0d829482013-10-11 15:24:55 -07001030 virtual void OpLea(int rBase, int reg1, int reg2, int scale, int offset) = 0;
1031 virtual void OpRegCopyWide(int dest_lo, int dest_hi, int src_lo, int src_hi) = 0;
Ian Rogers468532e2013-08-05 10:56:33 -07001032 virtual void OpTlsCmp(ThreadOffset offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001033 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1034 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1035 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1036 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1037
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001038 // May be optimized by targets.
1039 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1040 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1041
Brian Carlstrom7940e442013-07-12 13:46:57 -07001042 // Temp workaround
1043 void Workaround7250540(RegLocation rl_dest, int value);
1044
1045 protected:
1046 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1047
1048 CompilationUnit* GetCompilationUnit() {
1049 return cu_;
1050 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001051 /*
1052 * @brief Returns the index of the lowest set bit in 'x'.
1053 * @param x Value to be examined.
1054 * @returns The bit number of the lowest bit set in the value.
1055 */
1056 int32_t LowestSetBit(uint64_t x);
1057 /*
1058 * @brief Is this value a power of two?
1059 * @param x Value to be examined.
1060 * @returns 'true' if only 1 bit is set in the value.
1061 */
1062 bool IsPowerOfTwo(uint64_t x);
1063 /*
1064 * @brief Do these SRs overlap?
1065 * @param rl_op1 One RegLocation
1066 * @param rl_op2 The other RegLocation
1067 * @return 'true' if the VR pairs overlap
1068 *
1069 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1070 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1071 * dex, we'll want to make this case illegal.
1072 */
1073 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001074
Mark Mendelle02d48f2014-01-15 11:19:23 -08001075 /*
1076 * @brief Force a location (in a register) into a temporary register
1077 * @param loc location of result
1078 * @returns update location
1079 */
1080 RegLocation ForceTemp(RegLocation loc);
1081
1082 /*
1083 * @brief Force a wide location (in registers) into temporary registers
1084 * @param loc location of result
1085 * @returns update location
1086 */
1087 RegLocation ForceTempWide(RegLocation loc);
1088
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001089 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1090 RegLocation rl_dest, RegLocation rl_src);
1091
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001092 void AddSlowPath(LIRSlowPath* slowpath);
1093
Mark Mendell6607d972014-02-10 06:54:18 -08001094 virtual void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1095 bool type_known_abstract, bool use_declaring_class,
1096 bool can_assume_type_is_in_dex_cache,
1097 uint32_t type_idx, RegLocation rl_dest,
1098 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001099 /*
1100 * @brief Generate the debug_frame FDE information if possible.
1101 * @returns pointer to vector containg CFE information, or NULL.
1102 */
1103 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001104
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001105 /**
1106 * @brief Used to insert marker that can be used to associate MIR with LIR.
1107 * @details Only inserts marker if verbosity is enabled.
1108 * @param mir The mir that is currently being generated.
1109 */
1110 void GenPrintLabel(MIR* mir);
1111
1112 /**
1113 * @brief Used to generate return sequence when there is no frame.
1114 * @details Assumes that the return registers have already been populated.
1115 */
1116 virtual void GenSpecialExitSequence() = 0;
1117
1118 /**
1119 * @brief Used to generate code for special methods that are known to be
1120 * small enough to work in frameless mode.
1121 * @param bb The basic block of the first MIR.
1122 * @param mir The first MIR of the special method.
1123 * @param special Information about the special method.
1124 * @return Returns whether or not this was handled successfully. Returns false
1125 * if caller should punt to normal MIR2LIR conversion.
1126 */
1127 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1128
Mark Mendell6607d972014-02-10 06:54:18 -08001129 private:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001130 void ClobberBody(RegisterInfo* p);
1131 void ResetDefBody(RegisterInfo* p) {
1132 p->def_start = NULL;
1133 p->def_end = NULL;
1134 }
1135
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001136 void SetCurrentDexPc(DexOffset dexpc) {
1137 current_dalvik_offset_ = dexpc;
1138 }
1139
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001140 /**
1141 * @brief Used to lock register if argument at in_position was passed that way.
1142 * @details Does nothing if the argument is passed via stack.
1143 * @param in_position The argument number whose register to lock.
1144 * @param wide Whether the argument is wide.
1145 */
1146 void LockArg(int in_position, bool wide = false);
1147
1148 /**
1149 * @brief Used to load VR argument to a physical register.
1150 * @details The load is only done if the argument is not already in physical register.
1151 * LockArg must have been previously called.
1152 * @param in_position The argument number to load.
1153 * @param wide Whether the argument is 64-bit or not.
1154 * @return Returns the register (or register pair) for the loaded argument.
1155 */
1156 int LoadArg(int in_position, bool wide = false);
1157
1158 /**
1159 * @brief Used to load a VR argument directly to a specified register location.
1160 * @param in_position The argument number to place in register.
1161 * @param rl_dest The register location where to place argument.
1162 */
1163 void LoadArgDirect(int in_position, RegLocation rl_dest);
1164
1165 /**
1166 * @brief Used to generate LIR for special getter method.
1167 * @param mir The mir that represents the iget.
1168 * @param special Information about the special getter method.
1169 * @return Returns whether LIR was successfully generated.
1170 */
1171 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1172
1173 /**
1174 * @brief Used to generate LIR for special setter method.
1175 * @param mir The mir that represents the iput.
1176 * @param special Information about the special setter method.
1177 * @return Returns whether LIR was successfully generated.
1178 */
1179 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1180
1181 /**
1182 * @brief Used to generate LIR for special return-args method.
1183 * @param mir The mir that represents the return of argument.
1184 * @param special Information about the special return-args method.
1185 * @return Returns whether LIR was successfully generated.
1186 */
1187 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1188
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001189
Brian Carlstrom7940e442013-07-12 13:46:57 -07001190 public:
1191 // TODO: add accessors for these.
1192 LIR* literal_list_; // Constants.
1193 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001194 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001195 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001196 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001197
1198 protected:
1199 CompilationUnit* const cu_;
1200 MIRGraph* const mir_graph_;
1201 GrowableArray<SwitchTable*> switch_tables_;
1202 GrowableArray<FillArrayData*> fill_array_data_;
1203 GrowableArray<LIR*> throw_launchpads_;
1204 GrowableArray<LIR*> suspend_launchpads_;
buzbeebd663de2013-09-10 15:41:31 -07001205 GrowableArray<RegisterInfo*> tempreg_info_;
1206 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001207 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001208 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1209 CodeOffset data_offset_; // starting offset of literal pool.
1210 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001211 LIR* block_label_list_;
1212 PromotionMap* promotion_map_;
1213 /*
1214 * TODO: The code generation utilities don't have a built-in
1215 * mechanism to propagate the original Dalvik opcode address to the
1216 * associated generated instructions. For the trace compiler, this wasn't
1217 * necessary because the interpreter handled all throws and debugging
1218 * requests. For now we'll handle this by placing the Dalvik offset
1219 * in the CompilationUnit struct before codegen for each instruction.
1220 * The low-level LIR creation utilites will pull it from here. Rework this.
1221 */
buzbee0d829482013-10-11 15:24:55 -07001222 DexOffset current_dalvik_offset_;
1223 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001224 RegisterPool* reg_pool_;
1225 /*
1226 * Sanity checking for the register temp tracking. The same ssa
1227 * name should never be associated with one temp register per
1228 * instruction compilation.
1229 */
1230 int live_sreg_;
1231 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001232 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001233 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001234 std::vector<uint32_t> core_vmap_table_;
1235 std::vector<uint32_t> fp_vmap_table_;
1236 std::vector<uint8_t> native_gc_map_;
1237 int num_core_spills_;
1238 int num_fp_spills_;
1239 int frame_size_;
1240 unsigned int core_spill_mask_;
1241 unsigned int fp_spill_mask_;
1242 LIR* first_lir_insn_;
1243 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001244
1245 GrowableArray<LIRSlowPath*> slow_paths_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246}; // Class Mir2Lir
1247
1248} // namespace art
1249
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001250#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_