blob: ea3c901fa64e65e1cf06cd0d1cc8bc1299e353b0 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
18#define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "dex/compiler_internals.h"
21#include "mips_lir.h"
22
23namespace art {
24
Ian Rogerse2143c02014-03-28 08:47:16 -070025class MipsMir2Lir FINAL : public Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -070026 public:
Brian Carlstrom7940e442013-07-12 13:46:57 -070027 MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
28
29 // Required for target - codegen utilities.
buzbee11b63d12013-08-27 07:34:17 -070030 bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src,
buzbee2700f7e2014-03-07 09:46:20 -080031 RegLocation rl_dest, int lit);
Ian Rogerse2143c02014-03-28 08:47:16 -070032 bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE;
Dave Allisonb373e092014-02-20 16:06:36 -080033 LIR* CheckSuspendUsingLoad() OVERRIDE;
Andreas Gampe2f244e92014-05-08 03:35:25 -070034 RegStorage LoadHelper(ThreadOffset<4> offset) OVERRIDE;
35 RegStorage LoadHelper(ThreadOffset<8> offset) OVERRIDE;
Vladimir Marko674744e2014-04-24 15:18:26 +010036 LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
37 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010038 LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
39 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080040 LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010041 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080042 LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010043 RegStorage r_dest, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080044 LIR* LoadConstantNoClobber(RegStorage r_dest, int value);
45 LIR* LoadConstantWide(RegStorage r_dest, int64_t value);
Vladimir Marko674744e2014-04-24 15:18:26 +010046 LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
47 OpSize size) OVERRIDE;
Vladimir Marko3bf7c602014-05-07 14:55:43 +010048 LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
49 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080050 LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010051 OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080052 LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement,
Vladimir Marko3bf7c602014-05-07 14:55:43 +010053 RegStorage r_src, OpSize size) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -080054 void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070055
56 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -080057 RegStorage TargetReg(SpecialTargetRegister reg);
58 RegStorage GetArgMappingToPhysicalReg(int arg_num);
Brian Carlstrom7940e442013-07-12 13:46:57 -070059 RegLocation GetReturnAlt();
60 RegLocation GetReturnWideAlt();
61 RegLocation LocCReturn();
buzbeea0cd2d72014-06-01 09:33:49 -070062 RegLocation LocCReturnRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -070063 RegLocation LocCReturnDouble();
64 RegLocation LocCReturnFloat();
65 RegLocation LocCReturnWide();
buzbee091cc402014-03-31 10:14:40 -070066 uint64_t GetRegMaskCommon(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070067 void AdjustSpillMask();
Vladimir Marko31c2aac2013-12-09 16:31:19 +000068 void ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -070069 void FreeCallTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -070070 void LockCallTemps();
buzbee091cc402014-03-31 10:14:40 -070071 void MarkPreservedSingle(int v_reg, RegStorage reg);
72 void MarkPreservedDouble(int v_reg, RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -070073 void CompilerInitializeRegAlloc();
74
75 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -070076 void AssembleLIR();
77 int AssignInsnOffsets();
78 void AssignOffsets();
buzbee0d829482013-10-11 15:24:55 -070079 AssemblerStatus AssembleInstructions(CodeOffset start_addr);
Brian Carlstrom7940e442013-07-12 13:46:57 -070080 void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix);
buzbeeb48819d2013-09-14 16:15:25 -070081 void SetupTargetResourceMasks(LIR* lir, uint64_t flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -070082 const char* GetTargetInstFmt(int opcode);
83 const char* GetTargetInstName(int opcode);
84 std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr);
85 uint64_t GetPCUseDefEncoding();
86 uint64_t GetTargetInstFlags(int opcode);
87 int GetInsnSize(LIR* lir);
88 bool IsUnconditionalBranch(LIR* lir);
89
Vladimir Marko674744e2014-04-24 15:18:26 +010090 // Check support for volatile load/store of a given size.
91 bool SupportsVolatileLoadStore(OpSize size) OVERRIDE;
92 // Get the register class for load/store of a field.
93 RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) OVERRIDE;
94
Brian Carlstrom7940e442013-07-12 13:46:57 -070095 // Required for target - Dalvik-level generators.
96 void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
buzbee2700f7e2014-03-07 09:46:20 -080097 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -070098 void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -070099 RegLocation rl_index, RegLocation rl_dest, int scale);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100 void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -0700101 RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark);
buzbee2700f7e2014-03-07 09:46:20 -0800102 void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
103 RegLocation rl_shift);
104 void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
105 RegLocation rl_src2);
106 void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
107 RegLocation rl_src2);
108 void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
109 RegLocation rl_src2);
110 void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111 RegLocation rl_src2);
buzbee2700f7e2014-03-07 09:46:20 -0800112 void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
113 RegLocation rl_src2);
114 void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
115 RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116 void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko1c282e22013-11-21 14:49:47 +0000117 bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700118 bool GenInlinedMinMaxInt(CallInfo* info, bool is_min);
119 bool GenInlinedSqrt(CallInfo* info);
Vladimir Markoe508a202013-11-04 15:24:22 +0000120 bool GenInlinedPeek(CallInfo* info, OpSize size);
121 bool GenInlinedPoke(CallInfo* info, OpSize size);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100122 void GenNotLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123 void GenNegLong(RegLocation rl_dest, RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800124 void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
125 RegLocation rl_src2);
126 void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
127 RegLocation rl_src2);
128 void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1,
129 RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100130 void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
131 RegLocation rl_src2, bool is_div);
buzbee2700f7e2014-03-07 09:46:20 -0800132 RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div);
133 RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700134 void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mingyao Yange643a172014-04-08 11:02:52 -0700135 void GenDivZeroCheckWide(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136 void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method);
137 void GenExitSequence();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800138 void GenSpecialExitSequence();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700139 void GenFillArrayData(uint32_t table_offset, RegLocation rl_src);
140 void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double);
141 void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir);
142 void GenSelect(BasicBlock* bb, MIR* mir);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700143 bool GenMemBarrier(MemBarrierKind barrier_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144 void GenMoveException(RegLocation rl_dest);
145 void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
buzbee2700f7e2014-03-07 09:46:20 -0800146 int first_bit, int second_bit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700147 void GenNegDouble(RegLocation rl_dest, RegLocation rl_src);
148 void GenNegFloat(RegLocation rl_dest, RegLocation rl_src);
149 void GenPackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
150 void GenSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800151 bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700152
153 // Required for target - single operation generators.
154 LIR* OpUnconditionalBranch(LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800155 LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target);
156 LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 LIR* OpCondBranch(ConditionCode cc, LIR* target);
buzbee2700f7e2014-03-07 09:46:20 -0800158 LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target);
159 LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 LIR* OpIT(ConditionCode cond, const char* guide);
Dave Allison3da67a52014-04-02 17:03:45 -0700161 void OpEndIT(LIR* it);
buzbee2700f7e2014-03-07 09:46:20 -0800162 LIR* OpMem(OpKind op, RegStorage r_base, int disp);
163 LIR* OpPcRelLoad(RegStorage reg, LIR* target);
164 LIR* OpReg(OpKind op, RegStorage r_dest_src);
buzbee7a11ab02014-04-28 20:02:38 -0700165 void OpRegCopy(RegStorage r_dest, RegStorage r_src);
buzbee2700f7e2014-03-07 09:46:20 -0800166 LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src);
167 LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value);
168 LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset);
169 LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2);
170 LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type);
171 LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type);
172 LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src);
173 LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value);
174 LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700175 LIR* OpTestSuspend(LIR* target);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700176 LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) OVERRIDE;
177 LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) OVERRIDE;
buzbee2700f7e2014-03-07 09:46:20 -0800178 LIR* OpVldm(RegStorage r_base, int count);
179 LIR* OpVstm(RegStorage r_base, int count);
180 void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset);
181 void OpRegCopyWide(RegStorage dest, RegStorage src);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700182 void OpTlsCmp(ThreadOffset<4> offset, int val) OVERRIDE;
183 void OpTlsCmp(ThreadOffset<8> offset, int val) OVERRIDE;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184
buzbee2700f7e2014-03-07 09:46:20 -0800185 // TODO: collapse r_dest.
186 LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest,
Vladimir Marko3bf7c602014-05-07 14:55:43 +0100187 RegStorage r_dest_hi, OpSize size);
buzbee2700f7e2014-03-07 09:46:20 -0800188 // TODO: collapse r_src.
189 LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src,
190 RegStorage r_src_hi, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700191 void SpillCoreRegs();
192 void UnSpillCoreRegs();
193 static const MipsEncodingMap EncodingMap[kMipsLast];
194 bool InexpensiveConstantInt(int32_t value);
195 bool InexpensiveConstantFloat(int32_t value);
196 bool InexpensiveConstantLong(int64_t value);
197 bool InexpensiveConstantDouble(int64_t value);
198
199 private:
200 void ConvertShortToLongBranch(LIR* lir);
Mark Mendell2bf31e62014-01-23 12:13:40 -0800201 RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
202 RegLocation rl_src2, bool is_div, bool check_zero);
203 RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204};
205
206} // namespace art
207
Brian Carlstromfc0e3212013-07-17 14:40:12 -0700208#endif // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_