blob: 34e5e25efe2ac363ac3c0ce37891221b683419d0 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Andreas Gampe0b9203e2015-01-22 20:39:27 -080017#include "mir_to_lir-inl.h"
18
Brian Carlstrom7940e442013-07-12 13:46:57 -070019#include "dex/dataflow_iterator-inl.h"
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -080020#include "dex/quick/dex_file_method_inliner.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080021#include "driver/compiler_driver.h"
Fred Shih37f05ef2014-07-16 18:38:08 -070022#include "primitive.h"
Ian Rogers02ed4c02013-09-06 13:10:04 -070023#include "thread-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024
25namespace art {
26
Vladimir Marko6ce3eba2015-02-16 13:05:59 +000027class Mir2Lir::SpecialSuspendCheckSlowPath : public Mir2Lir::LIRSlowPath {
28 public:
29 SpecialSuspendCheckSlowPath(Mir2Lir* m2l, LIR* branch, LIR* cont)
30 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, cont),
31 num_used_args_(0u) {
32 }
33
34 void PreserveArg(int in_position) {
35 // Avoid duplicates.
36 for (size_t i = 0; i != num_used_args_; ++i) {
37 if (used_args_[i] == in_position) {
38 return;
39 }
40 }
41 DCHECK_LT(num_used_args_, kMaxArgsToPreserve);
42 used_args_[num_used_args_] = in_position;
43 ++num_used_args_;
44 }
45
46 void Compile() OVERRIDE {
47 m2l_->ResetRegPool();
48 m2l_->ResetDefTracking();
49 GenerateTargetLabel(kPseudoSuspendTarget);
50
51 m2l_->LockCallTemps();
52
53 // Generate frame.
54 m2l_->GenSpecialEntryForSuspend();
55
56 // Spill all args.
57 for (size_t i = 0, end = m2l_->in_to_reg_storage_mapping_.GetEndMappedIn(); i < end;
58 i += m2l_->in_to_reg_storage_mapping_.GetShorty(i).IsWide() ? 2u : 1u) {
59 m2l_->SpillArg(i);
60 }
61
62 m2l_->FreeCallTemps();
63
64 // Do the actual suspend call to runtime.
65 m2l_->CallRuntimeHelper(kQuickTestSuspend, true);
66
67 m2l_->LockCallTemps();
68
69 // Unspill used regs. (Don't unspill unused args.)
70 for (size_t i = 0; i != num_used_args_; ++i) {
71 m2l_->UnspillArg(used_args_[i]);
72 }
73
74 // Pop the frame.
75 m2l_->GenSpecialExitForSuspend();
76
77 // Branch to the continue label.
78 DCHECK(cont_ != nullptr);
79 m2l_->OpUnconditionalBranch(cont_);
80
81 m2l_->FreeCallTemps();
82 }
83
84 private:
85 static constexpr size_t kMaxArgsToPreserve = 2u;
86 size_t num_used_args_;
87 int used_args_[kMaxArgsToPreserve];
88};
89
buzbeea0cd2d72014-06-01 09:33:49 -070090RegisterClass Mir2Lir::ShortyToRegClass(char shorty_type) {
91 RegisterClass res;
92 switch (shorty_type) {
93 case 'L':
94 res = kRefReg;
95 break;
96 case 'F':
97 // Expected fallthrough.
98 case 'D':
99 res = kFPReg;
100 break;
101 default:
102 res = kCoreReg;
103 }
104 return res;
105}
106
107RegisterClass Mir2Lir::LocToRegClass(RegLocation loc) {
108 RegisterClass res;
109 if (loc.fp) {
110 DCHECK(!loc.ref) << "At most, one of ref/fp may be set";
111 res = kFPReg;
112 } else if (loc.ref) {
113 res = kRefReg;
114 } else {
115 res = kCoreReg;
116 }
117 return res;
118}
119
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000120void Mir2Lir::LockArg(size_t in_position) {
121 RegStorage reg_arg = in_to_reg_storage_mapping_.GetReg(in_position);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800122
Serguei Katkov717a3e42014-11-13 17:19:42 +0600123 if (reg_arg.Valid()) {
124 LockTemp(reg_arg);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800125 }
126}
127
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000128RegStorage Mir2Lir::LoadArg(size_t in_position, RegisterClass reg_class, bool wide) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100129 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Nicolas Geoffray42fcd982014-04-22 11:03:52 +0000130 int offset = StackVisitor::GetOutVROffset(in_position, cu_->instruction_set);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700131
132 if (cu_->instruction_set == kX86) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800133 /*
134 * When doing a call for x86, it moves the stack pointer in order to push return.
135 * Thus, we add another 4 bytes to figure out the out of caller (in of callee).
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800136 */
137 offset += sizeof(uint32_t);
138 }
139
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700140 if (cu_->instruction_set == kX86_64) {
141 /*
142 * When doing a call for x86, it moves the stack pointer in order to push return.
143 * Thus, we add another 8 bytes to figure out the out of caller (in of callee).
144 */
145 offset += sizeof(uint64_t);
146 }
147
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000148 RegStorage reg_arg = in_to_reg_storage_mapping_.GetReg(in_position);
Serguei Katkov717a3e42014-11-13 17:19:42 +0600149
150 // TODO: REVISIT: This adds a spill of low part while we could just copy it.
151 if (reg_arg.Valid() && wide && (reg_arg.GetWideKind() == kNotWide)) {
152 // For wide register we've got only half of it.
153 // Flush it to memory then.
154 StoreBaseDisp(TargetPtrReg(kSp), offset, reg_arg, k32, kNotVolatile);
155 reg_arg = RegStorage::InvalidReg();
156 }
157
158 if (!reg_arg.Valid()) {
159 reg_arg = wide ? AllocTypedTempWide(false, reg_class) : AllocTypedTemp(false, reg_class);
160 LoadBaseDisp(TargetPtrReg(kSp), offset, reg_arg, wide ? k64 : k32, kNotVolatile);
161 } else {
162 // Check if we need to copy the arg to a different reg_class.
163 if (!RegClassMatches(reg_class, reg_arg)) {
164 if (wide) {
165 RegStorage new_reg = AllocTypedTempWide(false, reg_class);
166 OpRegCopyWide(new_reg, reg_arg);
167 reg_arg = new_reg;
168 } else {
169 RegStorage new_reg = AllocTypedTemp(false, reg_class);
170 OpRegCopy(new_reg, reg_arg);
171 reg_arg = new_reg;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700172 }
173 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800174 }
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100175 return reg_arg;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800176}
177
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000178void Mir2Lir::LoadArgDirect(size_t in_position, RegLocation rl_dest) {
Serguei Katkov717a3e42014-11-13 17:19:42 +0600179 DCHECK_EQ(rl_dest.location, kLocPhysReg);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100180 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Nicolas Geoffray42fcd982014-04-22 11:03:52 +0000181 int offset = StackVisitor::GetOutVROffset(in_position, cu_->instruction_set);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700182 if (cu_->instruction_set == kX86) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800183 /*
184 * When doing a call for x86, it moves the stack pointer in order to push return.
185 * Thus, we add another 4 bytes to figure out the out of caller (in of callee).
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800186 */
187 offset += sizeof(uint32_t);
188 }
189
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700190 if (cu_->instruction_set == kX86_64) {
191 /*
192 * When doing a call for x86, it moves the stack pointer in order to push return.
193 * Thus, we add another 8 bytes to figure out the out of caller (in of callee).
194 */
195 offset += sizeof(uint64_t);
196 }
197
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000198 RegStorage reg_arg = in_to_reg_storage_mapping_.GetReg(in_position);
Serguei Katkov717a3e42014-11-13 17:19:42 +0600199
200 // TODO: REVISIT: This adds a spill of low part while we could just copy it.
201 if (reg_arg.Valid() && rl_dest.wide && (reg_arg.GetWideKind() == kNotWide)) {
202 // For wide register we've got only half of it.
203 // Flush it to memory then.
204 StoreBaseDisp(TargetPtrReg(kSp), offset, reg_arg, k32, kNotVolatile);
205 reg_arg = RegStorage::InvalidReg();
206 }
207
208 if (!reg_arg.Valid()) {
209 LoadBaseDisp(TargetPtrReg(kSp), offset, rl_dest.reg, rl_dest.wide ? k64 : k32, kNotVolatile);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800210 } else {
Serguei Katkov717a3e42014-11-13 17:19:42 +0600211 if (rl_dest.wide) {
212 OpRegCopyWide(rl_dest.reg, reg_arg);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800213 } else {
Serguei Katkov717a3e42014-11-13 17:19:42 +0600214 OpRegCopy(rl_dest.reg, reg_arg);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800215 }
216 }
217}
218
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000219void Mir2Lir::SpillArg(size_t in_position) {
220 RegStorage reg_arg = in_to_reg_storage_mapping_.GetReg(in_position);
221
222 if (reg_arg.Valid()) {
223 int offset = frame_size_ + StackVisitor::GetOutVROffset(in_position, cu_->instruction_set);
224 ShortyArg arg = in_to_reg_storage_mapping_.GetShorty(in_position);
225 OpSize size = arg.IsRef() ? kReference :
226 (arg.IsWide() && reg_arg.GetWideKind() == kWide) ? k64 : k32;
227 StoreBaseDisp(TargetPtrReg(kSp), offset, reg_arg, size, kNotVolatile);
228 }
229}
230
231void Mir2Lir::UnspillArg(size_t in_position) {
232 RegStorage reg_arg = in_to_reg_storage_mapping_.GetReg(in_position);
233
234 if (reg_arg.Valid()) {
235 int offset = frame_size_ + StackVisitor::GetOutVROffset(in_position, cu_->instruction_set);
236 ShortyArg arg = in_to_reg_storage_mapping_.GetShorty(in_position);
237 OpSize size = arg.IsRef() ? kReference :
238 (arg.IsWide() && reg_arg.GetWideKind() == kWide) ? k64 : k32;
239 LoadBaseDisp(TargetPtrReg(kSp), offset, reg_arg, size, kNotVolatile);
240 }
241}
242
243Mir2Lir::SpecialSuspendCheckSlowPath* Mir2Lir::GenSpecialSuspendTest() {
244 LockCallTemps();
245 LIR* branch = OpTestSuspend(nullptr);
246 FreeCallTemps();
247 LIR* cont = NewLIR0(kPseudoTargetLabel);
248 SpecialSuspendCheckSlowPath* slow_path =
249 new (arena_) SpecialSuspendCheckSlowPath(this, branch, cont);
250 AddSlowPath(slow_path);
251 return slow_path;
252}
253
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800254bool Mir2Lir::GenSpecialIGet(MIR* mir, const InlineMethod& special) {
255 // FastInstance() already checked by DexFileMethodInliner.
256 const InlineIGetIPutData& data = special.d.ifield_data;
Vladimir Markoe1fced12014-04-04 14:52:53 +0100257 if (data.method_is_static != 0u || data.object_arg != 0u) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800258 // The object is not "this" and has to be null-checked.
259 return false;
260 }
261
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000262 OpSize size;
Fred Shih37f05ef2014-07-16 18:38:08 -0700263 switch (data.op_variant) {
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000264 case InlineMethodAnalyser::IGetVariant(Instruction::IGET):
265 size = in_to_reg_storage_mapping_.GetShorty(data.src_arg).IsFP() ? kSingle : k32;
Fred Shih37f05ef2014-07-16 18:38:08 -0700266 break;
267 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_WIDE):
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000268 size = in_to_reg_storage_mapping_.GetShorty(data.src_arg).IsFP() ? kDouble : k64;
269 break;
270 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_OBJECT):
271 size = kReference;
Fred Shih37f05ef2014-07-16 18:38:08 -0700272 break;
273 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_SHORT):
274 size = kSignedHalf;
275 break;
276 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_CHAR):
277 size = kUnsignedHalf;
278 break;
279 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_BYTE):
280 size = kSignedByte;
281 break;
282 case InlineMethodAnalyser::IGetVariant(Instruction::IGET_BOOLEAN):
283 size = kUnsignedByte;
284 break;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000285 default:
286 LOG(FATAL) << "Unknown variant: " << data.op_variant;
287 UNREACHABLE();
Fred Shih37f05ef2014-07-16 18:38:08 -0700288 }
Vladimir Marko455759b2014-05-06 20:49:36 +0100289
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800290 // Point of no return - no aborts after this
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000291 if (!kLeafOptimization) {
292 auto* slow_path = GenSpecialSuspendTest();
293 slow_path->PreserveArg(data.object_arg);
294 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800295 LockArg(data.object_arg);
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000296 GenPrintLabel(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700297 RegStorage reg_obj = LoadArg(data.object_arg, kRefReg);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100298 RegisterClass reg_class = RegClassForFieldLoadStore(size, data.is_volatile);
buzbeea0cd2d72014-06-01 09:33:49 -0700299 RegisterClass ret_reg_class = ShortyToRegClass(cu_->shorty[0]);
Fred Shih37f05ef2014-07-16 18:38:08 -0700300 RegLocation rl_dest = IsWide(size) ? GetReturnWide(ret_reg_class) : GetReturn(ret_reg_class);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100301 RegStorage r_result = rl_dest.reg;
302 if (!RegClassMatches(reg_class, r_result)) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700303 r_result = IsWide(size) ? AllocTypedTempWide(rl_dest.fp, reg_class)
304 : AllocTypedTemp(rl_dest.fp, reg_class);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100305 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700306 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000307 LoadRefDisp(reg_obj, data.field_offset, r_result, data.is_volatile ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100308 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000309 LoadBaseDisp(reg_obj, data.field_offset, r_result, size, data.is_volatile ? kVolatile :
310 kNotVolatile);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100311 }
buzbeeb5860fb2014-06-21 15:31:01 -0700312 if (r_result.NotExactlyEquals(rl_dest.reg)) {
Fred Shih37f05ef2014-07-16 18:38:08 -0700313 if (IsWide(size)) {
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100314 OpRegCopyWide(rl_dest.reg, r_result);
315 } else {
316 OpRegCopy(rl_dest.reg, r_result);
317 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800318 }
319 return true;
320}
321
322bool Mir2Lir::GenSpecialIPut(MIR* mir, const InlineMethod& special) {
323 // FastInstance() already checked by DexFileMethodInliner.
324 const InlineIGetIPutData& data = special.d.ifield_data;
Vladimir Markoe1fced12014-04-04 14:52:53 +0100325 if (data.method_is_static != 0u || data.object_arg != 0u) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800326 // The object is not "this" and has to be null-checked.
327 return false;
328 }
Vladimir Markoe1fced12014-04-04 14:52:53 +0100329 if (data.return_arg_plus1 != 0u) {
330 // The setter returns a method argument which we don't support here.
331 return false;
332 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800333
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000334 OpSize size;
Fred Shih37f05ef2014-07-16 18:38:08 -0700335 switch (data.op_variant) {
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000336 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT):
337 size = in_to_reg_storage_mapping_.GetShorty(data.src_arg).IsFP() ? kSingle : k32;
Fred Shih37f05ef2014-07-16 18:38:08 -0700338 break;
339 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_WIDE):
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000340 size = in_to_reg_storage_mapping_.GetShorty(data.src_arg).IsFP() ? kDouble : k64;
341 break;
342 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_OBJECT):
343 size = kReference;
Fred Shih37f05ef2014-07-16 18:38:08 -0700344 break;
345 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_SHORT):
346 size = kSignedHalf;
347 break;
348 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_CHAR):
349 size = kUnsignedHalf;
350 break;
351 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_BYTE):
352 size = kSignedByte;
353 break;
354 case InlineMethodAnalyser::IPutVariant(Instruction::IPUT_BOOLEAN):
355 size = kUnsignedByte;
356 break;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000357 default:
358 LOG(FATAL) << "Unknown variant: " << data.op_variant;
359 UNREACHABLE();
Fred Shih37f05ef2014-07-16 18:38:08 -0700360 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800361
362 // Point of no return - no aborts after this
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000363 if (!kLeafOptimization) {
364 auto* slow_path = GenSpecialSuspendTest();
365 slow_path->PreserveArg(data.object_arg);
366 slow_path->PreserveArg(data.src_arg);
367 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800368 LockArg(data.object_arg);
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000369 LockArg(data.src_arg);
370 GenPrintLabel(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700371 RegStorage reg_obj = LoadArg(data.object_arg, kRefReg);
Vladimir Markoc93ac8b2014-05-13 17:53:49 +0100372 RegisterClass reg_class = RegClassForFieldLoadStore(size, data.is_volatile);
Fred Shih37f05ef2014-07-16 18:38:08 -0700373 RegStorage reg_src = LoadArg(data.src_arg, reg_class, IsWide(size));
374 if (IsRef(size)) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000375 StoreRefDisp(reg_obj, data.field_offset, reg_src, data.is_volatile ? kVolatile : kNotVolatile);
Vladimir Marko674744e2014-04-24 15:18:26 +0100376 } else {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000377 StoreBaseDisp(reg_obj, data.field_offset, reg_src, size, data.is_volatile ? kVolatile :
378 kNotVolatile);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800379 }
Fred Shih37f05ef2014-07-16 18:38:08 -0700380 if (IsRef(size)) {
Vladimir Marko743b98c2014-11-24 19:45:41 +0000381 MarkGCCard(0, reg_src, reg_obj);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800382 }
383 return true;
384}
385
386bool Mir2Lir::GenSpecialIdentity(MIR* mir, const InlineMethod& special) {
387 const InlineReturnArgData& data = special.d.return_data;
Vladimir Markoe3e02602014-03-12 15:42:41 +0000388 bool wide = (data.is_wide != 0u);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800389
390 // Point of no return - no aborts after this
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000391 if (!kLeafOptimization) {
392 auto* slow_path = GenSpecialSuspendTest();
393 slow_path->PreserveArg(data.arg);
394 }
395 LockArg(data.arg);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800396 GenPrintLabel(mir);
buzbeea0cd2d72014-06-01 09:33:49 -0700397 RegisterClass reg_class = ShortyToRegClass(cu_->shorty[0]);
398 RegLocation rl_dest = wide ? GetReturnWide(reg_class) : GetReturn(reg_class);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800399 LoadArgDirect(data.arg, rl_dest);
400 return true;
401}
402
403/*
404 * Special-case code generation for simple non-throwing leaf methods.
405 */
406bool Mir2Lir::GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special) {
407 DCHECK(special.flags & kInlineSpecial);
408 current_dalvik_offset_ = mir->offset;
409 MIR* return_mir = nullptr;
410 bool successful = false;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000411 EnsureInitializedArgMappingToPhysicalReg();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800412
413 switch (special.opcode) {
414 case kInlineOpNop:
415 successful = true;
416 DCHECK_EQ(mir->dalvikInsn.opcode, Instruction::RETURN_VOID);
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000417 if (!kLeafOptimization) {
418 GenSpecialSuspendTest();
419 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800420 return_mir = mir;
421 break;
422 case kInlineOpNonWideConst: {
423 successful = true;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000424 if (!kLeafOptimization) {
425 GenSpecialSuspendTest();
426 }
buzbeea0cd2d72014-06-01 09:33:49 -0700427 RegLocation rl_dest = GetReturn(ShortyToRegClass(cu_->shorty[0]));
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800428 GenPrintLabel(mir);
buzbee2700f7e2014-03-07 09:46:20 -0800429 LoadConstant(rl_dest.reg, static_cast<int>(special.d.data));
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700430 return_mir = bb->GetNextUnconditionalMir(mir_graph_, mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800431 break;
432 }
433 case kInlineOpReturnArg:
434 successful = GenSpecialIdentity(mir, special);
435 return_mir = mir;
436 break;
437 case kInlineOpIGet:
438 successful = GenSpecialIGet(mir, special);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700439 return_mir = bb->GetNextUnconditionalMir(mir_graph_, mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800440 break;
441 case kInlineOpIPut:
442 successful = GenSpecialIPut(mir, special);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700443 return_mir = bb->GetNextUnconditionalMir(mir_graph_, mir);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800444 break;
445 default:
446 break;
447 }
448
449 if (successful) {
Vladimir Marko39d95e62014-02-28 12:51:24 +0000450 if (kIsDebugBuild) {
451 // Clear unreachable catch entries.
452 mir_graph_->catches_.clear();
453 }
454
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800455 // Handle verbosity for return MIR.
456 if (return_mir != nullptr) {
457 current_dalvik_offset_ = return_mir->offset;
458 // Not handling special identity case because it already generated code as part
459 // of the return. The label should have been added before any code was generated.
460 if (special.opcode != kInlineOpReturnArg) {
461 GenPrintLabel(return_mir);
462 }
463 }
464 GenSpecialExitSequence();
465
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000466 if (!kLeafOptimization) {
467 HandleSlowPaths();
468 } else {
469 core_spill_mask_ = 0;
470 num_core_spills_ = 0;
471 fp_spill_mask_ = 0;
472 num_fp_spills_ = 0;
473 frame_size_ = 0;
474 core_vmap_table_.clear();
475 fp_vmap_table_.clear();
476 }
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800477 }
478
479 return successful;
480}
481
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482/*
483 * Target-independent code generation. Use only high-level
484 * load/store utilities here, or target-dependent genXX() handlers
485 * when necessary.
486 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700487void Mir2Lir::CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700488 RegLocation rl_src[3];
489 RegLocation rl_dest = mir_graph_->GetBadLoc();
490 RegLocation rl_result = mir_graph_->GetBadLoc();
Ian Rogersc35cda82014-11-10 16:34:29 -0800491 const Instruction::Code opcode = mir->dalvikInsn.opcode;
492 const int opt_flags = mir->optimization_flags;
493 const uint32_t vB = mir->dalvikInsn.vB;
494 const uint32_t vC = mir->dalvikInsn.vC;
buzbee082833c2014-05-17 23:16:26 -0700495 DCHECK(CheckCorePoolSanity()) << PrettyMethod(cu_->method_idx, *cu_->dex_file) << " @ 0x:"
496 << std::hex << current_dalvik_offset_;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700497
498 // Prep Src and Dest locations.
499 int next_sreg = 0;
500 int next_loc = 0;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -0700501 uint64_t attrs = MIRGraph::GetDataFlowAttributes(opcode);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700502 rl_src[0] = rl_src[1] = rl_src[2] = mir_graph_->GetBadLoc();
503 if (attrs & DF_UA) {
504 if (attrs & DF_A_WIDE) {
505 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
506 next_sreg+= 2;
507 } else {
508 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
509 next_sreg++;
510 }
511 }
512 if (attrs & DF_UB) {
513 if (attrs & DF_B_WIDE) {
514 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
515 next_sreg+= 2;
516 } else {
517 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
518 next_sreg++;
519 }
520 }
521 if (attrs & DF_UC) {
522 if (attrs & DF_C_WIDE) {
523 rl_src[next_loc++] = mir_graph_->GetSrcWide(mir, next_sreg);
524 } else {
525 rl_src[next_loc++] = mir_graph_->GetSrc(mir, next_sreg);
526 }
527 }
528 if (attrs & DF_DA) {
529 if (attrs & DF_A_WIDE) {
530 rl_dest = mir_graph_->GetDestWide(mir);
531 } else {
532 rl_dest = mir_graph_->GetDest(mir);
533 }
534 }
535 switch (opcode) {
536 case Instruction::NOP:
537 break;
538
539 case Instruction::MOVE_EXCEPTION:
540 GenMoveException(rl_dest);
541 break;
542
543 case Instruction::RETURN_VOID:
544 if (((cu_->access_flags & kAccConstructor) != 0) &&
545 cu_->compiler_driver->RequiresConstructorBarrier(Thread::Current(), cu_->dex_file,
546 cu_->class_def_idx)) {
547 GenMemBarrier(kStoreStore);
548 }
Wei Jin04f4d8a2014-05-29 18:04:29 -0700549 if (!kLeafOptimization || !mir_graph_->MethodIsLeaf()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700550 GenSuspendTest(opt_flags);
551 }
552 break;
553
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554 case Instruction::RETURN_OBJECT:
buzbeea0cd2d72014-06-01 09:33:49 -0700555 DCHECK(rl_src[0].ref);
Ian Rogersfc787ec2014-10-09 21:56:44 -0700556 FALLTHROUGH_INTENDED;
buzbeea0cd2d72014-06-01 09:33:49 -0700557 case Instruction::RETURN:
Wei Jin04f4d8a2014-05-29 18:04:29 -0700558 if (!kLeafOptimization || !mir_graph_->MethodIsLeaf()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700559 GenSuspendTest(opt_flags);
560 }
buzbeea0cd2d72014-06-01 09:33:49 -0700561 DCHECK_EQ(LocToRegClass(rl_src[0]), ShortyToRegClass(cu_->shorty[0]));
562 StoreValue(GetReturn(LocToRegClass(rl_src[0])), rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700563 break;
564
565 case Instruction::RETURN_WIDE:
Wei Jin04f4d8a2014-05-29 18:04:29 -0700566 if (!kLeafOptimization || !mir_graph_->MethodIsLeaf()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700567 GenSuspendTest(opt_flags);
568 }
buzbeea0cd2d72014-06-01 09:33:49 -0700569 DCHECK_EQ(LocToRegClass(rl_src[0]), ShortyToRegClass(cu_->shorty[0]));
570 StoreValueWide(GetReturnWide(LocToRegClass(rl_src[0])), rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571 break;
572
573 case Instruction::MOVE_RESULT_WIDE:
buzbeea0cd2d72014-06-01 09:33:49 -0700574 StoreValueWide(rl_dest, GetReturnWide(LocToRegClass(rl_dest)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575 break;
576
577 case Instruction::MOVE_RESULT:
578 case Instruction::MOVE_RESULT_OBJECT:
buzbeea0cd2d72014-06-01 09:33:49 -0700579 StoreValue(rl_dest, GetReturn(LocToRegClass(rl_dest)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700580 break;
581
582 case Instruction::MOVE:
583 case Instruction::MOVE_OBJECT:
584 case Instruction::MOVE_16:
585 case Instruction::MOVE_OBJECT_16:
586 case Instruction::MOVE_FROM16:
587 case Instruction::MOVE_OBJECT_FROM16:
588 StoreValue(rl_dest, rl_src[0]);
589 break;
590
591 case Instruction::MOVE_WIDE:
592 case Instruction::MOVE_WIDE_16:
593 case Instruction::MOVE_WIDE_FROM16:
594 StoreValueWide(rl_dest, rl_src[0]);
595 break;
596
597 case Instruction::CONST:
598 case Instruction::CONST_4:
599 case Instruction::CONST_16:
Mark Mendelle87f9b52014-04-30 14:13:18 -0400600 GenConst(rl_dest, vB);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700601 break;
602
603 case Instruction::CONST_HIGH16:
Mark Mendelle87f9b52014-04-30 14:13:18 -0400604 GenConst(rl_dest, vB << 16);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700605 break;
606
607 case Instruction::CONST_WIDE_16:
608 case Instruction::CONST_WIDE_32:
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000609 GenConstWide(rl_dest, static_cast<int64_t>(static_cast<int32_t>(vB)));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700610 break;
611
612 case Instruction::CONST_WIDE:
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000613 GenConstWide(rl_dest, mir->dalvikInsn.vB_wide);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700614 break;
615
616 case Instruction::CONST_WIDE_HIGH16:
617 rl_result = EvalLoc(rl_dest, kAnyReg, true);
buzbee2700f7e2014-03-07 09:46:20 -0800618 LoadConstantWide(rl_result.reg, static_cast<int64_t>(vB) << 48);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700619 StoreValueWide(rl_dest, rl_result);
620 break;
621
622 case Instruction::MONITOR_ENTER:
623 GenMonitorEnter(opt_flags, rl_src[0]);
624 break;
625
626 case Instruction::MONITOR_EXIT:
627 GenMonitorExit(opt_flags, rl_src[0]);
628 break;
629
630 case Instruction::CHECK_CAST: {
631 GenCheckCast(mir->offset, vB, rl_src[0]);
632 break;
633 }
634 case Instruction::INSTANCE_OF:
635 GenInstanceof(vC, rl_dest, rl_src[0]);
636 break;
637
638 case Instruction::NEW_INSTANCE:
639 GenNewInstance(vB, rl_dest);
640 break;
641
642 case Instruction::THROW:
643 GenThrow(rl_src[0]);
644 break;
645
Ian Rogersc35cda82014-11-10 16:34:29 -0800646 case Instruction::ARRAY_LENGTH: {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700647 int len_offset;
648 len_offset = mirror::Array::LengthOffset().Int32Value();
buzbeea0cd2d72014-06-01 09:33:49 -0700649 rl_src[0] = LoadValue(rl_src[0], kRefReg);
buzbee2700f7e2014-03-07 09:46:20 -0800650 GenNullCheck(rl_src[0].reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700651 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -0700652 Load32Disp(rl_src[0].reg, len_offset, rl_result.reg);
Dave Allisonf9439142014-03-27 15:10:22 -0700653 MarkPossibleNullPointerException(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 StoreValue(rl_dest, rl_result);
655 break;
Ian Rogersc35cda82014-11-10 16:34:29 -0800656 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 case Instruction::CONST_STRING:
658 case Instruction::CONST_STRING_JUMBO:
659 GenConstString(vB, rl_dest);
660 break;
661
662 case Instruction::CONST_CLASS:
663 GenConstClass(vB, rl_dest);
664 break;
665
666 case Instruction::FILL_ARRAY_DATA:
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700667 GenFillArrayData(mir, vB, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 break;
669
670 case Instruction::FILLED_NEW_ARRAY:
671 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
672 false /* not range */));
673 break;
674
675 case Instruction::FILLED_NEW_ARRAY_RANGE:
676 GenFilledNewArray(mir_graph_->NewMemCallInfo(bb, mir, kStatic,
677 true /* range */));
678 break;
679
680 case Instruction::NEW_ARRAY:
681 GenNewArray(vC, rl_dest, rl_src[0]);
682 break;
683
684 case Instruction::GOTO:
685 case Instruction::GOTO_16:
686 case Instruction::GOTO_32:
Vladimir Marko8b858e12014-11-27 14:52:37 +0000687 if (mir_graph_->IsBackEdge(bb, bb->taken)) {
buzbee0d829482013-10-11 15:24:55 -0700688 GenSuspendTestAndBranch(opt_flags, &label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700689 } else {
buzbee0d829482013-10-11 15:24:55 -0700690 OpUnconditionalBranch(&label_list[bb->taken]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 }
692 break;
693
694 case Instruction::PACKED_SWITCH:
695 GenPackedSwitch(mir, vB, rl_src[0]);
696 break;
697
698 case Instruction::SPARSE_SWITCH:
699 GenSparseSwitch(mir, vB, rl_src[0]);
700 break;
701
702 case Instruction::CMPL_FLOAT:
703 case Instruction::CMPG_FLOAT:
704 case Instruction::CMPL_DOUBLE:
705 case Instruction::CMPG_DOUBLE:
706 GenCmpFP(opcode, rl_dest, rl_src[0], rl_src[1]);
707 break;
708
709 case Instruction::CMP_LONG:
710 GenCmpLong(rl_dest, rl_src[0], rl_src[1]);
711 break;
712
713 case Instruction::IF_EQ:
714 case Instruction::IF_NE:
715 case Instruction::IF_LT:
716 case Instruction::IF_GE:
717 case Instruction::IF_GT:
718 case Instruction::IF_LE: {
Vladimir Marko8b858e12014-11-27 14:52:37 +0000719 if (mir_graph_->IsBackEdge(bb, bb->taken) || mir_graph_->IsBackEdge(bb, bb->fall_through)) {
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000720 GenSuspendTest(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700721 }
Vladimir Marko8b858e12014-11-27 14:52:37 +0000722 LIR* taken = &label_list[bb->taken];
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000723 GenCompareAndBranch(opcode, rl_src[0], rl_src[1], taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700724 break;
Ian Rogersc35cda82014-11-10 16:34:29 -0800725 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700726 case Instruction::IF_EQZ:
727 case Instruction::IF_NEZ:
728 case Instruction::IF_LTZ:
729 case Instruction::IF_GEZ:
730 case Instruction::IF_GTZ:
731 case Instruction::IF_LEZ: {
Vladimir Marko8b858e12014-11-27 14:52:37 +0000732 if (mir_graph_->IsBackEdge(bb, bb->taken) || mir_graph_->IsBackEdge(bb, bb->fall_through)) {
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000733 GenSuspendTest(opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700734 }
Vladimir Marko8b858e12014-11-27 14:52:37 +0000735 LIR* taken = &label_list[bb->taken];
Vladimir Marko7ab2fce2014-11-28 13:38:28 +0000736 GenCompareZeroAndBranch(opcode, rl_src[0], taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700737 break;
Ian Rogersc35cda82014-11-10 16:34:29 -0800738 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739
740 case Instruction::AGET_WIDE:
Mark Mendellca541342014-10-15 16:59:49 -0400741 GenArrayGet(opt_flags, rl_dest.fp ? kDouble : k64, rl_src[0], rl_src[1], rl_dest, 3);
buzbee695d13a2014-04-19 13:32:20 -0700742 break;
743 case Instruction::AGET_OBJECT:
744 GenArrayGet(opt_flags, kReference, rl_src[0], rl_src[1], rl_dest, 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700745 break;
746 case Instruction::AGET:
Mark Mendellca541342014-10-15 16:59:49 -0400747 GenArrayGet(opt_flags, rl_dest.fp ? kSingle : k32, rl_src[0], rl_src[1], rl_dest, 2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700748 break;
749 case Instruction::AGET_BOOLEAN:
750 GenArrayGet(opt_flags, kUnsignedByte, rl_src[0], rl_src[1], rl_dest, 0);
751 break;
752 case Instruction::AGET_BYTE:
753 GenArrayGet(opt_flags, kSignedByte, rl_src[0], rl_src[1], rl_dest, 0);
754 break;
755 case Instruction::AGET_CHAR:
756 GenArrayGet(opt_flags, kUnsignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
757 break;
758 case Instruction::AGET_SHORT:
759 GenArrayGet(opt_flags, kSignedHalf, rl_src[0], rl_src[1], rl_dest, 1);
760 break;
761 case Instruction::APUT_WIDE:
Mark Mendellca541342014-10-15 16:59:49 -0400762 GenArrayPut(opt_flags, rl_src[0].fp ? kDouble : k64, rl_src[1], rl_src[2], rl_src[0], 3, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700763 break;
764 case Instruction::APUT:
Mark Mendellca541342014-10-15 16:59:49 -0400765 GenArrayPut(opt_flags, rl_src[0].fp ? kSingle : k32, rl_src[1], rl_src[2], rl_src[0], 2, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700767 case Instruction::APUT_OBJECT: {
768 bool is_null = mir_graph_->IsConstantNullRef(rl_src[0]);
769 bool is_safe = is_null; // Always safe to store null.
770 if (!is_safe) {
771 // Check safety from verifier type information.
Vladimir Marko2730db02014-01-27 11:15:17 +0000772 const DexCompilationUnit* unit = mir_graph_->GetCurrentDexCompilationUnit();
773 is_safe = cu_->compiler_driver->IsSafeCast(unit, mir->offset);
Ian Rogersa9a82542013-10-04 11:17:26 -0700774 }
775 if (is_null || is_safe) {
776 // Store of constant null doesn't require an assignability test and can be generated inline
777 // without fixed register usage or a card mark.
buzbee695d13a2014-04-19 13:32:20 -0700778 GenArrayPut(opt_flags, kReference, rl_src[1], rl_src[2], rl_src[0], 2, !is_null);
Ian Rogersa9a82542013-10-04 11:17:26 -0700779 } else {
780 GenArrayObjPut(opt_flags, rl_src[1], rl_src[2], rl_src[0]);
781 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 break;
Ian Rogersa9a82542013-10-04 11:17:26 -0700783 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784 case Instruction::APUT_SHORT:
785 case Instruction::APUT_CHAR:
Ian Rogersa9a82542013-10-04 11:17:26 -0700786 GenArrayPut(opt_flags, kUnsignedHalf, rl_src[1], rl_src[2], rl_src[0], 1, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700787 break;
788 case Instruction::APUT_BYTE:
789 case Instruction::APUT_BOOLEAN:
Ian Rogersa9a82542013-10-04 11:17:26 -0700790 GenArrayPut(opt_flags, kUnsignedByte, rl_src[1], rl_src[2], rl_src[0], 0, false);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700791 break;
792
793 case Instruction::IGET_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700794 GenIGet(mir, opt_flags, kReference, Primitive::kPrimNot, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700795 break;
796
797 case Instruction::IGET_WIDE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700798 // kPrimLong and kPrimDouble share the same entrypoints.
Mark Mendellca541342014-10-15 16:59:49 -0400799 if (rl_dest.fp) {
800 GenIGet(mir, opt_flags, kDouble, Primitive::kPrimDouble, rl_dest, rl_src[0]);
801 } else {
802 GenIGet(mir, opt_flags, k64, Primitive::kPrimLong, rl_dest, rl_src[0]);
803 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700804 break;
805
806 case Instruction::IGET:
Mark Mendellca541342014-10-15 16:59:49 -0400807 if (rl_dest.fp) {
808 GenIGet(mir, opt_flags, kSingle, Primitive::kPrimFloat, rl_dest, rl_src[0]);
809 } else {
810 GenIGet(mir, opt_flags, k32, Primitive::kPrimInt, rl_dest, rl_src[0]);
811 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700812 break;
813
814 case Instruction::IGET_CHAR:
Fred Shih37f05ef2014-07-16 18:38:08 -0700815 GenIGet(mir, opt_flags, kUnsignedHalf, Primitive::kPrimChar, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700816 break;
817
818 case Instruction::IGET_SHORT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700819 GenIGet(mir, opt_flags, kSignedHalf, Primitive::kPrimShort, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820 break;
821
822 case Instruction::IGET_BOOLEAN:
Fred Shih37f05ef2014-07-16 18:38:08 -0700823 GenIGet(mir, opt_flags, kUnsignedByte, Primitive::kPrimBoolean, rl_dest, rl_src[0]);
824 break;
825
Brian Carlstrom7940e442013-07-12 13:46:57 -0700826 case Instruction::IGET_BYTE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700827 GenIGet(mir, opt_flags, kSignedByte, Primitive::kPrimByte, rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700828 break;
829
830 case Instruction::IPUT_WIDE:
Mark Mendellca541342014-10-15 16:59:49 -0400831 GenIPut(mir, opt_flags, rl_src[0].fp ? kDouble : k64, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832 break;
833
834 case Instruction::IPUT_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700835 GenIPut(mir, opt_flags, kReference, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700836 break;
837
838 case Instruction::IPUT:
Mark Mendellca541342014-10-15 16:59:49 -0400839 GenIPut(mir, opt_flags, rl_src[0].fp ? kSingle : k32, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700840 break;
841
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 case Instruction::IPUT_BYTE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700843 case Instruction::IPUT_BOOLEAN:
844 GenIPut(mir, opt_flags, kUnsignedByte, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845 break;
846
847 case Instruction::IPUT_CHAR:
Fred Shih37f05ef2014-07-16 18:38:08 -0700848 GenIPut(mir, opt_flags, kUnsignedHalf, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849 break;
850
851 case Instruction::IPUT_SHORT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700852 GenIPut(mir, opt_flags, kSignedHalf, rl_src[0], rl_src[1]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700853 break;
854
855 case Instruction::SGET_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700856 GenSget(mir, rl_dest, kReference, Primitive::kPrimNot);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700857 break;
Fred Shih37f05ef2014-07-16 18:38:08 -0700858
Brian Carlstrom7940e442013-07-12 13:46:57 -0700859 case Instruction::SGET:
Mark Mendellca541342014-10-15 16:59:49 -0400860 GenSget(mir, rl_dest, rl_dest.fp ? kSingle : k32, Primitive::kPrimInt);
Fred Shih37f05ef2014-07-16 18:38:08 -0700861 break;
862
Brian Carlstrom7940e442013-07-12 13:46:57 -0700863 case Instruction::SGET_CHAR:
Fred Shih37f05ef2014-07-16 18:38:08 -0700864 GenSget(mir, rl_dest, kUnsignedHalf, Primitive::kPrimChar);
865 break;
866
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867 case Instruction::SGET_SHORT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700868 GenSget(mir, rl_dest, kSignedHalf, Primitive::kPrimShort);
869 break;
870
871 case Instruction::SGET_BOOLEAN:
872 GenSget(mir, rl_dest, kUnsignedByte, Primitive::kPrimBoolean);
873 break;
874
875 case Instruction::SGET_BYTE:
876 GenSget(mir, rl_dest, kSignedByte, Primitive::kPrimByte);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700877 break;
878
879 case Instruction::SGET_WIDE:
Fred Shih37f05ef2014-07-16 18:38:08 -0700880 // kPrimLong and kPrimDouble share the same entrypoints.
Mark Mendellca541342014-10-15 16:59:49 -0400881 GenSget(mir, rl_dest, rl_dest.fp ? kDouble : k64, Primitive::kPrimDouble);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700882 break;
883
884 case Instruction::SPUT_OBJECT:
Fred Shih37f05ef2014-07-16 18:38:08 -0700885 GenSput(mir, rl_src[0], kReference);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700886 break;
887
888 case Instruction::SPUT:
Mark Mendellca541342014-10-15 16:59:49 -0400889 GenSput(mir, rl_src[0], rl_src[0].fp ? kSingle : k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700890 break;
891
Fred Shih37f05ef2014-07-16 18:38:08 -0700892 case Instruction::SPUT_BYTE:
893 case Instruction::SPUT_BOOLEAN:
894 GenSput(mir, rl_src[0], kUnsignedByte);
895 break;
896
897 case Instruction::SPUT_CHAR:
898 GenSput(mir, rl_src[0], kUnsignedHalf);
899 break;
900
901 case Instruction::SPUT_SHORT:
902 GenSput(mir, rl_src[0], kSignedHalf);
903 break;
904
905
Brian Carlstrom7940e442013-07-12 13:46:57 -0700906 case Instruction::SPUT_WIDE:
Mark Mendellca541342014-10-15 16:59:49 -0400907 GenSput(mir, rl_src[0], rl_src[0].fp ? kDouble : k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700908 break;
909
910 case Instruction::INVOKE_STATIC_RANGE:
911 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, true));
912 break;
913 case Instruction::INVOKE_STATIC:
914 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kStatic, false));
915 break;
916
917 case Instruction::INVOKE_DIRECT:
918 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, false));
919 break;
920 case Instruction::INVOKE_DIRECT_RANGE:
921 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kDirect, true));
922 break;
923
924 case Instruction::INVOKE_VIRTUAL:
925 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, false));
926 break;
927 case Instruction::INVOKE_VIRTUAL_RANGE:
928 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kVirtual, true));
929 break;
930
931 case Instruction::INVOKE_SUPER:
932 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, false));
933 break;
934 case Instruction::INVOKE_SUPER_RANGE:
935 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kSuper, true));
936 break;
937
938 case Instruction::INVOKE_INTERFACE:
939 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, false));
940 break;
941 case Instruction::INVOKE_INTERFACE_RANGE:
942 GenInvoke(mir_graph_->NewMemCallInfo(bb, mir, kInterface, true));
943 break;
944
945 case Instruction::NEG_INT:
946 case Instruction::NOT_INT:
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700947 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[0], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700948 break;
949
950 case Instruction::NEG_LONG:
951 case Instruction::NOT_LONG:
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700952 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[0], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700953 break;
954
955 case Instruction::NEG_FLOAT:
956 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[0]);
957 break;
958
959 case Instruction::NEG_DOUBLE:
960 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[0]);
961 break;
962
963 case Instruction::INT_TO_LONG:
964 GenIntToLong(rl_dest, rl_src[0]);
965 break;
966
967 case Instruction::LONG_TO_INT:
Yevgeny Rouban6af82062014-11-26 18:11:54 +0600968 GenLongToInt(rl_dest, rl_src[0]);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700969 break;
970
971 case Instruction::INT_TO_BYTE:
972 case Instruction::INT_TO_SHORT:
973 case Instruction::INT_TO_CHAR:
974 GenIntNarrowing(opcode, rl_dest, rl_src[0]);
975 break;
976
977 case Instruction::INT_TO_FLOAT:
978 case Instruction::INT_TO_DOUBLE:
979 case Instruction::LONG_TO_FLOAT:
980 case Instruction::LONG_TO_DOUBLE:
981 case Instruction::FLOAT_TO_INT:
982 case Instruction::FLOAT_TO_LONG:
983 case Instruction::FLOAT_TO_DOUBLE:
984 case Instruction::DOUBLE_TO_INT:
985 case Instruction::DOUBLE_TO_LONG:
986 case Instruction::DOUBLE_TO_FLOAT:
987 GenConversion(opcode, rl_dest, rl_src[0]);
988 break;
989
990
991 case Instruction::ADD_INT:
992 case Instruction::ADD_INT_2ADDR:
993 case Instruction::MUL_INT:
994 case Instruction::MUL_INT_2ADDR:
995 case Instruction::AND_INT:
996 case Instruction::AND_INT_2ADDR:
997 case Instruction::OR_INT:
998 case Instruction::OR_INT_2ADDR:
999 case Instruction::XOR_INT:
1000 case Instruction::XOR_INT_2ADDR:
1001 if (rl_src[0].is_const &&
Matteo Franchinc763e352014-07-04 12:53:27 +01001002 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[0]), opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001003 GenArithOpIntLit(opcode, rl_dest, rl_src[1],
1004 mir_graph_->ConstantValue(rl_src[0].orig_sreg));
1005 } else if (rl_src[1].is_const &&
Matteo Franchinc763e352014-07-04 12:53:27 +01001006 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]), opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001007 GenArithOpIntLit(opcode, rl_dest, rl_src[0],
1008 mir_graph_->ConstantValue(rl_src[1].orig_sreg));
1009 } else {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001010 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001011 }
1012 break;
1013
1014 case Instruction::SUB_INT:
1015 case Instruction::SUB_INT_2ADDR:
1016 case Instruction::DIV_INT:
1017 case Instruction::DIV_INT_2ADDR:
1018 case Instruction::REM_INT:
1019 case Instruction::REM_INT_2ADDR:
1020 case Instruction::SHL_INT:
1021 case Instruction::SHL_INT_2ADDR:
1022 case Instruction::SHR_INT:
1023 case Instruction::SHR_INT_2ADDR:
1024 case Instruction::USHR_INT:
1025 case Instruction::USHR_INT_2ADDR:
1026 if (rl_src[1].is_const &&
Matteo Franchinc763e352014-07-04 12:53:27 +01001027 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src[1]), opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001028 GenArithOpIntLit(opcode, rl_dest, rl_src[0], mir_graph_->ConstantValue(rl_src[1]));
1029 } else {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001030 GenArithOpInt(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001031 }
1032 break;
1033
1034 case Instruction::ADD_LONG:
1035 case Instruction::SUB_LONG:
1036 case Instruction::AND_LONG:
1037 case Instruction::OR_LONG:
1038 case Instruction::XOR_LONG:
1039 case Instruction::ADD_LONG_2ADDR:
1040 case Instruction::SUB_LONG_2ADDR:
1041 case Instruction::AND_LONG_2ADDR:
1042 case Instruction::OR_LONG_2ADDR:
1043 case Instruction::XOR_LONG_2ADDR:
1044 if (rl_src[0].is_const || rl_src[1].is_const) {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001045 GenArithImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001046 break;
1047 }
Ian Rogersfc787ec2014-10-09 21:56:44 -07001048 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001049 case Instruction::MUL_LONG:
1050 case Instruction::DIV_LONG:
1051 case Instruction::REM_LONG:
1052 case Instruction::MUL_LONG_2ADDR:
1053 case Instruction::DIV_LONG_2ADDR:
1054 case Instruction::REM_LONG_2ADDR:
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001055 GenArithOpLong(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001056 break;
1057
1058 case Instruction::SHL_LONG:
1059 case Instruction::SHR_LONG:
1060 case Instruction::USHR_LONG:
1061 case Instruction::SHL_LONG_2ADDR:
1062 case Instruction::SHR_LONG_2ADDR:
1063 case Instruction::USHR_LONG_2ADDR:
1064 if (rl_src[1].is_const) {
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001065 GenShiftImmOpLong(opcode, rl_dest, rl_src[0], rl_src[1], opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001066 } else {
1067 GenShiftOpLong(opcode, rl_dest, rl_src[0], rl_src[1]);
1068 }
1069 break;
1070
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001071 case Instruction::DIV_FLOAT:
1072 case Instruction::DIV_FLOAT_2ADDR:
1073 if (HandleEasyFloatingPointDiv(rl_dest, rl_src[0], rl_src[1])) {
1074 break;
1075 }
1076 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001077 case Instruction::ADD_FLOAT:
1078 case Instruction::SUB_FLOAT:
1079 case Instruction::MUL_FLOAT:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001080 case Instruction::REM_FLOAT:
1081 case Instruction::ADD_FLOAT_2ADDR:
1082 case Instruction::SUB_FLOAT_2ADDR:
1083 case Instruction::MUL_FLOAT_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001084 case Instruction::REM_FLOAT_2ADDR:
1085 GenArithOpFloat(opcode, rl_dest, rl_src[0], rl_src[1]);
1086 break;
1087
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001088 case Instruction::DIV_DOUBLE:
1089 case Instruction::DIV_DOUBLE_2ADDR:
1090 if (HandleEasyFloatingPointDiv(rl_dest, rl_src[0], rl_src[1])) {
1091 break;
1092 }
1093 FALLTHROUGH_INTENDED;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001094 case Instruction::ADD_DOUBLE:
1095 case Instruction::SUB_DOUBLE:
1096 case Instruction::MUL_DOUBLE:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001097 case Instruction::REM_DOUBLE:
1098 case Instruction::ADD_DOUBLE_2ADDR:
1099 case Instruction::SUB_DOUBLE_2ADDR:
1100 case Instruction::MUL_DOUBLE_2ADDR:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001101 case Instruction::REM_DOUBLE_2ADDR:
1102 GenArithOpDouble(opcode, rl_dest, rl_src[0], rl_src[1]);
1103 break;
1104
1105 case Instruction::RSUB_INT:
1106 case Instruction::ADD_INT_LIT16:
1107 case Instruction::MUL_INT_LIT16:
1108 case Instruction::DIV_INT_LIT16:
1109 case Instruction::REM_INT_LIT16:
1110 case Instruction::AND_INT_LIT16:
1111 case Instruction::OR_INT_LIT16:
1112 case Instruction::XOR_INT_LIT16:
1113 case Instruction::ADD_INT_LIT8:
1114 case Instruction::RSUB_INT_LIT8:
1115 case Instruction::MUL_INT_LIT8:
1116 case Instruction::DIV_INT_LIT8:
1117 case Instruction::REM_INT_LIT8:
1118 case Instruction::AND_INT_LIT8:
1119 case Instruction::OR_INT_LIT8:
1120 case Instruction::XOR_INT_LIT8:
1121 case Instruction::SHL_INT_LIT8:
1122 case Instruction::SHR_INT_LIT8:
1123 case Instruction::USHR_INT_LIT8:
1124 GenArithOpIntLit(opcode, rl_dest, rl_src[0], vC);
1125 break;
1126
1127 default:
1128 LOG(FATAL) << "Unexpected opcode: " << opcode;
1129 }
buzbee082833c2014-05-17 23:16:26 -07001130 DCHECK(CheckCorePoolSanity());
Brian Carlstrom1895ea32013-07-18 13:28:37 -07001131} // NOLINT(readability/fn_size)
Brian Carlstrom7940e442013-07-12 13:46:57 -07001132
1133// Process extended MIR instructions
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001134void Mir2Lir::HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001135 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
1136 case kMirOpCopy: {
1137 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
1138 RegLocation rl_dest = mir_graph_->GetDest(mir);
1139 StoreValue(rl_dest, rl_src);
1140 break;
1141 }
1142 case kMirOpFusedCmplFloat:
Vladimir Marko8b858e12014-11-27 14:52:37 +00001143 if (mir_graph_->IsBackEdge(bb, bb->taken) || mir_graph_->IsBackEdge(bb, bb->fall_through)) {
1144 GenSuspendTest(mir->optimization_flags);
1145 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001146 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, false /*double*/);
1147 break;
1148 case kMirOpFusedCmpgFloat:
Vladimir Marko8b858e12014-11-27 14:52:37 +00001149 if (mir_graph_->IsBackEdge(bb, bb->taken) || mir_graph_->IsBackEdge(bb, bb->fall_through)) {
1150 GenSuspendTest(mir->optimization_flags);
1151 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001152 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, false /*double*/);
1153 break;
1154 case kMirOpFusedCmplDouble:
Vladimir Marko8b858e12014-11-27 14:52:37 +00001155 if (mir_graph_->IsBackEdge(bb, bb->taken) || mir_graph_->IsBackEdge(bb, bb->fall_through)) {
1156 GenSuspendTest(mir->optimization_flags);
1157 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001158 GenFusedFPCmpBranch(bb, mir, false /*gt bias*/, true /*double*/);
1159 break;
1160 case kMirOpFusedCmpgDouble:
Vladimir Marko8b858e12014-11-27 14:52:37 +00001161 if (mir_graph_->IsBackEdge(bb, bb->taken) || mir_graph_->IsBackEdge(bb, bb->fall_through)) {
1162 GenSuspendTest(mir->optimization_flags);
1163 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001164 GenFusedFPCmpBranch(bb, mir, true /*gt bias*/, true /*double*/);
1165 break;
1166 case kMirOpFusedCmpLong:
Vladimir Marko8b858e12014-11-27 14:52:37 +00001167 if (mir_graph_->IsBackEdge(bb, bb->taken) || mir_graph_->IsBackEdge(bb, bb->fall_through)) {
1168 GenSuspendTest(mir->optimization_flags);
1169 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001170 GenFusedLongCmpBranch(bb, mir);
1171 break;
1172 case kMirOpSelect:
1173 GenSelect(bb, mir);
1174 break;
Razvan A Lupusoru76423242014-08-04 09:38:46 -07001175 case kMirOpNullCheck: {
1176 RegLocation rl_obj = mir_graph_->GetSrc(mir, 0);
1177 rl_obj = LoadValue(rl_obj, kRefReg);
1178 // An explicit check is done because it is not expected that when this is used,
1179 // that it will actually trip up the implicit checks (since an invalid access
1180 // is needed on the null object).
1181 GenExplicitNullCheck(rl_obj.reg, mir->optimization_flags);
1182 break;
1183 }
Mark Mendelld65c51a2014-04-29 16:55:20 -04001184 case kMirOpPhi:
1185 case kMirOpNop:
Mark Mendelld65c51a2014-04-29 16:55:20 -04001186 case kMirOpRangeCheck:
1187 case kMirOpDivZeroCheck:
1188 case kMirOpCheck:
1189 case kMirOpCheckPart2:
1190 // Ignore these known opcodes
1191 break;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001192 default:
Mark Mendelld65c51a2014-04-29 16:55:20 -04001193 // Give the backends a chance to handle unknown extended MIR opcodes.
1194 GenMachineSpecificExtendedMethodMIR(bb, mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001195 break;
1196 }
1197}
1198
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001199void Mir2Lir::GenPrintLabel(MIR* mir) {
1200 // Mark the beginning of a Dalvik instruction for line tracking.
1201 if (cu_->verbose) {
1202 char* inst_str = mir_graph_->GetDalvikDisassembly(mir);
1203 MarkBoundary(mir->offset, inst_str);
1204 }
1205}
1206
Brian Carlstrom7940e442013-07-12 13:46:57 -07001207// Handle the content in each basic block.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001208bool Mir2Lir::MethodBlockCodeGen(BasicBlock* bb) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001209 if (bb->block_type == kDead) return false;
1210 current_dalvik_offset_ = bb->start_offset;
1211 MIR* mir;
1212 int block_id = bb->id;
1213
1214 block_label_list_[block_id].operands[0] = bb->start_offset;
1215
1216 // Insert the block label.
1217 block_label_list_[block_id].opcode = kPseudoNormalBlockLabel;
buzbeeb48819d2013-09-14 16:15:25 -07001218 block_label_list_[block_id].flags.fixup = kFixupLabel;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001219 AppendLIR(&block_label_list_[block_id]);
1220
1221 LIR* head_lir = NULL;
1222
1223 // If this is a catch block, export the start address.
1224 if (bb->catch_entry) {
1225 head_lir = NewLIR0(kPseudoExportedPC);
1226 }
1227
1228 // Free temp registers and reset redundant store tracking.
buzbeeba574512014-05-12 15:13:16 -07001229 ClobberAllTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001230
1231 if (bb->block_type == kEntryBlock) {
buzbee56c71782013-09-05 17:13:19 -07001232 ResetRegPool();
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001233 int start_vreg = mir_graph_->GetFirstInVR();
1234 GenEntrySequence(&mir_graph_->reg_location_[start_vreg], mir_graph_->GetMethodLoc());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001235 } else if (bb->block_type == kExitBlock) {
buzbee56c71782013-09-05 17:13:19 -07001236 ResetRegPool();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001237 GenExitSequence();
1238 }
1239
1240 for (mir = bb->first_mir_insn; mir != NULL; mir = mir->next) {
1241 ResetRegPool();
1242 if (cu_->disable_opt & (1 << kTrackLiveTemps)) {
buzbeeba574512014-05-12 15:13:16 -07001243 ClobberAllTemps();
buzbee7a11ab02014-04-28 20:02:38 -07001244 // Reset temp allocation to minimize differences when A/B testing.
buzbee091cc402014-03-31 10:14:40 -07001245 reg_pool_->ResetNextTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 }
1247
1248 if (cu_->disable_opt & (1 << kSuppressLoads)) {
1249 ResetDefTracking();
1250 }
1251
1252 // Reset temp tracking sanity check.
1253 if (kIsDebugBuild) {
1254 live_sreg_ = INVALID_SREG;
1255 }
1256
1257 current_dalvik_offset_ = mir->offset;
1258 int opcode = mir->dalvikInsn.opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001259
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001260 GenPrintLabel(mir);
1261
Brian Carlstrom7940e442013-07-12 13:46:57 -07001262 // Remember the first LIR for this block.
1263 if (head_lir == NULL) {
buzbee252254b2013-09-08 16:20:53 -07001264 head_lir = &block_label_list_[bb->id];
1265 // Set the first label as a scheduling barrier.
buzbeeb48819d2013-09-14 16:15:25 -07001266 DCHECK(!head_lir->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001267 head_lir->u.m.def_mask = &kEncodeAll;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001268 }
1269
1270 if (opcode == kMirOpCheck) {
1271 // Combine check and work halves of throwing instruction.
1272 MIR* work_half = mir->meta.throw_insn;
Alexei Zavjalov56e8e602014-10-30 20:47:28 +06001273 mir->dalvikInsn = work_half->dalvikInsn;
Vladimir Markocc8cc7c2014-10-06 10:52:20 +01001274 mir->optimization_flags = work_half->optimization_flags;
Vladimir Marko4376c872014-01-23 12:39:29 +00001275 mir->meta = work_half->meta; // Whatever the work_half had, we need to copy it.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001276 opcode = work_half->dalvikInsn.opcode;
1277 SSARepresentation* ssa_rep = work_half->ssa_rep;
1278 work_half->ssa_rep = mir->ssa_rep;
1279 mir->ssa_rep = ssa_rep;
1280 work_half->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpCheckPart2);
Vladimir Marko4376c872014-01-23 12:39:29 +00001281 work_half->meta.throw_insn = mir;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001282 }
1283
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -07001284 if (MIR::DecodedInstruction::IsPseudoMirOp(opcode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001285 HandleExtendedMethodMIR(bb, mir);
1286 continue;
1287 }
1288
1289 CompileDalvikInstruction(mir, bb, block_label_list_);
1290 }
1291
1292 if (head_lir) {
1293 // Eliminate redundant loads/stores and delay stores into later slots.
1294 ApplyLocalOptimizations(head_lir, last_lir_insn_);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001295 }
1296 return false;
1297}
1298
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001299bool Mir2Lir::SpecialMIR2LIR(const InlineMethod& special) {
Vladimir Marko5816ed42013-11-27 17:04:20 +00001300 cu_->NewTimingSplit("SpecialMIR2LIR");
Brian Carlstrom7940e442013-07-12 13:46:57 -07001301 // Find the first DalvikByteCode block.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001302 DCHECK_EQ(mir_graph_->GetNumReachableBlocks(), mir_graph_->GetDfsOrder().size());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001303 BasicBlock*bb = NULL;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001304 for (BasicBlockId dfs_id : mir_graph_->GetDfsOrder()) {
1305 BasicBlock* candidate = mir_graph_->GetBasicBlock(dfs_id);
1306 if (candidate->block_type == kDalvikByteCode) {
1307 bb = candidate;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001308 break;
1309 }
1310 }
1311 if (bb == NULL) {
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001312 return false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001313 }
1314 DCHECK_EQ(bb->start_offset, 0);
1315 DCHECK(bb->first_mir_insn != NULL);
1316
1317 // Get the first instruction.
1318 MIR* mir = bb->first_mir_insn;
1319
1320 // Free temp registers and reset redundant store tracking.
1321 ResetRegPool();
1322 ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -07001323 ClobberAllTemps();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001324
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001325 return GenSpecialCase(bb, mir, special);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001326}
1327
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001328void Mir2Lir::MethodMIR2LIR() {
buzbeea61f4952013-08-23 14:27:06 -07001329 cu_->NewTimingSplit("MIR2LIR");
1330
Brian Carlstrom7940e442013-07-12 13:46:57 -07001331 // Hold the labels of each block.
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +00001332 block_label_list_ = arena_->AllocArray<LIR>(mir_graph_->GetNumBlocks(), kArenaAllocLIR);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001333
buzbee56c71782013-09-05 17:13:19 -07001334 PreOrderDfsIterator iter(mir_graph_);
buzbee252254b2013-09-08 16:20:53 -07001335 BasicBlock* curr_bb = iter.Next();
1336 BasicBlock* next_bb = iter.Next();
1337 while (curr_bb != NULL) {
1338 MethodBlockCodeGen(curr_bb);
1339 // If the fall_through block is no longer laid out consecutively, drop in a branch.
buzbee0d829482013-10-11 15:24:55 -07001340 BasicBlock* curr_bb_fall_through = mir_graph_->GetBasicBlock(curr_bb->fall_through);
1341 if ((curr_bb_fall_through != NULL) && (curr_bb_fall_through != next_bb)) {
1342 OpUnconditionalBranch(&block_label_list_[curr_bb->fall_through]);
buzbee252254b2013-09-08 16:20:53 -07001343 }
1344 curr_bb = next_bb;
1345 do {
1346 next_bb = iter.Next();
1347 } while ((next_bb != NULL) && (next_bb->block_type == kDead));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001348 }
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001349 HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001350}
1351
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001352//
1353// LIR Slow Path
1354//
1355
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001356LIR* Mir2Lir::LIRSlowPath::GenerateTargetLabel(int opcode) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001357 m2l_->SetCurrentDexPc(current_dex_pc_);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001358 LIR* target = m2l_->NewLIR0(opcode);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001359 fromfast_->target = target;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001360 return target;
1361}
Vladimir Marko3bc86152014-03-13 14:11:28 +00001362
Andreas Gampe4b537a82014-06-30 22:24:53 -07001363
1364void Mir2Lir::CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp,
1365 bool fail, bool report)
1366 const {
1367 if (rs.Valid()) {
1368 if (ref == RefCheck::kCheckRef) {
1369 if (cu_->target64 && !rs.Is64Bit()) {
1370 if (fail) {
1371 CHECK(false) << "Reg storage not 64b for ref.";
1372 } else if (report) {
1373 LOG(WARNING) << "Reg storage not 64b for ref.";
1374 }
1375 }
1376 }
1377 if (wide == WidenessCheck::kCheckWide) {
1378 if (!rs.Is64Bit()) {
1379 if (fail) {
1380 CHECK(false) << "Reg storage not 64b for wide.";
1381 } else if (report) {
1382 LOG(WARNING) << "Reg storage not 64b for wide.";
1383 }
1384 }
1385 }
1386 // A tighter check would be nice, but for now soft-float will not check float at all.
1387 if (fp == FPCheck::kCheckFP && cu_->instruction_set != kArm) {
1388 if (!rs.IsFloat()) {
1389 if (fail) {
1390 CHECK(false) << "Reg storage not float for fp.";
1391 } else if (report) {
1392 LOG(WARNING) << "Reg storage not float for fp.";
1393 }
1394 }
1395 } else if (fp == FPCheck::kCheckNotFP) {
1396 if (rs.IsFloat()) {
1397 if (fail) {
1398 CHECK(false) << "Reg storage float for not-fp.";
1399 } else if (report) {
1400 LOG(WARNING) << "Reg storage float for not-fp.";
1401 }
1402 }
1403 }
1404 }
1405}
1406
1407void Mir2Lir::CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const {
1408 // Regrettably can't use the fp part of rl, as that is not really indicative of where a value
1409 // will be stored.
1410 CheckRegStorageImpl(rl.reg, rl.wide ? WidenessCheck::kCheckWide : WidenessCheck::kCheckNotWide,
1411 rl.ref ? RefCheck::kCheckRef : RefCheck::kCheckNotRef, FPCheck::kIgnoreFP, fail, report);
1412}
1413
Serban Constantinescu63999682014-07-15 17:44:21 +01001414size_t Mir2Lir::GetInstructionOffset(LIR* lir) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001415 UNUSED(lir);
1416 UNIMPLEMENTED(FATAL) << "Unsupported GetInstructionOffset()";
1417 UNREACHABLE();
Serban Constantinescu63999682014-07-15 17:44:21 +01001418}
1419
Serguei Katkov717a3e42014-11-13 17:19:42 +06001420void Mir2Lir::InToRegStorageMapping::Initialize(ShortyIterator* shorty,
1421 InToRegStorageMapper* mapper) {
1422 DCHECK(mapper != nullptr);
1423 DCHECK(shorty != nullptr);
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001424 DCHECK(!IsInitialized());
1425 DCHECK_EQ(end_mapped_in_, 0u);
1426 DCHECK(!has_arguments_on_stack_);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001427 while (shorty->Next()) {
1428 ShortyArg arg = shorty->GetArg();
1429 RegStorage reg = mapper->GetNextReg(arg);
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001430 mapping_.emplace_back(arg, reg);
1431 if (arg.IsWide()) {
1432 mapping_.emplace_back(ShortyArg(kInvalidShorty), RegStorage::InvalidReg());
1433 }
Serguei Katkov717a3e42014-11-13 17:19:42 +06001434 if (reg.Valid()) {
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001435 end_mapped_in_ = mapping_.size();
1436 // If the VR is wide but wasn't mapped as wide then account for it.
1437 if (arg.IsWide() && !reg.Is64Bit()) {
1438 --end_mapped_in_;
Serguei Katkov717a3e42014-11-13 17:19:42 +06001439 }
1440 } else {
1441 has_arguments_on_stack_ = true;
1442 }
Serguei Katkov717a3e42014-11-13 17:19:42 +06001443 }
1444 initialized_ = true;
1445}
1446
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001447RegStorage Mir2Lir::InToRegStorageMapping::GetReg(size_t in_position) {
Serguei Katkov717a3e42014-11-13 17:19:42 +06001448 DCHECK(IsInitialized());
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001449 DCHECK_LT(in_position, mapping_.size());
1450 DCHECK_NE(mapping_[in_position].first.GetType(), kInvalidShorty);
1451 return mapping_[in_position].second;
1452}
1453
1454Mir2Lir::ShortyArg Mir2Lir::InToRegStorageMapping::GetShorty(size_t in_position) {
1455 DCHECK(IsInitialized());
1456 DCHECK_LT(static_cast<size_t>(in_position), mapping_.size());
1457 DCHECK_NE(mapping_[in_position].first.GetType(), kInvalidShorty);
1458 return mapping_[in_position].first;
Serguei Katkov717a3e42014-11-13 17:19:42 +06001459}
1460
Brian Carlstrom7940e442013-07-12 13:46:57 -07001461} // namespace art